# 1.4MHz High Efficiency Monolithic Synchronous Step-Down Regulator ### **FEATURES** - High Efficiency: Up to 95% - Very Low Quiescent Current: Only 10µA During Operation - 600mA Output Current at V<sub>IN</sub> = 3.3V - 2.65V to 6V Input Voltage Range - 1.4MHz Constant Frequency Operation - No Schottky Diode Required - Low Dropout Operation: 100% Duty Cycle - Synchronizable from 1MHz to 1.7MHz - Selectable Burst Mode® Operation or Pulse Skipping Mode - 0.8V Reference Allows Low Output Voltages - Shutdown Mode Draws < 1µA Supply Current - ±2% Output Voltage Accuracy - Current Mode Control for Excellent Line and Load Transient Response - Overcurrent and Overtemperature Protected - Available in 8-Lead MSOP Package ## **APPLICATIONS** - Cellular Telephones - Wireless and DSL Modems - Personal Information Appliances - Portable Instruments - Distributed Power Systems - Battery-Powered Equipment ### DESCRIPTION The LTC®3404 is a high efficiency monolithic synchronous buck regulator using a constant frequency, current mode architecture. Supply current during operation is only $10\mu A$ and drops to $<1\mu A$ in shutdown. The 2.65V to 6V input voltage range makes the LTC3404 ideally suited for single Li-Ion battery-powered applications. 100% duty cycle provides low dropout operation, extending battery life in portable systems. Switching frequency is internally set at 1.4MHz, allowing the use of small surface mount inductors and capacitors. For noise sensitive applications the LTC3404 can be externally synchronized from 1MHz to 1.7MHz. Burst Mode operation is inhibited during synchronization or when the SYNC/MODE pin is pulled low, preventing low frequency ripple from interfering with audio circuitry. The internal synchronous switch increases efficiency and eliminates the need for an external Schottky diode. Low output voltages are easily supported with the 0.8V feedback reference voltage. The LTC3404 is available in a space saving 8-lead MSOP package. For higher input voltage (11V abs max) applications, refer to the LTC1877 data sheet. ∠7, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION #### High Efficiency Step-Down Converter \*TOKO D52LC A914BYW-4R7M - \*\*TAIYO-YUDEN CERAMIC JMK325BJ226MM - \*\*\*TAIYO-YUDEN CERAMIC LMK325BJ106MN TVOIIT CONNECTED TO VIN FOR 2.65V < VIN < 3.3V #### **Efficiency vs Output Load Current** ## **ABSOLUTE MAXIMUM RATINGS** | (Note 1) | | |---------------------------------------|------------------------------| | Input Supply Voltage (V <sub>IN</sub> | )0.3V to 7V | | I <sub>TH</sub> , PLL LPF Voltage | 0.3V to 2.7V | | RUN, V <sub>FB</sub> Voltages | 0.3V to V <sub>IN</sub> | | SYNC/MODE Voltage | 0.3V to V <sub>IN</sub> | | | $-0.3V$ to $(V_{IN} + 0.3V)$ | | P-Channel MOSFET Source | ce Current (DC) 800mA | | N-Channel MOSFET Sink | Current (DC) 800mA | | Peak SW Sink and Source | Current 1.5A | | Operating Temperature Ra | ange (Note 2) | | LTC3404E/LTC3404I | –40°C to 85°C | | LTC3404MP | 55°C to 125°C | | Junction Temperature (No | ote 3) 125°C | | | ge65°C to 150°C | | | ring, 10 sec)300°C | | | | ## PACKAGE/ORDER INFORMATION Consult LTC Marketing for parts specified with wider operating temperature ranges. ## **ELECTRICAL CHARACTERISTICS** The ullet denotes specifications which apply over $-40^{\circ}$ C to 85°C, otherwise specifications are T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------|----------------|----------------|----------------| | I <sub>VFB</sub> | Feedback Current | (Note 4) | • | | 4 | 30 | nA | | V <sub>FB</sub> | Regulated Output Voltage | (Note 4) $0^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85 $^{\circ}$ C<br>(Note 4) $-40^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85 $^{\circ}$ C | • | 0.784<br>0.74 | 0.8<br>0.8 | 0.816<br>0.84 | V | | $\Delta V_{OVL}$ | Output Overvoltage Lockout | $\Delta V_{OVL} = V_{OVL} - V_{FB}$ | • | 20 | 50 | 110 | mV | | $\Delta V_{FB}$ | Reference Voltage Line Regulation | V <sub>IN</sub> = 2.65V to 6V (Note 4) | | | 0.05 | 0.2 | %/V | | V <sub>LOADREG</sub> | Output Voltage Load Regulation | Measured in Servo Loop; $V_{ITH} = 0.9V$ to 1.2V<br>Measured in Servo Loop; $V_{ITH} = 1.6V$ to 1.2V | • | | 0.1<br>-0.1 | 0.5<br>-0.5 | %<br>% | | $V_{IN}$ | Input Voltage Range | | • | 2.65 | | 6 | V | | IQ | Input DC Bias Current Pulse Skipping Mode Burst Mode Operation Shutdown | $ \begin{array}{l} \text{(Note 5)} \\ 2.65\text{V} < \text{V}_{\text{IN}} < 6\text{V}, \text{V}_{\text{SYNC/MODE}} = 0\text{V}, \text{I}_{\text{OUT}} = 0\text{A} \\ \text{V}_{\text{SYNC/MODE}} = \text{V}_{\text{IN}}, \text{I}_{\text{OUT}} = 0\text{A} \\ \text{V}_{\text{RUN}} = 0\text{V}, \text{V}_{\text{IN}} = 6\text{V} \end{array} $ | | | 400<br>10<br>0 | 700<br>15<br>1 | μΑ<br>μΑ<br>μΑ | | f <sub>OSC</sub> | Oscillator Frequency | V <sub>FB</sub> = 0.8V<br>V <sub>FB</sub> = 0V | • | 1.25 | 1.4<br>200 | 1.65 | MHz<br>kHz | | f <sub>SYNC</sub> | SYNC Capture Range | | | 1.0 | | 1.7 | MHz | | I <sub>PLL LPF</sub> | Phase Detector Output Current<br>Sinking Capability<br>Sourcing Capability | f <sub>PLLIN</sub> < f <sub>OSC</sub><br>f <sub>PLLIN</sub> > f <sub>OSC</sub> | • | 6<br>-6 | 20<br>-20 | 40<br>-40 | μA<br>μA | | R <sub>PFET</sub> | R <sub>DS(ON)</sub> of P-Channel MOSFET | I <sub>SW</sub> = 100mA | | | 0.5 | 0.7 | Ω | | R <sub>NFET</sub> | R <sub>DS(ON)</sub> of N-Channel MOSFET | I <sub>SW</sub> = -100mA | | | 0.6 | 0.8 | Ω | | $I_{PK}$ | Peak Inductor Current | $V_{IN}$ = 3.3V, $V_{FB}$ = 0.7V, Duty Cycle < 35% | | 0.8 | 1.0 | 1.25 | А | | $I_{LSW}$ | SW Leakage | $V_{RUN} = 0V$ , $V_{SW} = 0V$ or $6V$ , $V_{IN} = 6V$ | | | ±0.01 | ±1 | μА | | V <sub>SYNC/MODE</sub> | SYNC/MODE Threshold | V <sub>SYNC/MODE</sub> Rising | • | 0.3 | 1.0 | 1.5 | V | | I <sub>SYNC/MODE</sub> | SYNC/MODE Leakage Current | | | | ±0.01 | ±1 | μА | | V <sub>RUN</sub> | RUN Threshold | V <sub>RUN</sub> Rising | • | 0.3 | 0.7 | 1.5 | V | | I <sub>RUN</sub> | RUN Input Current | | | | ±0.01 | ±1 | μА | LINEAR ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over –55°C to 125°C, otherwise specifications are $T_A = 25$ °C. $V_{IN} = 3.6V$ unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|----------------|----------------| | I <sub>VFB</sub> | Feedback Current | (Note 4) | | 4 | 30 | nA | | V <sub>FB</sub> | Regulated Output Voltage | (Note 4) $0 ^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 125 $^{\circ}$ C<br>(Note 4) $-55 ^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 125 $^{\circ}$ C | 0.784<br>0.74 | 0.8<br>0.8 | 0.816<br>0.84 | V | | $\Delta V_{OVL}$ | Output Overvoltage Lockout | $\Delta V_{OVL} = V_{OVL} - V_{FB}$ | 20 | 50 | 110 | mV | | $\Delta V_{FB}$ | Reference Voltage Line Regulation | V <sub>IN</sub> = 2.65V to 6V (Note 4) | | 0.05 | 0.2 | %/V | | V <sub>LOADREG</sub> | Output Voltage Load Regulation | Measured in Servo Loop; V <sub>ITH</sub> = 0.9V to 1.2V<br>Measured in Servo Loop; V <sub>ITH</sub> = 1.5V to 1.2V | | 0.1<br>-0.1 | 1<br>-1 | %<br>% | | V <sub>IN</sub> | Input Voltage Range | | 2.65 | | 6 | V | | IQ | Input DC Bias Current Pulse Skipping Mode Burst Mode Operation Shutdown | $ \begin{array}{l} (\text{Note 5}) \\ 2.65\text{V} < \text{V}_{\text{IN}} < 6\text{V}, \text{V}_{\text{SYNC/MODE}} = 0\text{V}, \text{I}_{\text{OUT}} = 0\text{A} \\ \text{V}_{\text{SYNC/MODE}} = \text{V}_{\text{IN}}, \text{I}_{\text{OUT}} = 0\text{A} \\ \text{V}_{\text{RUN}} = 0\text{V}, \text{V}_{\text{IN}} = 6\text{V} \end{array} $ | | 400<br>10<br>0 | 700<br>15<br>1 | μΑ<br>μΑ<br>μΑ | | f <sub>OSC</sub> | Oscillator Frequency | V <sub>FB</sub> = 0.8V<br>V <sub>FB</sub> = 0V | 1.25 | 1.4<br>200 | 1.65 | MHz<br>kHz | | f <sub>SYNC</sub> | SYNC Capture Range | | 1.0 | | 1.7 | MHz | | I <sub>PLL LPF</sub> | Phase Detector Output Current<br>Sinking Capability<br>Sourcing Capability | f <sub>PLLIN</sub> < f <sub>OSC</sub><br>f <sub>PLLIN</sub> > f <sub>OSC</sub> | 6<br>-6 | 20<br>-20 | 40<br>-40 | μA<br>μA | | R <sub>PFET</sub> | R <sub>DS(ON)</sub> of P-Channel MOSFET | I <sub>SW</sub> = 100mA | | | 0.7 | Ω | | R <sub>NFET</sub> | R <sub>DS(ON)</sub> of N-Channel MOSFET | I <sub>SW</sub> = -100mA | | | 0.8 | Ω | | I <sub>PK</sub> | Peak Inductor Current | $V_{\text{IN}}$ = 3.3V, $V_{\text{FB}}$ = 0.7V, Duty Cycle < 35%, $T_{\text{A}}$ = 125°C | 0.4 | 1.0 | 1.1 | A | | | | $V_{IN}$ = 4V, $V_{FB}$ = 0.7V, Duty Cycle < 35%, $T_A$ = 125°C | 0.8 | | 1.2 | А | | $I_{LSW}$ | SW Leakage | $V_{RUN} = 0V$ , $V_{SW} = 0V$ or $6V$ , $V_{IN} = 6V$ | | | ±3 | μА | | V <sub>SYNC/MODE</sub> | SYNC/MODE Threshold | V <sub>SYNC/MODE</sub> Rising | 0.3 | | 1.5 | V | | I <sub>SYNC/MODE</sub> | SYNC/MODE Leakage Current | | | | ±1 | μА | | $V_{RUN}$ | RUN Threshold | V <sub>RUN</sub> Rising | 0.3 | | 1.5 | V | | I <sub>RUN</sub> | RUN Input Current | | | | ±1 | μА | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC3404E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3404I is guaranteed to meet performance specifications over the -40°C to 85°C operating temperature range. The LTC3404MP is guaranteed to meet performance specifications over the -55°C to 125°C operating temperature range. **Note 3:** $T_J$ is calculated from the ambient temperature $T_A$ and power dissipation $P_D$ according to the following formulas: $$T_J = T_A + (P_D)(150^{\circ}C/W)$$ **Note 4:** The LTC3404 is tested in a feedback loop which servos $V_{FB}$ to the balance point for the error amplifier ( $V_{ITH} = 1.2V$ ). **Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS ### PIN FUNCTIONS **RUN (Pin 1):** Run Control Input. Forcing this pin below 0.4V shuts down the LTC3404. In shutdown all functions are disabled drawing <1 $\mu$ A supply current. Forcing this pin above 1.2V enables the LTC3404. Do not leave RUN floating. **I**<sub>TH</sub> (**Pin 2**): Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. Nominal voltage range for this pin is from 0.5V to 1.9V. **V<sub>FB</sub> (Pin 3):** Feedback Pin. Receives the feedback voltage from an external resistive divider across the output. GND (Pin 4): Ground Pin. SW (Pin 5): Switch Node Connection to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFET switches. $V_{IN}$ (Pin 6): Main Supply Pin. Must be closely decoupled to GND, Pin 4. **SYNC/MODE (Pin 7):** External Clock Synchronization and Mode Select Input. To synchronize with an external clock, apply a clock with a frequency between 1MHz and 1.7MHz. To select Burst Mode operation, tie to $V_{IN}$ . Grounding this pin selects pulse skipping mode. Do not leave this pin floating. **PLL LPF (Pin 8):** Output of the Phase Detector and Control Input of Oscillator. Connect a series RC lowpass network from this pin to ground if externally synchronized. If unused, this pin may be left open. ## **FUNCTIONAL DIAGRAM** ### **OPERATION** ### **Main Control Loop** The LTC3404 uses a constant frequency, current mode step-down architecture. Both the main (P-channel MOS-FET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the internal top power MOSFET is turned on each clock cycle when the oscillator sets the RS latch, and turned off when the current comparator, I<sub>COMP</sub>, resets the RS latch. The peak inductor current at which I<sub>COMP</sub> resets the RS latch is controlled by the voltage on the I<sub>TH</sub> pin, which is the output of error amplifier EA. The V<sub>FB</sub> pin, described in the Pin Functions section, allows EA to receive an output feedback voltage from an external resistive divider. When the load current increases, it causes a slight decrease in the feedback voltage, V<sub>FB</sub>, relative to the 0.8V internal reference, which in turn, causes the I<sub>TH</sub> voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse as indicated by the current reversal comparator $I_{RCMP}$ , or the beginning of the next clock cycle. Comparator OVDET guards against transient overshoots >6.25% by turning the main switch off and keeping it off until the fault is removed. ### **Burst Mode Operation** The LTC3404 is capable of Burst Mode operation in which the internal power MOSFETs operate intermittently based on load demand. To enable Burst Mode operation, simply tie the SYNC/MODE pin to $V_{\text{IN}}$ or connect it to a logic high ( $V_{\text{SYNC/MODE}} > 1.5 \text{V}$ ). To disable Burst Mode operation and enable PWM pulse skipping mode, connect the SYNC/MODE pin to GND. In this mode, the efficiency is lower at light loads, but becomes comparable to Burst Mode operation when the output load exceeds 50mA. The advantage of pulse skipping mode is lower output ripple and less interference to audio circuitry. ### **OPERATION** When the converter is in Burst Mode operation, the peak current of the inductor is set to approximately 250mA, even though the voltage at the $I_{TH}$ pin indicates a lower value. The voltage at the $I_{TH}$ pin drops when the inductor's average current is greater than the load requirement. As the $I_{TH}$ voltage drops below approximately 0.55V, the BURST comparator trips, causing the internal sleep line to go high and forces off both power MOSFETs. The $I_{TH}$ pin is then disconnected from the output of the EA amplifier and held a diode voltage (0.7V) above ground. In sleep mode, both power MOSFETs are held off and a majority of the internal circuitry is partially turned off, reducing the quiescent current to $10\mu A$ . The load current is now being supplied solely from the output capacitor. When the output voltage drops, the $I_{TH}$ pin reconnects to the output of the EA amplifier and the top MOSFET is again turned on and this process repeats. #### **Short-Circuit Protection** When the output is shorted to ground, the frequency of the oscillator is reduced to about 200kHz, 1/7 the nominal frequency. This frequency foldback ensures that the inductor current has ample time to decay, thereby preventing runaway. The oscillator's frequency will progressively increase to 1.4MHz (or the synchronized frequency) when $V_{FB}$ rises above 0.3V. #### **Frequency Synchronization** A phase-locked loop (PLL) is available on the LTC3404 to allow the internal oscillator to be synchronized to an external source connected to the SYNC/MODE pin. The output of the phase detector at the PLL LPF pin operates over a 0V to 2.4V range corresponding to 1MHz to 1.7MHz. When locked, the PLL aligns the turn-on of the top MOSFET to the rising edge of the synchronizing signal. When the LTC3404 is clocked by an external source, Burst Mode operation is disabled; the LTC3404 then operates in PWM pulse skipping mode. In this mode, when the output load is very low, current comparator $I_{COMP}$ may remain tripped for several cycles and force the main switch to stay off for the same number of cycles. Increasing the output load slightly allows constant frequency PWM operation to resume. This mode exhibits low output ripple as well as low audio noise and reduced RF interference while providing reasonable low current efficiency. Frequency synchronization is inhibited when the feedback voltage $V_{FB}$ is below 0.6V. This prevents the external clock from interfering with the frequency foldback for short-circuit protection. ### **Dropout Operation** When the input supply voltage decreases toward the output voltage, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle until it reaches 100% duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the internal P-channel MOSFET and the inductor. #### **Low Supply Operation** The LTC3404 is designed to operate down to an input supply voltage of 2.65V although the maximum allowable output current is reduced at this low voltage. Figure 1 shows the reduction in the maximum output current as a function of input voltage for various output voltages. Another important detail to remember is that at low input supply voltages, the $R_{DS(ON)}$ of the P-channel switch increases. Therefore, the user should calculate the power dissipation when the LTC3404 is used at 100% duty cycle with a low input voltage (see Thermal Considerations in the Applications Information section). Figure 1. Maximum Output Current vs Input Voltage LINEAR 3404f ### **OPERATION** #### Slope Compensation and Inductor Peak Current Slope compensation provides stability in constant frequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. As a result, the maximum inductor peak current is reduced for duty cycles > 40%. This is shown in the decrease of the inductor peak current as a function of duty cycle graph in Figure 2. Figure 2. Maximum Inductor Peak Current vs Duty Cycle ### APPLICATIONS INFORMATION The basic LTC3404 application circuit is shown on the first page. External component selection is driven by the load requirement and begins with the selection of L followed by $C_{\text{IN}}$ and $C_{\text{OLIT}}$ . #### **Inductor Value Calculation** The inductor selection will depend on the operating frequency of the LTC3404. The internal nominal frequency is 1.4MHz, but can be externally synchronized from 1MHz to 1.7MHz. The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. However, operating at a higher frequency generally results in lower efficiency because of increased internal gate charge losses. The inductor value has a direct effect on ripple current. The ripple current $\Delta I_L$ decreases with higher inductance or frequency and increases with higher $V_{IN}$ or $V_{OUT}$ . $$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) \tag{1}$$ Accepting larger values of $\Delta l_L$ allows the use of smaller inductors, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is $\Delta l_L = 0.4(l_{MAX})$ . The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the inductor current peaks fall to approximately 250mA. Lower inductor values (higher $\Delta I_L$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase. #### **Inductor Core Selection** Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy, or Kool $M\mu^{\circledast}$ cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase. Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! Kool $M\mu$ (from Magnetics, Inc.) is a very good, low loss core material for toroids with a "soft" saturation characteristic. Molypermalloy is slightly more efficient at high (>200kHz) switching frequencies but quite a bit more expensive. Toroids are very space efficient, especially when you can use several layers of wire, while inductors wound on bobbins are generally easier to surface mount. New designs for surface mount inductors are available from Coiltronics, Coilcraft, Dale and Sumida. #### **CIN** and **COUT** Selection In continuous mode, the source current of the top MOS-FET is a square wave of duty cycle $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by: $$C_{IN} \text{ required } I_{RMS} \cong I_{OMAX} \frac{\left[V_{OUT} \left(V_{IN} - V_{OUT}\right)\right]^{1/2}}{V_{IN}}$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there is any question. The selection of $C_{OUT}$ is driven by the required effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple $\Delta V_{OUT}$ is determined by: $$\Delta V_{OUT} \cong \Delta I_L \left( ESR + \frac{1}{8fC_{OUT}} \right)$$ where f = operating frequency, $C_{OUT}$ = output capacitance and $\Delta I_L$ = ripple current in the inductor. The output ripple is highest at maximum input voltage since $\Delta I_L$ increases with input voltage. For the LTC3404, the general rule for proper operation is: $$C_{OUT}$$ required ESR < $0.25\Omega$ The choice of using a smaller output capacitance increases the output ripple voltage due to the frequency dependent term but can be compensated for by using capacitor(s) of very low ESR to maintain low ripple voltage. The $I_{TH}$ pin compensation components can be optimized to provide stable high performance transient response regardless of the output capacitor selected. ESR is a direct function of the volume of the capacitor. Manufacturers such as Taiyo-Yuden, AVX, Kemet, Sprague and Sanyo should be considered for high performance capacitors. The POSCAP solid electrolytic chip capacitor available from Sanyo is an excellent choice for output bulk capacitors due to its low ESR/size ratio. Once the ESR requirement for $C_{OUT}$ has been met, the RMS current rating generally far exceeds the $I_{RIPPLE(P-P)}$ requirement. When using tantalum capacitors, it is critical that they are surge tested for use in switching power supplies. A good choice is the AVX TPS series of surface mount tantalum, available in case heights ranging from 2mm to 4mm. Other capacitor types include KEMET T510 and T495 series and Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations. ### **Output Voltage Programming** The output voltage is set by a resistive divider according to the following formula: $$V_{OUT} = 0.8V \left(1 + \frac{R2}{R1}\right) \tag{2}$$ The external resistive divider is connected to the output, allowing remote voltage sensing as shown in Figure 3. Figure 3. Setting the LTC3404 Output Voltage #### Phase-Locked Loop and Frequency Synchronization The LTC3404 has an internal voltage-controlled oscillator and phase detector comprising a phase-locked loop. This allows the top MOSFET turn-on to be locked to the rising edge of an external frequency source. The frequency range of the voltage-controlled oscillator is 1MHz to 1.7MHz. The phase detector used is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector will not lock up on input frequencies close to the harmonics of the $V_{CO}$ center frequency. The PLL hold-in range $\Delta f_H$ is equal to the capture range, $\Delta f_H = \Delta f_C = 300 \text{kHz}$ and -400 kHz. The output of the phase detector is a pair of complementary current sources charging or discharging the external filter network on the PLL LPF pin. The relationship Figure 4. Relationship Between Oscillator Frequency and Voltage at PLL LPF Pin Figure 5. Phase-Locked Loop Block Diagram between the voltage on the PLL LPF pin and operating frequency is shown in Figure 4. A simplified block diagram is shown in Figure 5. If the external frequency ( $V_{SYNC/MODE}$ ) is greater than 1.4MHz, the center frequency, current is sourced continuously, pulling up the PLL LPF pin. When the external frequency is less than 1.4MHz, current is sunk continuously, pulling down the PLL LPF pin. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. Thus the voltage on the PLL LPF pin is adjusted until the phase and frequency of the external and internal oscillators are identical. At this stable operating point the phase comparator output is high impedance and the filter capacitor $C_{LP}$ holds the voltage. The loop filter components $C_{LP}$ and $R_{LP}$ smooth out the current pulses from the phase detector and provide a stable input to the voltage controlled oscillator. The filter component's $C_{LP}$ and $R_{LP}$ determine how fast the loop acquires lock. Typically $R_{LP}$ = 10k and $C_{LP}$ is 2200pF to 0.01 $\mu$ F. When not synchronized to an external clock, the internal connection to the VCO is disconnected. This disallows setting the internal oscillator frequency by a DC voltage on the $V_{PLLLPF}$ pin. #### **Efficiency Considerations** The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as: Efficiency = $$100\% - (L1 + L2 + L3 + ...)$$ where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC3404 circuits: $V_{IN}$ quiescent current and $I^2R$ losses. The $V_{IN}$ quiescent current loss dominates the efficiency loss at very low load currents whereas the $I^2R$ loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence as illustrated in Figure 6. - 1. The $V_{IN}$ quiescent current is due to two components: the DC bias current as given in the electrical characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge dQ moves from $V_{IN}$ to ground. The resulting dQ/dt is the current out of $V_{IN}$ that is typically larger than the DC bias current. In continuous mode, $I_{GATECHG} = f(Q_T + Q_B)$ where $Q_T$ and $Q_B$ are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to $V_{IN}$ and thus their effects will be more pronounced at higher supply voltages. - 2. $I^2R$ losses are calculated from the resistances of the internal switches, $R_{SW}$ , and external inductor $R_L$ . In continuous mode the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $R_{DS(ON)}$ and the duty cycle (DC) as follows: $$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1 - DC)$$ The $R_{DS(ON)}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Charateristics curves. Thus, to obtain I<sup>2</sup>R losses, simply add R<sub>SW</sub> to R<sub>L</sub> and multiply the result by the square of the average output current. Other losses including $C_{IN}$ and $C_{OUT}$ ESR dissipative losses and inductor core losses generally account for less than 2% total additional loss. #### **Thermal Considerations** In most applications the LTC3404 does not dissipate much heat due to its high efficiency. But, in applications where the LTC3404 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction Figure 6. Power Lost vs Load Current temperature reaches approximately 175°C, both power switches will be turned off and the SW node will become high impedance. To avoid the LTC3404 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by: $$T_R = (P_D)(\theta_{JA})$$ where $P_D$ is the power dissipated by the regulator and $q_{JA}$ is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature, T<sub>J</sub>, is given by: $$T_J = T_A + T_R$$ where $T_A$ is the ambient temperature. As an example, consider the LTC3404 in dropout at an input voltage of 3V, a load current of 500mA, and an ambient temperature of 70°C. From the typical performance graph of switch resistance, the $R_{DS(ON)}$ of the P-channel switch at 70°C is approximately $0.7\Omega$ . Therefore, power dissipated by the part is: $$P_D = I_{LOAD}^2 \cdot R_{DS(ON)} = 0.175W$$ For the MSOP package, the $\theta_{JA}$ is 150°C/W. Thus, the junction temperature of the regulator is: $$T_J = 70^{\circ}C + (0.175)(150) = 96^{\circ}C$$ LINEAR which is below the maximum junction temperature of 125°C. Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance ( $R_{DS(ON)}$ ). #### **Checking Transient Response** The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to $(\Delta I_{LOAD} \bullet ESR)$ , where ESR is the effective series resistance of Cout. $\Delta I_{1,OAD}$ also begins to charge or discharge C<sub>OUT</sub>, which generates a feedback error signal. The regulator loop then acts to return V<sub>OUT</sub> to its steadystate value. During this recovery time Voll can be monitored for overshoot or ringing that would indicate a stability problem. The internal compensation provides adequate compensation for most applications. But if additional compensation is required, the I<sub>TH</sub> pin can be used for external compensation using $R_{\text{C}},\ C_{\text{C1}}$ as shown in Figure 7. (The 47pF capacitor, C<sub>C2</sub>, is typically needed for noise decoupling.) A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25 • $C_{LOAD}$ ). Figure 7. LTC3404 Layout Diagram Thus, a $10\mu F$ capacitor charging to 3.3V would require a $250\mu s$ rise time, limiting the charging current to about 130mA. #### **PC Board Layout Checklist** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3404. These items are also illustrated graphically in the layout diagram of Figure 7. Check the following in your layout: - 1. Are the signal and power grounds segregated? The LTC3404 signal ground consists of the resistive divider, the optional compensation network ( $R_C$ and $C_{C1}$ ) and $C_{C2}$ . The power ground consists of the (–) plate of $C_{IN}$ , the (–) plate of $C_{OUT}$ and Pin 4 of the LTC3404. The power ground traces should be kept short, direct and wide. The signal ground and power ground should converge to a common node in a starground configuration. - 2. Does the V<sub>FB</sub> pin connect directly to the feedback resistors? The resistive divider R1/R2 must be connected between the (+) plate of C<sub>OUT</sub> and signal ground. - 3. Does the (+) plate of $C_{IN}$ connect to $V_{IN}$ as closely as possible? This capacitor provides the AC current to the internal power MOSFETs. - 4. Keep the switching node SW away from sensitive small signal nodes. ### **Design Example** As a design example, assume the LTC3404 is used in a single lithium-ion battery-powered cellular phone application. The input voltage will be operating from a maximum of 4.2V down to about 2.7V. The load current requirement is a maximum of 0.3A but most of the time it will be in standby mode, requiring only 2mA. Efficiency at both low and high load currents is important. Output voltage is 2.5V. With this information we can calculate L using equation (1), $$L = \frac{1}{(f)(\Delta I_L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (3) Substituting $V_{OUT} = 2.5V$ , $V_{IN} = 4.2V$ , $\Delta I_L = 120mA$ and f = 1.4MHz in equation (3) gives: $$L = \frac{2.5V}{1.4MHz(120mA)} \left( 1 - \frac{2.5V}{4.2V} \right) = 6\mu H$$ A 6.2 $\mu$ H inductor works well for this application. For best efficiency choose a 1A inductor with less than 0.25 $\Omega$ series resistance. $C_{IN}$ will require an RMS current rating of at least 0.15A at temperature and $C_{OUT}$ will require an ESR of less than $0.25\Omega.$ In most applications, the requirements for these capacitors are fairly similar. For the feedback resistors, choose R1 = 412k. R2 can then be calculated from equation (2) to be: $$R2 = \left(\frac{V_{0UT}}{0.8} - 1\right)R1 = 875.5k$$ ; use 887k Figure 8 shows the complete circuit along with its efficiency curve. Figure 8. Single Lithium-Ion to 2.5V/0.3A Regulator from Design Example ## TYPICAL APPLICATIONS #### Single Li-Ion to 2.5V/0.6A Regulator Using All Ceramic Capacitors LINEAR ## TYPICAL APPLICATIONS #### 3- to 4-Cell NiCd/NiMH to 1.8V/0.5A Regulator Using All Ceramic Capacitors #### Externally Synchronized 2.5V/0.6A Regulator Using All Ceramic Capacitors #### Low Noise 2.5V/0.3A Regulator ## PACKAGE DESCRIPTION #### **MS8 Package** 8-Lead Plastic MSOP - 1. DIMENSIONS IN MILLIMETER/(INCH) 2. DRAWING NOT TO SCALE - 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. # TYPICAL APPLICATIONS #### 3- to 4-Cell NiCd/NiMH to 3.3V/0.5A Regulator Using All Ceramic Capacitors #### Single Li-Ion to 2.5V/0.5A Regulator with Precision 2.7V Undervoltage Lockout ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |----------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | LTC1174/LTC1174-3.3<br>LTC1174-5 | High Efficiency Step-Down and Inverting DC/DC Converters | Monolithic Switching Regulators, I <sub>OUT</sub> to 450mA,<br>Burst Mode Operation | | LTC1265 | 1.2A, High Efficiency Step-Down DC/DC Converter | Constant Off-Time, Monolithic, Burst Mode Operation | | LTC1474/LTC1475 | Low Quiescent Current Step-Down DC/DC Converters | Monolithic, $I_{OUT}$ to 250mA, $I_Q = 10\mu$ A, 8-Pin MSOP | | LTC1504A | Monolithic Synchronous Step-Down Switching Regulator | Low Cost, Voltage Mode I <sub>OUT</sub> to 500mA, V <sub>IN</sub> from 4V to 10V | | LTC1622 | Low Input Voltage Current Mode Step-Down DC/DC Controller | High Frequency, High Efficiency, 8-Pin MSOP | | LTC1626 | Low Voltage, High Efficiency Step-Down DC/DC Converter | Monolithic, Constant Off-Time, I <sub>OUT</sub> to 600mA,<br>Low Supply Voltage Range: 2.5V to 6V | | LTC1627 | Monolithic Synchronous Step-Down Switching Regulator | Constant Frequency, I <sub>OUT</sub> to 500mA, Secondary Winding Regulation, V <sub>IN</sub> from 2.65V to 8.5V | | LTC1701 | Monolithic Current Mode Step-Down Switching Regulator | Constant Off-Time, I <sub>OUT</sub> to 500mA, 1MHz Operation,<br>V <sub>IN</sub> from 2.5V to 5.5V | | LTC1707 | Monolithic Synchronous Step-Down Switching Regulator | 1.19V V <sub>REF</sub> Pin, Constant Frequency, I <sub>OUT</sub> to 600mA,<br>V <sub>IN</sub> from 2.65V to 8.5V | | LTC1772 | Low Input Voltage Current Mode Step-Down DC/DC Controller | 550kHz, 6-Pin SOT-23, I <sub>OUT</sub> Up to 5A, V <sub>IN</sub> from 2.2V to 10V | | LTC1877 | High Efficiency Monolithic Step-Down Regulator | 550kHz, MS8, $V_{IN}$ Up to 10V, $I_Q$ = 10 $\mu$ A, $I_{OUT}$ to 600mA at $V_{IN}$ = 5V | | LTC1878 | High Efficiency Monolithic Step-Down Regulator | 550kHz, MS8, $V_{IN}$ Up to 6V, $I_Q$ = 10 $\mu$ A, $I_{OUT}$ to 600mA at $V_{IN}$ = 3.3V | LT 0607 REV B • PRINTED IN USA LINEAR TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2000