October 1986 Revised March 2000 # DM74AS280 9-Bit Parity Generator/Checker ## **General Description** These universal, 9-bit parity generators/checkers utilize advanced Schottky high performance circuitry and feature odd/even outputs to facilitate operation of either odd or even parity applications. The word length capability is easily expanded by cascading. The DM74AS280 can be used to upgrade the performance of most systems utilizing the '180 parity generator/checker. Although the DM74AS280 is implemented without expander inputs, the corresponding function is provided by the availability of an input at pin 4 and no internal connection at pin 3. This permits the DM74AS280 to be substituted for the '180 in existing designs to produce identical function even if DM74AS280s are mixed with existing '180s #### **Features** - Generates either odd or even parity for nine data lines - Inputs are buffered to lower the drive requirements - Can be used to upgrade existing systems using MSI parity circuits - Cascadable for N-bits - Advanced oxide-isolated, ion-implanted Schottky TTL process - Switching specifications at 50 pF - Switching specifications guaranteed over full temperature and V<sub>CC</sub> range ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | DM74AS280M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | DM74AS280N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Connection Diagram** #### **Function Table** | Number of Inputs (A thru I) | Outputs | | | |-----------------------------|---------|--------------|--| | that are HIGH | ∑Even | $\Sigma$ Odd | | | 0, 2, 4, 6, 8 | Н | L | | | 1, 3, 5, 7, 9 | L | Н | | L = LOW State H = HIGH State ## **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range $0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ Storage Temperature Range Typical $\theta_{JA}$ N Package 77.0°C/W M Package 0°C to +70°C Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions 108.0°C/W for actual device operation. ## **Recommended Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|--------------------------------|-----|-----|-----|-------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current | | | -2 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | 20 | mA | | T <sub>A</sub> | Free-Air Operating Temperature | 0 | | 70 | °C | ### **Electrical Characteristics** Over recommended free-air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25$ °C. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------------|------------------------------------------------------------------|---------------------|------|------|-------| | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.5V, I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -2 \text{ mA}, V_{CC} = 4.5 \text{V to } 5.5 \text{V}$ | V <sub>CC</sub> - 2 | | | V | | V <sub>OL</sub> | LOW Level Output Voltage | $V_{CC} = 4.5V$ , $I_{OL} = Max$ | | 0.35 | 0.5 | V | | II | Input Current @ Max Input Voltage | $V_{CC} = 5.5V, V_{IH} = 7V$ | | | 0.1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = 5.5V, V_{IH} = 2.7V$ | | | 20 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = 5.5V, V_{IL} = 0.4V$ | | | -0.5 | mA | | Io | Output Drive Current | $V_{CC} = 5.5V, V_{O} = 2.25V$ | -30 | | -112 | mA | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = 5.5V | | 25 | 40 | mA | ## **Switching Characteristics** | Symbol | Parameter | Conditions | From | То | Min | Max | Units | |------------------|-----------------------------------------------------|-----------------------------------------|------|-------|-----|------|-------| | t <sub>PLH</sub> | Propagation Delay Time,<br>LOW-to-HIGH Level Output | $V_{CC} = 4.5V$ to 5.5V, $C_L = 50$ pF, | Data | ∑Even | 3 | 12 | ns | | t <sub>PHL</sub> | Propagation Delay Time,<br>HIGH-to-LOW Level Output | $R_L = 500\Omega$ | | | 3 | 11 | ns | | t <sub>PLH</sub> | Propagation Delay Time,<br>LOW-to-HIGH Level Output | | Data | ΣOdd | 3 | 12 | ns | | t <sub>PHL</sub> | Propagation Delay Time,<br>HIGH-to-LOW Level Output | | | | 3 | 11.5 | ns | ## **Typical Applications** Three DM74AS280s can be used to implement a 25-line parity generator/checker. As an alternative, the outputs of two or three parity generators/checkers can be decoded with a 2-input (AS86) or 3input (S135) exclusive-OR gate for 18 or 27-line parity applications. Longer word lengths can be implemented by cascading DM74AS280s. As shown in Figure 2, parity can be generated for word lengths up to 81 bits. FIGURE 1. 25-Line Parity/Generator Checker FIGURE 2. 81-Line Parity/Generator Checker 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M14A #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770 (18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 INDEX AREA 0.250 ± 0.010 (6.350 ± 0.254) PIN NO. 1 PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA 0.030 MAX (0.762) DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\frac{0.630 - 8.128}{(7.620 - 8.128)}$ 0.060 0.145 - 0.2004° TYP Optional (1.651) (3.683 - 5.080) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508)0.125 - 0.150 $0.075 \pm 0.015$ $\overline{(3.175 - 3.810)}$ $(1.905 \pm 0.381)$ (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) (0.356 - 0.584) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)}$ TYP 0.325 <sup>+0.040</sup> -0.015 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 8.255 + 1.016 N144 (REV.F) www.fairchildsemi.com