

# SATAULC6-2M6

## Ultra low capacitance ESD protection

#### Datasheet - production data

- Low leakage current for longer operation of battery powered devices
- Higher reliability offered by monolithic integration
- Designed for go-through layout

#### Complies with these standards

- IEC 61000-4-2 level 4
  - 15 kV air discharge
  - 8 kV contact discharge
- MIL STD883G-Method 3015-7

## Applications

- SATA port up to 3 Gb/s
- DVI and HDMI ports up to 1.65 Gb/s
- IEEE 1394a and b (Firewire) ports up to 1.6 Gb/s
- USB 2.0 ports up to 480 Mb/s (Hi-Speed), backwards compatible with USB 1.1 low and full speed
- Ethernet port: 10/100/1000 Mb/s
- SIM card protection
- Video line protection
- Portable electronics

## Description

The SATAULC6-2M6 is a monolithic, application specific discrete device dedicated to ESD protection of high speed interfaces.

Its very low line capacitance secures a high level of signal integrity. The device topology provides this integrity without compromising the complete protection of ICs against the most stringent ESD strikes.



## Features

- 2-line ESD protection (at 15 kV air and contact discharge, exceeds IEC 61000-4-2)
- Protects V<sub>BUS</sub> when applicable
- Ultra low capacitance: 0.9 pF @ 825 MHz
- Fast response time
- µQFN package
- RoHS compliant

#### Benefits

- ESD protection of V<sub>BUS</sub> when applicable
- Optimized rise and fall times for maximum data integrity
- Large bandwidth to minimize impact on data signal quality
- Consistent differential signal balance:
  - Ultra low impact on intra- and inter-pair skew
  - Matching high bit rate SATA, DVI, HDMI and IEEE 1394 requirements
- Low PCB space occupation 1.45 mm<sup>2</sup> for μQFN

www.st.com

This is information on a product in full production.

## 1 Characteristics



Figure 1. Functional diagram

Table 1. Absolute ratings

| Symbol           | Pa                                                                                                             | Value       | Unit              |    |
|------------------|----------------------------------------------------------------------------------------------------------------|-------------|-------------------|----|
| V <sub>PP</sub>  | Peak pulse voltage IEC 61000-4-2 air discharge<br>IEC 61000-4-2 contact discharge<br>MIL STD883G-Method 3015-7 |             | ±15<br>±15<br>±25 | kV |
| T <sub>stg</sub> | Storage temperature range                                                                                      | -55 to +150 | °C                |    |
| Тj               | Maximum junction temperate                                                                                     | 125         | °C                |    |
| TL               | Lead solder temperature (10                                                                                    | 260         | °C                |    |

| Table 2. Ele | ectrical chara | cteristics | (T <sub>amb</sub> = 25 °C) | ) |
|--------------|----------------|------------|----------------------------|---|
|--------------|----------------|------------|----------------------------|---|

| Symbol               | Parameter                                             | Test conditions                                                       | Value |      |      | Unit |
|----------------------|-------------------------------------------------------|-----------------------------------------------------------------------|-------|------|------|------|
| Symbol               | Falameter                                             |                                                                       | Min.  | Тур. | Max  | Unit |
| I <sub>RM</sub>      | Leakage current                                       | V <sub>RM</sub> = 5 V                                                 |       |      | 0.5  | μΑ   |
| V <sub>BR</sub>      | Breakdown voltage between V <sub>BUS</sub><br>and GND | I <sub>R</sub> = 1 mA                                                 | 6     |      |      | V    |
| V <sub>CL</sub>      |                                                       | I <sub>PP</sub> = 1 A, t <sub>p</sub> = 8/20 μs<br>Any I/O pin to GND |       |      | 12   | V    |
|                      | Clamping voltage                                      | I <sub>PP</sub> = 5 A, t <sub>p</sub> = 8/20 μs<br>Any I/O pin to GND |       |      | 19   | V    |
| C <sub>i/o-i/o</sub> | Capacitance between I/O                               | V <sub>R</sub> = 0 V, F = 825 MHz<br>GND not connected                |       |      | 0.45 | рF   |
| C <sub>i/o-GND</sub> | Capacitance between I/O and GND                       | V <sub>R</sub> = 0 V, F = 825 MHz<br>Any I/0 pin to GND               |       |      | 0.9  | рF   |
| $\Delta C_{i/o-GND}$ | Capacitance variation between I/O and GND             | V <sub>R</sub> = 0 V, F = 1 MHz                                       |       | 0.08 |      | pF   |



Figure 3. Attenuation (typical values)

dB C(pF) 0.00 1.00  $V_{OSC} = 30 \text{mVrms} \\ T_{j} = 25 \text{ °C} \\ V_{I-O/GND} = 0V \\ V_{BUS} \text{ OPEN} \\ | | | | | | \\ C | /O - GND \\ \hline \\ \end{bmatrix}$ -3.00 0.80 -6.00 0.60 -9.00 0.40 -12.00 0.20 C vo -15.00 F(Hz) F(MHz) 0.00 -18.00 10 100 1000 10000 1









DocID15254 Rev 2

## 2 Application example



Figure 8. SATA application using a go-through layout



## 3 **Recommendation on PCB assembly**

### 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a) Stencil opening dimensions: L (Length), W (Width), T (Thickness)

#### Figure 9. Stencil opening dimensions



b) General design rule

Stencil thickness (T) = 75 ~ 125  $\mu m$ 

Aspect Ratio = 
$$\frac{W}{T} \ge 1.5$$

Aspect Area = 
$$\frac{L \times W}{2T(L+W)} \ge 0.66$$

- 2. Reference design
  - a) Stencil opening thickness: 100 µm
  - b) Stencil opening for leads: Opening to footprint ratio is 90%.



#### Figure 10. Recommended stencil window position (µQFN only)



DocID15254 Rev 2

#### 3.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is  $20-45 \ \mu m$ .

#### 3.3 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
- 3. Standard tolerance of  $\pm 0.05$  mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

### 3.4 PCB design preference

- 1. To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.



### 3.5 Reflow profile



#### Figure 11. ST ECOPACK® recommended soldering reflow profile for PCB mounting



Minimize air convection currents in the reflow oven to avoid component movement.



## 4 Package information

• Epoxy meets UL94, V0

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <u>www.st.com</u>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 12. µQFN 6 leads footprint dimensions in mm [inches]



Note: Product marking may be rotated by 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.



## 5 Ordering information

| Table | 4  | Ordering | information |
|-------|----|----------|-------------|
| Table | ÷. | Ordening | mormation   |

| Order code   | Marking          | Package      | Weight  | Base qty | Delivery mode |
|--------------|------------------|--------------|---------|----------|---------------|
| SATAULC6-2M6 | S <sup>(1)</sup> | µQFN 6 leads | 2.17 mg | 3000     | Tape and reel |

1. The marking can be rotated by 90° to differentiate assembly location.

## 6 Revision history

#### Table 5.Document revision history

| Date          | Revision | Changes                                                     |  |
|---------------|----------|-------------------------------------------------------------|--|
| 08-Dec-2008   | 1        | First issue                                                 |  |
| 07-Oct-2015 2 |          | Removed device in SOT-666.<br>Updated document accordingly. |  |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics – All rights reserved

DocID15254 Rev 2

