



#### **General Description**

This low-skew, low-jitter device can accept a high-speed (622MHz or higher) LVTTL, LVCMOS, CML, LVPECL, LVDS or HSTL clock input signal and divide down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. Available divider ratios are 2, 4, 8, and 16, or straight pass-through. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz, or 38MHz auxiliary clock components.

**MICREL** 

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A  $V_{\text{REF-AC}}$  reference is included for AC-coupled applications.

The /RESET input asynchronously resets the divider. In the pass-through function (divide by 1) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N).

Use the SY89874U version, which has a wider input range, to DC-couple low offset differential signals.

Datasheets and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

#### **Features**

- Integrated programmable clock divider and 1:2 fanout buffer
- Guaranteed AC performance over temperature and voltage:
  - > 2.5GHz f<sub>MAX</sub>
  - < 250ps t<sub>r</sub>/t<sub>f</sub>
  - < 15ps within device skew</p>
- Low jitter design:
  - < 10ps<sub>PP</sub> total jitter
  - < 1ps<sub>RMS</sub> cycle-to-cycle jitter
- Unique input termination and VT pin for DC-coupled and AC-coupled Inputs; LVCMOS, LVTTL, CML, PECL, LVDS, and HSTL
- TTL/CMOS inputs for select and reset
- 100k EP-compatible LVPECL outputs
- Parallel programming capability
- Programmable divider ratios of 1, 2, 4, 8, and 16
- Low-voltage operation 2.5V or 3.3V
- Output disable function
- -40°C to +85°C temperature range
- Available in 16-pin (3mm x 3mm) QFN package

#### Applications

- SONET/SDH line cards
- Transponders
- High-end multiprocessor sensors

Precision Edge is a registered trademark of Micrel, Inc

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com



# Ordering Information<sup>(1)</sup>

| Part Number                  | Package Type | Operating Range | Package Marking | Lead Finish |
|------------------------------|--------------|-----------------|-----------------|-------------|
| SY89874AUMG                  | QFN-16       | Industrial      | 874U            | Pb-Free     |
| SY89874AUMGTR <sup>(2)</sup> | QFN-16       | Industrial      | 874U            | Pb-Free     |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC electricals only.

2. Tape and Reel.

# **Pin Configuration**



16-Pin QFN

### **Pin Description**

| Pin Number | Pin Name           | Pin Function                                                                                                                                                                                                                                                                                                                                       |
|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12, 9      | IN, /IN            | Input. Internal $50\Omega$ termination resistors to VT input. Flexible input accepts any input. See the "Input Interface Applications" section.                                                                                                                                                                                                    |
| 1, 2, 3, 4 | Q0, /Q0            | Differential Buffered LVPECL Outputs. Divided by 1, 2, 4, 8, or 16. See the "Truth Table." Unused                                                                                                                                                                                                                                                  |
| 1, 2, 3, 4 | Q1, /Q1            | PECL outputs may be left floating with no impact on jitter performance.                                                                                                                                                                                                                                                                            |
| 16, 15, 5  | S0, S1, S2         | Select Pins. See the "Truth Table." LVTTL/CMOS logic levels. Internal 25k $\Omega$ pull-up resistor. Logic high if left unconnected (divided by 16 mode). Input threshold is V <sub>Cc</sub> /2.                                                                                                                                                   |
| 6          | NC                 | No Connect.                                                                                                                                                                                                                                                                                                                                        |
| 8          | /RESET<br>/DISABLE | LVTTL/CMOS Logic Levels. Internal 25k $\Omega$ pull-up resistor. Logic HIGH if left unconnected. Apply LOW to reset the divider (divided by 2, 4, 8, or 16 mode). Also acts as a synchronous disable/enable function. The reset and disable function occurs on the next high-to-low clock input transition. Input threshold is V <sub>CC</sub> /2. |
| 10         | VREF-AC            | Reference Voltage. Equal to $V_{CC}$ – 1.4V (approximately). Used for AC-coupled applications only. Decouple the VREF-AC pin with a 0.01µF capacitor. See the "Input Interface Applications" section.                                                                                                                                              |
| 11         | VT                 | Termination Center Tap. For CML or LVDS inputs, leave this floating. Otherwise, see Figures 3a to 3f in the "Input Interface Applications" section.                                                                                                                                                                                                |
| 7, 14      | VCC                | Positive Power Supply. Bypass with .01µF/0.01µF low-ESR capacitor.                                                                                                                                                                                                                                                                                 |
| 13         | GND                | Ground.                                                                                                                                                                                                                                                                                                                                            |

### **Functional Block Diagram**



#### **Truth Table**

| /RESET | S2 | S1 | S0 | Outputs                        |
|--------|----|----|----|--------------------------------|
| 1      | 0  | Х  | Х  | Reference Clock (pass through) |
| 1      | 1  | 0  | 0  | Reference Clock ÷ 2            |
| 1      | 1  | 0  | 1  | Reference Clock ÷ 4            |
| 1      | 1  | 1  | 0  | Reference Clock ÷ 8            |
| 1      | 1  | 1  | 1  | Reference Clock ÷ 16           |
| 0      | 1  | Х  | Х  | Q = Low, /Q = High             |
|        |    |    |    | Clock Disable                  |

#### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )                                    | –0.5V to +4.0V                 |
|----------------------------------------------------------------------|--------------------------------|
| Input Voltage (V <sub>IN</sub> )                                     | –0.5V to V <sub>CC</sub> +0.3V |
| ECL Output Current (I <sub>OUT</sub> )                               |                                |
| Continuous                                                           | 50mA                           |
| Surge                                                                | 100mA                          |
| Input Current IN, /IN (I <sub>IN</sub> )                             | ±50mA                          |
| V <sub>T</sub> Current (I <sub>VT</sub> )                            | ±100mA                         |
| $V_{\text{REF-AC}}$ Sink/Source Current $(I_{\text{VREF-AC}})^{(3)}$ | ±2mA                           |
| Lead Temperature (soldering, 20s)                                    |                                |
| Storage Temperature (T <sub>S</sub> )                                |                                |

#### **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )     | . +3.3V ±10% or +2.5V ±5% |
|---------------------------------------|---------------------------|
| Ambient Temperature (T <sub>A</sub> ) | –40°C to +85°C            |
| Package Thermal Resistance            |                           |
| QFN (θ <sub>JA</sub> )                |                           |
| Still-Air                             | 60°C/W                    |
|                                       | 54°C/W                    |
| $QFN (\Psi_{JB})^{(4)}$               |                           |
| Junction-to-Board                     | 32°C/W                    |

### DC Electrical Characteristics<sup>(5, 6)</sup>

 $T_A = -40^{\circ}C$  to +85°C; unless otherwise noted.

| Symbol          | Parameter                                    | Condition                 | Min. Typ.               |                         | Max.                    | Units |
|-----------------|----------------------------------------------|---------------------------|-------------------------|-------------------------|-------------------------|-------|
| V <sub>cc</sub> | Power Supply                                 |                           | 2.375                   |                         | 3.63                    | V     |
| I <sub>CC</sub> | Power Supply Current                         | No load, maximum $V_{CC}$ |                         | 50                      | 75 mA                   |       |
| R <sub>IN</sub> | Differential Input Resistance<br>(IN-to-/IN) |                           | 90                      | 100                     | 110                     | Ω     |
| V <sub>IH</sub> | Input High Voltage (IN, /IN)                 | Note 5                    | 0.8                     | -                       | V <sub>CC</sub> + 0.3   | V     |
| VIL             | Input Low Voltage (IN, /IN)                  | Note 5                    | -0.3                    | _                       | V <sub>IH</sub> – 0.1   | V     |
| V <sub>IN</sub> | Input Voltage Swing                          | Notes 5, 6, 10            | 0.1                     | -                       | V <sub>CC</sub>         | V     |
| $V_{DIFF\_IN}$  | Differential Input Voltage Swing             | Notes 5, 6, 7, 9, 10      | 0.2                     | _                       |                         | V     |
| I <sub>IN</sub> | Input Current (IN, /IN)                      | Note 5, 7                 | -                       | -                       | 45                      | mA    |
| $V_{REF-AC}$    | Reference Voltage                            | Note 8                    | V <sub>CC</sub> - 1.525 | V <sub>CC</sub> - 1.425 | V <sub>CC</sub> - 1.325 | V     |

Notes:

1. Permanent device damage can occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this datasheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Due to the limited drive capability, use for input of the same package only.

4. Junction-to-board resistance assumes that the exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.

5. The circuit is designed to meet the DC specifications shown in the "DC Electrical Characteristics" table after thermal equilibrium has been established. For a wider differential input range, use the SY89874U device.

6. Specification for packaged product only.

7. Due to the internal termination (see "Input Buffer Structure"), the input current depends on the applied voltages at the IN, /IN, and VT inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit.

8. See the Timing Diagram for VT definition. VIN (maximum) is specified when VT is floating.

9. See the "Typical Characteristics" section for  $V_{\text{DIFF}}$  definition.

10. Operation using  $V_{IN}$  is limited to AC-coupled PECL or CML applications only. Connect directly to the VT pin.

# LVPECL (100KEP) DC Electrical Characteristics<sup>(1, 2)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5V ±5%;  $T_A$  = -40°C to +85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V, unless otherwise stated.

| Symbol                | Parameter                         | Condition | Min.             | Тур.                    | Max.             | Units |
|-----------------------|-----------------------------------|-----------|------------------|-------------------------|------------------|-------|
| V <sub>OH</sub>       | Output High Voltage               |           | $V_{CC} - 1.145$ | $V_{CC} - 1.020$        | $V_{CC}-0.895$   | V     |
| V <sub>OL</sub>       | Output Low Voltage                |           | $V_{CC} - 1.945$ | V <sub>CC</sub> – 1.820 | $V_{CC} - 1.695$ | V     |
| V <sub>OUT</sub>      | Output Voltage Swing              |           | 550              | 800                     | 1050             | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing |           | 1.10             | 1.60                    | 2.10             | V     |

# LVTTL/CMOS DC Electrical Characteristics<sup>(2, 3)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5V ±5%;  $T_A$  =  $-40^\circ C$  to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max. | Units |
|-----------------|--------------------|-----------|------|------|------|-------|
| V <sub>IH</sub> | Input High Voltage |           | 2.0  |      |      | V     |
| V <sub>IL</sub> | Input Low Voltage  |           |      |      | 0.8  | V     |
| IIH             | Input High Current |           | -125 |      | 20   | μA    |
| IIL             | Input Low Current  |           |      |      | -300 | μA    |

#### AC Electrical Characteristics<sup>(2, 4)</sup>

| $V_{CC}$ = 3.3V ±10% or 2.5V ±5%; $T_A$ = -40°C to +85°C, unless otherwise state | d. |
|----------------------------------------------------------------------------------|----|
|                                                                                  |    |

| Symbol                          | Parameter                         | Condition                 | Min. | Тур. | Max. | Units             |
|---------------------------------|-----------------------------------|---------------------------|------|------|------|-------------------|
| f <sub>MAX</sub>                | Maximum Output Toggle Frequency   | Output Swing $\geq$ 400mV | 2.5  |      |      | GHz               |
|                                 | Maximum Input Frequency           | Divide by 2, 4, 8, 16     | 3.2  |      |      | GHz               |
| t <sub>PD</sub>                 | Differential Propagation Delay    | Input Swing < 400mV       | 510  | 620  | 760  | ps                |
|                                 | IN to Q                           | Input Swing ≥ 400mV       | 450  | 570  | 700  |                   |
| t <sub>SKEW</sub>               | Within-Device Skew (differential) | Note 5                    |      | 7    | 15   | ps                |
|                                 | Q0 – Q1                           |                           |      |      |      |                   |
|                                 | Part-to-Part Skew (differential)  | Note 5                    |      |      | 250  |                   |
| t <sub>RR</sub>                 | Reset Recovery Time               | Note 6                    | 600  |      |      | ps                |
| <b>t</b> JITTER                 | Cycle-to-Cycle Jitter             | Note 7                    |      |      | 1    | ps <sub>RMS</sub> |
|                                 | Total Jitter                      | Note 8                    |      |      | 10   | ps <sub>PP</sub>  |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time (20% to 80%)       |                           | 70   | 150  | 250  | ps                |

Notes:

1. The circuit is designed to meet the DC specifications shown in the "LVPECL (100KEP) Electrical Characteristics" table after thermal equilibrium has been established.

2. Specification for packaged product only.

3. The circuit is designed to meet the DC specifications shown in the "LVTTL/CMOS Electrical Characteristics" table after thermal equilibrium has been established.

4. Measured with 400mV signal, 50% duty cycle, all outputs loaded with 50 $\Omega$  to V<sub>CC</sub> – 2V, unless otherwise stated.

5. Skew is measured between outputs under identical transitions.

6. See the "Timing Diagram" section.

- 7. Cycle-to-cycle Jitter Definition: The variation in period between adjacent cycles over a random sample of adjacent cycle pairs.  $T_{JITTER\_CC} = T_n T_{n+1}$ , where T is the time between rising edges of the output signal.
- Total Jitter Definition: With an ideal clock input, of frequency ≤ f<sub>MAX</sub> (device), no more than one output edge in 1012 output edges will deviate by more than the specified peak-to-peak jitter value.

## **Timing Diagram**



# **Typical Performance**



### **Typical Characteristics**

 $V_{CC}$  = 3.3V,  $V_{IN}$  = 400mV,  $T_A$  = +25°C, unless otherwise stated.



### **Functional Characteristics**



V<sub>DIFF\_IN</sub>, V<sub>DIFF\_OUT</sub>

1600mV (TYPICAL)

#### **Definition of Single-Ended and Differential Swing**



Figure 1a. Single-Ended Swing<sup>(1)</sup>





Figure 2a. Differential Input Structure<sup>(2)</sup>

#### Notes:

- 1. Single-ended swing is the amplitude of the signal when driven differentially.
- 2. Differential swing is defined as IN /IN (or Q /Q).



Figure 1b. Differential Swing<sup>(2)</sup>

Figure 2b. Single-Ended Input Structure<sup>(1)</sup>

### **Differential Input Interface Applications**



Figure 3a. DC-Coupled CML Input Interface



Figure 3b. AC-Coupled CML Input Interface



Figure 3c. DC-Coupled PECL Input Interface



Figure 3d. AC-Coupled PECL Input Interface







Figure 3f. HSTL Input Interface

### Single-Ended Input Interface Applications







Figure 4b. AC-Coupled CMOS CLK Termination



Figure 4c. DC-Coupled Data Termination

# **Related Product and Support Documentation**

| Part Number    | Function                                                                                                      | Data Sheet Link                                                                                                                                       |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Clock Dividers | Divide down clocking signals to make lower frequencies available on board                                     | http://www.micrel.com/index.php/products/timing-and-<br>communications/clock-data-distribution/clock-<br>dividers.html?orderby=Part_Num&ordering=DESC |  |  |
| SY89871U       | 2.5GHz Any Differential In-to-LVPECL<br>Programmable Clock Divider/Fanout Buffer<br>with Internal Termination | http://www.micrel.com/index.php/en/products/timing-and-<br>communications/clock-data-distribution/clock-dividers/article/11-<br>sy89871u.html         |  |  |

#### **LVPECL** Output Termination Recommendations



Figure 5a. Parallel Termination-Thevenin Equivalent

#### Note:

1. For +2.5V Systems:  $R1 = 250\Omega$ ,  $R2 = 62.5\Omega$ .



Figure 4b. Three-Resistor "Y-Termination"

#### Notes:

- 1. Power-saving alternative to Thevenin termination.
- 2. Place termination resistors as close to destination inputs as possible.
- 3. The R<sub>b</sub> resistor sets the DC bias voltage, equal to V<sub>t</sub>. For +3.3V systems R<sub>b</sub> =  $46\Omega$  to  $50\Omega$ . For +2.5V systems, R<sub>b</sub> =  $39\Omega$ .
- 4. C1 is an optional bypass capacitor that compensates for any  $t_r/t_f$  mismatches.



Figure 4c. Terminating Unused I/O

#### Notes:

- 1. Unused output (/Q) must be terminated to balance the output.
- 2. For +2.5V Systems: R1 = 250 $\Omega$ , R2 = 62.5 $\Omega$ , R3 = 1.25k $\Omega$ , R4 = 1.2k $\Omega$ .

### Package Information<sup>(1)</sup>



# PCB Thermal Consideration for 16-Pin QFN Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Notes:

- 1. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.
- 2. Package meets Level 2 moisture sensitivity classification, and is shipped in dry-pack.
- 3. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2012 Micrel, Incorporated.