# Enpirion® Datasheet EN6382QI 8A PowerSoC Highly Integrated Synchronous DC-DC Buck with Integrated Inductor ## **Description** The EN6382QI is a Power System on a Chip (PowerSoC) DC to DC converter with an integrated inductor, **PWM** controller, **MOSFETs** compensation to provide the smallest solution size in an 8x8x3mm 56 pin QFN module. It offers very high efficiency and is able to provide 8A continuous output current with no de-rating. The EN6382QI also provides excellent line and load regulation over temperature. The EN6382QI is specifically designed to meet the precise voltage and fast transient high-performance, requirements of low-power processor, DSP, FPGA, memory boards and system level applications in distributed power architecture. Other features include precision enable threshold, pre-bias monotonic start-up, and programmable soft-start. The device's advanced circuit techniques, ultrahigh switching frequency, and proprietary integrated inductor technology deliver high-quality, ultracompact DC-DC conversion. The Altera Enpirion integrated inductor solution significantly helps to reduce noise. The complete power converter solution enhances productivity by offering greatly simplified board design, layout and manufacturing requirements. All Altera Enpirion products are RoHS compliant and lead-free manufacturing environment compatible. #### **Features** - High Efficiency (Up to 96%) - Excellent Ripple and EMI Performance - Up to 8A Continuous Operating Current - Input Voltage Range (3.0V to 6.5V) - 1.5% V<sub>FB</sub> Accuracy - Optimized Total Solution Size (160 mm²) - Precision Enable Threshold for Sequencing - Programmable Soft-Start - Pin compatible with the EN6362QI (6A) - Thermal, Over-Current, Short Circuit, Reverse Current Limit and Under-Voltage Protections - RoHS Compliant, MSL Level 3, 260°C Reflow ## **Applications** - Point of load regulation for FPGAs, ASICs, processors, DSPs, and distributed power architectures. - Industrial automation, servers, storage, adapter cards, wireless base stations, test and measurement, and embedded computing. - Space constrained applications that require the highest power density. - Noise sensitive applications. Figure 1: Simplified Applications Circuit Figure 2: Efficiency at V<sub>IN</sub> = 5V, V<sub>OUT</sub> = 3.3V 13135 March 9, 2017 ## **Ordering Information** | | Part Number | Package Markings | Temp Rating (°C) | Package Description | | |---|--------------|------------------|----------------------|----------------------------------|--| | Γ | EN6382QI | EN6382QI | -40 to +105 | 56-pin (8mm x 8mm x 3mm) QFN T&R | | | Γ | EVB-EN6382QI | EN6382QI | QFN Evaluation Board | | | Packing and Marking Information: <a href="https://www.altera.com/support/reliability/packing/rel-packing-and-marking.html">www.altera.com/support/reliability/packing/rel-packing-and-marking.html</a> ## Pin Assignments (Top View) Figure 3: Pin-out Diagram (Top View) **NOTE A**: NC pins are not to be electrically connected to each other or to any external signal, ground, or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage. **NOTE B**: White 'dot' on top left is pin 1 indicator on top of the device package. NOTE C: Grayed-out pins are not to be soldered to the PCB. Refer to Figure 13 for the keepout diagram. | | | - | 4 | - | |-------|----|----------------------|----|-----| | ונו ו | 29 | cri | nt | ion | | | | $\mathbf{v}_{\perp}$ | | | | Pin De | Pin Description | | | | | | |------------------------------------|-----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN | NAME | TYPE | FUNCTION | | | | | 1-14,<br>19-22,<br>37-38,<br>53-56 | NC | - | NO CONNECT: They must be soldered to PCB but not be electrically connected to any external signal, ground, or voltage. Failure to follow this guideline may result in device damage. <sup>1</sup> | | | | | 15-18 | VOUT | Power | Regulated converter output. Connect to the load and place output filter capacitor(s) between these pins and PGND pins. | | | | | 23 | NC(SW) | - | NO CONNECT <sup>1</sup> | | | | | 24-28 | PGND | Power | Input and output power ground. Connect these pins to the ground electrode of the input and output filter capacitors. Refer to VOUT, PVIN descriptions and Layout Recommendation for more details. | | | | | 29-36 | PVIN | Power | Input power supply. Connect to input power supply and place input filter capacitor(s) between these pins and PGND pins. | | | | | 39 | VDDB | Power | Internal regulated voltage used for the internal control circuitry. No external connection needed. | | | | | 40 | BGND | Power | Ground for VDDB. Refer to the pin 39 description. | | | | | 41 | ENABLE | Analog | Device enable pin. A high level or floating this pin enables the device while a low level disables the device. A voltage ramp from another power converter may be applied for precision enable. Refer to Power Up Sequencing. | | | | | 42 | VFB | Analog | This is the external feedback input pin. A resistor divider connects from the output to AGND. The mid-point of the resistor divider is connected to VFB. A feed-forward capacitor (C <sub>A</sub> ) and resistor (R1) are required parallel to the upper feedback resistor (R <sub>A</sub> ). The output voltage regulation is based on the VFB node voltage equal to 0.600V. | | | | | 43 | AVIN | Power | Analog input voltage for the control circuits. Connect this pin to the input power supply (PVIN) at a quiet point, through a $10\Omega$ resistor. | | | | | 44 | AGND | Power | The quiet ground for the control circuits. Connect to the ground plane with a via right next to the pin. | | | | | 45 | FQADJ | Analog | Frequency adjust pin. This pin must have a resistor to AGND, which sets the free running frequency of the internal oscillator. | | | | | 46 | SS | Analog | A soft-start capacitor is connected between this pin and AGND. The value of the capacitor controls the soft-start interval. Refer to Soft-Start in the Functional Description for more details. | | | | | 47 | VSENSE | Analog | This pin senses output voltage. Connect VSENSE to VOUT. | | | | | 48 | PGOOD | Digital | PGOOD is a logic level high when VOUT is within -10% to +10% of the programmed output voltage ( $0.9V_{OUT\_NOM} \le V_{OUT} \le 1.1V_{OUT\_NOM}$ ). This pin has an internal pull-up resistor to AVIN with a nominal value of $100k\Omega$ . | | | | | 49-52 | NC (SW) | - | NO CONNECT: These pins must be soldered to PCB and can be electrically connected to each other but not to any external signal, voltage or ground. Failure to follow this guideline may result in device damage. | | | | | 57 | PGND | Power | Not a perimeter pin. Device thermal pad must be connected to the system GND plane for heat-sinking purposes. Refer to Layout Recommendation section. | | | | | 58 | DNC<br>(VOUT) | Power | DO NOT CONNECT: Not a perimeter pin. This pin may be internally connected and must not be soldered to the PCB or connected to any external signal, voltage or ground. | | | | | 59 | DNC<br>(VIN) | Power | DO NOT CONNECT: Not a perimeter pin. This pin may be internally connected and must not be soldered to the PCB or connected to any external signal, voltage or ground. | | | | | 60 | NC | - | Not a perimeter pin. Device mechanical pad must be soldered to the PCB to improve Board Level Reliability. This pin may be internally connected and must not be connected to any external signal, voltage or ground. <sup>1</sup> | | | | 1 <sup>&</sup>lt;sup>1</sup> The NC pins must be soldered to PCB but not electrically connected to each other or to any external signal, voltage, or ground. These pins may be connected internally. Failure to follow this guideline may result in device damage. ## **Absolute Maximum Ratings** **CAUTION**: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. | PARAMETER | SYMBOL | MIN | MAX | UNITS | |--------------------------------------------------|------------------------|------|----------------------|-------| | PVIN, AVIN, VOUT vs. AGND, BGND and PGND shorted | | -0.3 | 7.0 | V | | EN, PGOOD vs. AGND, BGND and PGND shorted | | -0.3 | V <sub>IN</sub> +0.3 | V | | VFB, SS, FQADJ vs. AGND, BGND and PGND shorted | | -0.3 | 2.5 | V | | Storage Temperature Range | T <sub>STG</sub> | -65 | 150 | °C | | Maximum Operating Junction Temperature | T <sub>J-ABS Max</sub> | | 150 | °C | | Reflow Temp, 10 Sec, MSL3 JEDEC J-STD-020A | | | 260 | °C | | ESD Rating (based on Human Body Model) | | | 2000 | V | | ESD Rating (based on Charged Device Model) | | | 500 | V | ## **Recommended Operating Conditions** | PARAMETER | SYMBOL | MIN | MAX | UNITS | |--------------------------------|--------|------|-------------|-------| | Input Voltage Range | VIN | 3.0 | 6.5 | V | | Output Voltage Range | Vouт | 0.60 | VIN - VDO 2 | V | | Operating Junction Temperature | ΤJ | -40 | +125 | °C | ## **Thermal Characteristics** | PARAMETER | SYMBOL | TYP | UNITS | |--------------------------------------------------------------|-------------------|-----|-------| | Thermal Resistance: Junction to Ambient (0 LFM) <sup>3</sup> | $\theta_{\sf JA}$ | 16 | °C/W | | Thermal Resistance: Junction to Case (0 LFM) | θυς | 1 | °C/W | | Thermal Shutdown | T <sub>SD</sub> | 150 | °C | | Thermal Shutdown Hysteresis | T <sub>SDH</sub> | 25 | °C | <sup>&</sup>lt;sup>2</sup> V<sub>DO</sub> (dropout voltage) is defined as (I<sub>LOAD</sub> x Dropout Resistance). Please refer to Electrical Characteristics Table. <sup>&</sup>lt;sup>3</sup> Based on 2oz. external copper layers and proper thermal design in line with EIJ/JEDEC JESD51-7 standard for high thermal conductivity boards. ## **Electrical Characteristics** NOTE: $V_{IN}$ =6.5V, Minimum and Maximum values are over operating ambient temperature range unless otherwise noted. Typical values are at $T_j$ = 25°C. | PARAMETER | SYMBOL | <b>TEST CONDITIONS</b> | MIN | TYP | MAX | UNITS | |------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------| | VFB Pin Voltage | $V_{FB}$ | $T_A = -40$ °C to 85°C,<br>$3V \le V_{IN} \le 6.5V$ , $I_{LOAD} = 0A$ to $8A$ | 0.591 | 0.600 | 0.609 | V | | vi B v iii v oliago | V15 | $T_A = -40^{\circ}\text{C} \text{ to } 105^{\circ}\text{C},$<br>$3\text{V} \le \text{V}_{\text{IN}} \le 6.5\text{V}, \text{I}_{\text{LOAD}} = 0\text{A to } 8\text{A}$ | 0.588 | 0.600 | 0.612 | V | | VFB Pin Input Leakage<br>Current | I <sub>VFB</sub> | VFB Pin Input Leakage Current | -10 | | +10 | nA | | Shut-Down Supply<br>Current | I <sub>SD</sub> | Power Supply Current with ENABLE=0 | | 0.6 | | mA | | Under Voltage Lock-<br>out (V <sub>IN</sub> Rising) | Vuvlor | Voltage Above Which UVLO is Not Asserted | | 2.3 | | V | | Under Voltage Lock-<br>out (V <sub>IN</sub> Falling) | Vuvlof | Voltage Below Which UVLO is<br>Asserted | | 2.0 | | V | | Drop Out Voltage | V <sub>DO</sub> | $V_{IN} = 3V$ , $V_{OUT}$ set 3.3V, $I_{LOAD} = 8A$ , 100% duty cycle | | 280 | 600 | mV | | Drop Out Resistance | R <sub>DO</sub> | Input to Output Resistance | | 35 | 75 | mΩ | | Over Current Trip<br>Level | Госр | Sourcing Current | 11 | 16 | 20 | Α | | Switching Frequency | Fsw | $R_{FQADJ} = 15k\Omega, V_{IN} = 5V$ | 1.15 | 1.5 | 1.7 | MHz | | Power Good Low | | Range of Output Voltage as a Fraction of Programmed Value. PGOOD is Asserted. 4 | 86 | 90 | 93.5 | % | | Power Good High | | Range of Output Voltage as a Fraction of Programmed Value. PGOOD is Asserted. 4 | 105 | 112 | 114.5 | % | | VPGOOD Logic Level<br>Low | | With 4mA Current Sink into PGOOD Pin | | | 0.2 | V | | V <sub>PGOOD</sub> Logic Level<br>High | | | | Vin | | V | | PGOOD Internal pull-<br>up resistor | | | | 100 | | kΩ | | Soft Start Current | Iss | Soft start current generator towards GND | 6.5 | 9 | 11.5 | μA | | ENABLE Logic Level | V <sub>ENABLE</sub> | $3.0V \le V_{IN} \le 6.5V;$ | 1.08 | 1.12 | 1.16 | V | | DISABLE Logic Level | VDISABLE | | 0.95 | 1.01 | 1.07 | V | | ENABLE hysteresis | V <sub>EN_Hyst</sub> | | | 110 | | mV | | Pull-up EN resistor | R <sub>EN_UP</sub> | | | 190 | | kΩ | | Pull-down EN resistor | R <sub>EN_DWN</sub> | | | 110 | | kΩ | | OTP level | Тотр | | | 150 | | °C | | OTP hysteresis | OTPHYST | | | 25 | | °C | <sup>&</sup>lt;sup>4</sup> After crossing the PGOOD threshold level, there is a 63 μs (at 1.5 MHz) delay before PGOOD is de-asserted. # **Typical Performance Curves** ## **Typical Performance Curves (Continued)** # Typical Performance Curves (Continued) # **Typical Performance Characteristics** # Output Ripple at 20MHz Bandwidth #### **Output Ripple at 20MHz Bandwidth** #### Hiccup mode during short-circuit protection #### Startup Waveform #### Startup Waveform # **Typical Performance Characteristics** Figure 4: Functional Block Diagram ## **Functional Description** The EN6382QI is a synchronous buck power supply with integrated power MOSFET switches and integrated inductor. The switching supply uses voltage mode control and a low noise PWM topology. The nominal input voltage range is 3.0 -6.5 volts. The output voltage is programmed using an external resistor divider network. The feedback control loop incorporates a type IV voltage mode control design. Type IV voltage mode control maximizes control loop bandwidth and maintains excellent phase margin to improve transient performance. Although EN6382QI the guaranteed to support up to 8A continuous output current operation over the full ambient temperature range (thermal design), the peak current supported before reaching OCP is substantially higher, exceeding 11A. The operating switching frequency can be adjusted by an external resistor between 1.1MHz and 1.7MHz. The high switching frequency enables the use of small-size input and output capacitors. EN6382QI electrical features at a glance: - Precision Enable Threshold - Soft-Start - Pre-bias Start-Up - Resistor Programmable Switching Frequency - Power Good - Over-Current/Short Circuit Protection - Reverse Current Limit (RCL) - Thermal Shutdown (OTP) with Hysteresis - Under-Voltage Lockout #### **Precision Enable** The ENABLE threshold is a precision analog voltage rather than a digital logic threshold. A precision voltage reference and a comparator circuit are kept powered up even when ENABLE is de-asserted. The narrow voltage gap between ENABLE Logic Low and ENABLE Logic High (about 100mV hysteresis) allows the device to turn on at a precise enable voltage level. The precise enable threshold, in conjunction with the proper choice of soft-start capacitors allows accurate sequencing for multiple power supplies. ENABLE has a 2ms lockout time that prevents the device from re-enabling immediately after it has been disabled. #### Soft-Start The SS pin, in conjunction with a small external capacitor between this pin and AGND provides the soft-start function, designed to limit in-rush current during start-up. When the part is enabled, soft-start (SS) current generator charges the SS capacitor in a linear manner. As long as the SS voltage level is smaller than the feedback reference (about 0.6V) the SS voltage is used as feedback reference, ensuring a linear increase of the output voltage. Once the voltage on the SS capacitor reaches 0.6V, the minimum detector (Figure 4) will select the bandgap reference as target, while the voltage across the SS capacitor will continue ramping up until it reaches about 1.5V. As the SS voltage slew rate depends on the SS capacitor, so does the output voltage. The rise time is defined as the time needed by the output voltage to go from zero to 95% of the programmed value. The rise time (t<sub>RISE</sub>) is given by the following equation: $t_{RISE}$ [ms] = $C_{ss}$ [nF] x 0.065 The recommended range for the value of the SS capacitor is between 4.7nF and 100nF. #### **Pre-Bias Start-up** The EN6382QI supports startup into a pre-biased load. A proprietary circuit ensures the output voltage rises up from the pre-bias value to the programmed output voltage. Start-up is guaranteed to be monotonic for pre-bias voltages in the range of 20% to 75% of the programmed output voltage with a minimum pre-bias voltage of 300mV. Outside of the 20% to 75% range, the output voltage rise will not be monotonic. For this feature to work properly, the EN6382 must be enabled after $V_{\text{IN}}$ ramped up. #### **Resistor Programmable Frequency** The operation of the EN6382QI can be optimized by a proper choice of the R<sub>FQADJ</sub> resistor. If high efficiency is the most important factor, then a lower switching frequency should be selected. If a better transient response is the most important factor, a higher switching frequency should be selected. The typical Frequency vs $R_{FQADJ}$ relationship over the suggested range of $R_{FQADJ}$ is shown in the typical performance curves. #### **PGOOD Operation** The PGOOD pin is used only to signal whether the output voltage is within the specified range. The PGOOD signal is asserted high when the rising output voltage exceeds 92% of the programmed output voltage. If the output voltage falls outside the range (roughly 90% to 110%), PGOOD remains asserted for the de-glitch time (about 63µs at 1.5MHz switching frequency). After the de-glitch time, PGOOD is deasserted. PGOOD is also de-asserted if the output voltage exceeds 110% of the programmed output voltage. #### **Over Current Protection** The current level is sensed through the High Side Switch. The OCP trip point is nominally set around 16A average current. When the sensed current exceeds the current limit level, both power FETs are turned off for the rest of the switching cycle. If for the next cycle the over-current condition is removed, the PWM operation will resume. In the event the OCP circuit trips at least 8 consecutive PWM cycles, the device enters a hiccup mode; the device is disabled for about 23ms and restarted with a normal soft-start. This cycle can continue indefinitely as long as the over current condition persists. #### **Over Temperature Protection** Temperature sensing circuits in the controller will disable operation when the junction temperature exceeds approximately 150°C. Once the junction temperature drops by approximatively 25°C, the converter will resume operation with a normal soft-start. #### Input Under-Voltage Lock-Out When the rising input voltage is below the required voltage level ( $V_{UVLOR}$ ), switching is inhibited; the lock-out threshold has hysteresis to prevent chatter, thus when the device is operating around the UVLO limit, the input voltage has to fall below the lower threshold ( $V_{UVLOF}$ ) for the device to stop switching. #### **Reverse Current Limit protection** In order to prevent excessive current buildup in the low side MOSFET, a Reverse Current Limit protection is used; if the Low side MOSFET is kept on during two full PWM cycles, the output will be left floating for the next three cycles. This is an effective method of protecting the low side MOSFET against Over-Current during boost-back. ## **Application Information** # Output Voltage Programming and loop Compensation The EN6382QI output voltage is programmed using a simple resistor divider network. A phase lead capacitor plus a resistor are required for stabilizing the loop. **Figure 5** shows the required components and the equations to calculate their values. The EN6382QI output voltage is determined by resistor divider between VOUT and AGND with the midpoint going to VFB. During steady state operation, the voltage presented at the VFB pin is equal to the internal voltage reference. Most of EN6382QI compensation network is integrated; however, a phase lead capacitor and a resistor are required in parallel with the upper resistor of the external feedback network. Total compensation is optimized for use with two $47\mu F$ output capacitors and will result in a wide loop bandwidth and excellent load transient performance for most applications. Additional capacitance may be placed beyond the voltage sensing point outside the control loop. Voltage mode operation provides high noise immunity at light load. In some cases, modifications to the compensation or output capacitance may be required to optimize device performance such as transient response, ripple, or hold-up time. The EN6382QI provides the capability to modify the control loop response to allow for customization for such applications. A simulation model is available upon request. Figure 5: External Feedback/Compensation Network The feedback and compensation network values depend on the input voltage and output voltage. The external feedback and compensation network values can be calculated using the equations below. $$R_A = 294k\Omega$$ R<sub>A</sub> value must be rounded up to closest standard value $$R_B = \frac{V_{FB} \times R_A}{V_{OUT} - V_{FB}}$$ where $V_{FB} = 0.6V$ . R<sub>B</sub> value must be rounded to closest standard value $$C_A = 15 pF$$ $$R_C = 10k\Omega$$ The output voltage should be sensed close to the most distant capacitor from the local output decoupling. All components from the compensation network must be placed as close as possible to the EN6382, and the output-voltage-feedback, low-impedance trace should go directly to the controller, keeping the high impedance VFB trace as short as possible. In order to keep the feedback signal as clean as possible, it is recommended to connect $R_{\text{B}}$ directly to the AGND pin, rather than going through the GND plane. #### **Input Capacitor Selection** The EN6382QI has been optimized for use with two 1206 22µF input capacitors. Low ESR ceramic capacitors are required with X5R or X7R dielectric formulation. Y5V or equivalent dielectric formulations **must not** be used, as these significantly lose capacitance over frequency, temperature and bias voltage. In some applications, lower value ceramic capacitors may be needed in parallel with the larger capacitors in order to provide high frequency decoupling. The capacitors shown in the **Table 1** are typical input capacitors. Other capacitors with similar characteristics may also be used. Table 1: Recommended Input Capacitors | Description | MFG | P/N | |-----------------------------|-------------|--------------------| | 22μF, 10V, 20%<br>X5R, 1206 | Murata | GRM31CR61A226ME19L | | (2 capacitors needed) | Taiyo Yuden | LMK316BJ226ML-T | #### **Output Capacitor Selection** The EN6382QI has been optimized for use with two 1206 47µF output capacitors. Low ESR, X5R or X7R ceramic capacitors are recommended as the primary choice. Y5V or equivalent dielectric formulations must not be used as these significantly lose capacitance over frequency. temperature and bias voltage. The capacitors shown in the Recommended Output Capacitors Table 2 are typical output capacitors. Other capacitors with similar characteristics may also be used. Additional bulk capacitance from 100µF to 1000µF may be placed beyond the voltage sensing point outside the control loop. This additional capacitance should have a minimum 6mΩ ESR to ensure stable operation. Most tantalum capacitors will have more than $6m\Omega$ of ESR and may be used without special care. Adding distance in layout may help increase the ESR between the feedback sense point and the bulk capacitors. **Table 2:** Recommended Output Capacitors | Description | MFG | P/N | |------------------------------------------------------|-------------|--------------------| | 47μF, 10V, 20%<br>X5R, 1206<br>(2 capacitors needed) | Taiyo Yuden | LMK316BJ476ML-T | | 47μF, 6.3V, 20%<br>X5R, 1206 | Murata | GRM31CR60J476ME19L | | (2 capacitors needed) | Taiyo Yuden | JMK316BJ476ML-T | | 10μF, 6.3V, 10%<br>X7R, 0805 | Murata | GRM21BR70J106KE76L | | (Optional 1 capacitor in parallel with 2x47µF) | Taiyo Yuden | JMK212B7106KG-T | Output ripple voltage is primarily determined by the aggregate output capacitor impedance. Placing multiple capacitors in parallel reduces the impedance and hence will result in lower ripple voltage. $$\frac{1}{Z_{Total}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \dots + \frac{1}{Z_n}$$ Table 3: Typical Ripple Voltages | Output Capacitor<br>Configuration | Typical Output Ripple (mVp-p) | |-----------------------------------|-------------------------------| | 2 x 47 µF | <10mV | <sup>† 20</sup> MHz bandwidth limit measured on Evaluation Board ### **Thermal Considerations** Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Altera Enpirion PowerSoC helps alleviate some of those concerns. The Altera Enpirion EN6382QI DC-DC converter is packaged in an 8x8x3mm 56-pin QFN package. The QFN package is constructed with copper lead frames that have exposed thermal pads. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The maximum recommended junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 150°C. The EN6382QI is guaranteed to support the full 8A output current up to 105°C ambient temperature. The following example and calculations illustrate the thermal performance of the EN6382QI. Example: $V_{IN} = 5.5V$ $V_{OUT} = 3.3V$ $I_{OUT} = 8A$ First calculate the output power. $P_{OUT} = 1V \times 6A = 26.4W$ Next, determine the input power based on the efficiency $(\eta)$ shown in **Figure 6**. Figure 6: Efficiency V<sub>IN</sub> =5.5V, V<sub>OUT</sub> = 3.3V For $$V_{IN} = 5.5V$$ , $V_{OUT} = 3.3V$ at 8A, $\eta \approx 92.5\%$ $$\eta = P_{OUT} / P_{IN} = 92.5\% = 0.925$$ $$P_{IN} = P_{OUT} / \eta$$ $$P_{IN} \approx 26.4W/0.925 \approx 28.54W$$ The power dissipation ( $P_D$ ) is the power loss in the system and can be calculated by subtracting the output power from the input power. $$P_D = P_{IN} - P_{OUT}$$ $$\approx 28.54W - 26.4W \approx 2.14W$$ With the power dissipation known, the temperature rise in the device may be estimated based on the theta JA value ( $\theta_{JA}$ ). The $\theta_{JA}$ parameter estimates how much the temperature will rise in the device for every watt of power dissipation. The EN6382QI has a $\theta_{JA}$ value of 16 °C/W without airflow. Determine the change in temperature ( $\Delta T$ ) based on $P_D$ and $\theta_{JA}$ . $$\Delta T = P_D \times \theta_{JA}$$ $$\Delta T \approx 2.14W \times 16^{\circ}C/W = 34.2^{\circ}C$$ The junction temperature $(T_J)$ of the device is approximately the ambient temperature $(T_A)$ plus the change in temperature. We assume the initial ambient temperature to be 25°C. $$T_{\perp} = T_{\triangle} + \Delta T$$ $$T_J \approx 25^{\circ}C + 34.2^{\circ}C \approx 59.2^{\circ}C$$ With 2.14W dissipated into the device, the $T_J$ will be 59.2°C. The maximum operating junction temperature $(T_{JMAX})$ of the device is 125°C, so the device can operate at a higher ambient temperature. The maximum ambient temperature $(T_{AMAX})$ allowed can be calculated. $$T_{AMAX} = T_{JMAX} - P_D \times \theta_{JA}$$ The ambient temperature can actually rise to 90°C before the device will reach T<sub>JMAX</sub>. This indicates that the EN6382QI can support the full 8A output current range up to approximately 90°C ambient temperature given the input and output voltage conditions. This allows the EN6382QI to guarantee full 8A output current capability at 90°C with room for margin. Note that the efficiency will be slightly lower at higher temperatures and this estimate will be slightly lower. # **Application Schematic** Figure 7: Application Schematic ## **Layout Recommendation** **Figure 8:** Top Layout with Critical Components Only (Top View). See **Figure 7** for corresponding schematic. This layout only shows the critical components and top layer traces for minimum footprint in single-supply mode with ENABLE tied to AVIN. Alternate circuit configurations & other low-power pins need to be connected and routed according to customer application. Please see the Gerber files on EN6382Ql's product page at <a href="http://www.altera.com/enpirion">http://www.altera.com/enpirion</a> for details on all layers. **Recommendation 1:** Input and output filter capacitors should be placed on the same side of the PCB, and as close to the EN6382QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EN6382QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors. **Recommendation 2:** The PGND connections for the input and output capacitors on layer 1 need to have a slit between them in order to provide some separation between input and output current loops. The "x" marks indicate plane connecting VIAs. **Recommendation 3:** Using copper planes greatly reduces grounds parasitic inductance and improves decoupling. Same PGND slit can be noticed on this layer as on all the rest. This is not compulsory but it is recommended when possible. Figure 9: Inner Layer 2 - grounds **Recommendation 4**: The thermal pad underneath the component must be connected to the system ground plane through as many VIAs as possible. The drill diameter of the VIAs should be 0.33mm, and the VIAs must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or spokes to connect the VIAs to the ground plane. This connection provides the path for heat dissipation from the converter. **Recommendation 5**: Multiple small VIAs (the same size as the thermal VIAs discussed in recommendation 4) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. It is preferred to put these VIAs along the edge of the GND copper closest to the +V copper. These VIAs connect the input/output filter capacitors to the GND plane, and help reduce parasitic inductances in the input and output current loops. **Recommendation 6**: AVIN is the power supply for the small-signal control circuits. It should be connected to the input voltage at a quiet point. **Recommendation 7**: The layer 1 metal under the device must not be more than shown in **Figure 8**. Refer to the section regarding Exposed Metal on Bottom of Package. As with any switch-mode DC/DC converter, try not to run sensitive signal or control lines underneath the converter package on other layers. Figure 10: Inner Layer 3 - routing **Recommendation 8**: Using separate nets for AGND and PGND is good practice, allowing a proper layout. This is not absolutely necessary but highly recommended (**Figure 11**). **Recommendation 9:** The input and output sense points should be just after the last filter capacitor. Keep the sense trace short in order to avoid noise coupling into the node. Figure 11: Bottom Layer – components **Recommendation 10**: Keep R<sub>A</sub>, C<sub>A</sub>, R<sub>B</sub>, and R<sub>1</sub> close to the VFB pin (Refer to **Figure 5**). The VFB pin is a high-impedance, sensitive node. Keep the trace to this pin as short as possible. **Recommendation 11**: Follow all the layout recommendations as close as possible to optimize performance. Altera provides schematic and layout reviews for all customer designs. Please contact local Sales Representatives for references to Power Applications support. ## **Design Considerations for Lead-Frame Based Modules** #### **Exposed Metal on Bottom of Package** Lead-frames offer many advantages in thermal performance, in reduced electrical lead resistance, and in overall foot print. However, they do require some special considerations. In the assembly process lead frame construction requires that, for mechanical support, some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached. This results in several small pads being exposed on the bottom of the package, as shown in **Figure 12**. Only the thermal, mechanical and perimeter pads are to be mechanically or electrically connected to the PC board. The PCB top layer under the EN6382QI should be clear of any metal (copper pours, traces, or VIAs) except for the thermal and mechanical pads. The "shaded-out" area in **Figure 13** represents the area that should be clear of any metal on the top layer of the PCB. Any layer 1 metal under the shaded-out area runs the risk of undesirable shorted connections even if it is covered by solder mask. The solder stencil aperture should be smaller than the PCB ground pad and mechanical pad. This will prevent excess solder causing bridging between adjacent pins or other exposed metal under the package. **Figure 14** shows the recommended solder stencil drawing. Please consult ( <a href="https://www.altera.com/content/dam/altera-www/global/en\_US/pdfs/literature/an/enpirion\_soldering\_guidelines.pdf">https://www.altera.com/content/dam/altera-www/global/en\_US/pdfs/literature/an/enpirion\_soldering\_guidelines.pdf</a> ) Soldering Guidelines for more details and recommendations. Figure 12: Lead-Frame exposed metal (Bottom View) ## **PCB Footprint Guide** Figure 13: EN6382QI Package – PCB Footprint Keepout (Bottom view) Shaded area highlights exposed metal that is not to be mechanically or electrically connected to the PCB. Figure 14: Solder stencil drawing (Top View) The solder stencil aperture for the non-perimeter pads is shown in blue in **Figure 14** and is based on Enpirion power product manufacturing specifications. # **Package and Mechanical** Figure 15: EN6382QI Package Dimensions Packing and Marking Information: <a href="https://www.altera.com/support/reliability/packing/rel-packing-and-marking.html">www.altera.com/support/reliability/packing/rel-packing-and-marking.html</a> ## **Revision History** | Rev | Date | Change(s) | | |-----|----------|-----------------------------------|--| | Α | Feb 2017 | Introductory production datasheet | | ## **Contact Information** Altera Corporation 101 Innovation Drive San Jose, CA 95134 Phone: 408-544-7000 www.altera.com © 2016 Altera Corporation—Confidential. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.