# 2-Mbit (128 K × 16) F-RAM Memory #### **Features** - 2-Mbit ferroelectric random access memory (F-RAM) logically organized as 128 K × 16 - ☐ Configurable as 256 K × 8 using UB and LB - ☐ High-endurance 100 trillion (10<sup>14</sup>) read/writes - □ 151-year data retention (see the Data Retention and Endurance table) - □ NoDelay™ writes - ☐ Page mode operation to 30-ns cycle time - Advanced high-reliability ferroelectric process - SRAM compatible - □ Industry-standard 128 K × 16 SRAM pinout - □ 60-ns access time, 110-ns cycle time - Advanced features - □ Software-programmable block write-protect - Superior to battery-backed SRAM modules - □ No battery concerns - Monolithic reliability - □ True surface mount solution, no rework steps - □ Superior for moisture, shock, and vibration - Low power consumption - Active current 8 mA (typ) - Standby current 90 μA (typ) - Sleep mode current 5 μA (max) - Low-voltage operation: V<sub>DD</sub> = 2.7 V to 3.6 V - Industrial temperature: -40 °C to +85 °C - 44-pin thin small outline package (TSOP) Type II - Restriction of hazardous substances (RoHS) compliant #### **Functional Overview** The FM21L16 is a 128 K $\times$ 16 nonvolatile memory that reads and writes similar to a standard SRAM. A ferroelectric random access memory or F-RAM is nonvolatile, which means that data is retained after power is removed. It provides data retention for over 151 years while eliminating the reliability concerns, functional disadvantages, and system design complexities of battery-backed SRAM (BBSRAM). Fast write timing and high write endurance make the F-RAM superior to other types of memory. The FM21L16 operation is similar to that of other RAM devices and therefore, it can be used as a drop-in replacement for a standard SRAM in a system. Read and write cycles may be triggered by $\overline{\text{CE}}$ or simply by changing the address. The F-RAM memory is nonvolatile due to its unique ferroelectric memory process. These features make the FM21L16 ideal for nonvolatile memory applications requiring frequent or rapid writes. The FM21L16 includes a low voltage monitor that blocks access to the memory array when $V_{DD}$ drops below $V_{DD}$ min. The memory is protected against an inadvertent access and data corruption under this condition. The device also features software-controlled write protection. The memory array is divided into 8 uniform blocks, each of which can be individually write protected. The device is available in a 400-mil, 44-pin TSOP-II surface mount package. Device specifications are guaranteed over the industrial temperature range $-40\,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ . For a complete list of related documentation, click here. Cypress Semiconductor Corporation Document Number: 001-86191 Rev. \*D ## **Contents** | Pinout | 3 | |-------------------------------|----| | Pin Definitions | 3 | | Device Operation | 4 | | Memory Operation | 4 | | Read Operation | 4 | | Write Operation | 4 | | Page Mode Operation | | | Pre-charge Operation | | | Sleep Mode | | | Software Write Protect | | | Software Write-Protect Timing | | | SRAM Drop-In Replacement | | | Maximum Ratings | | | Operating Range | 9 | | DC Electrical Characteristics | 9 | | Data Retention and Endurance | 10 | | Capacitance | 10 | | Thermal Resistance | 10 | | AC Test Conditions | 10 | | | | | AC Switching Characteristics | 1 | |-----------------------------------------|----| | SRAM Read Cycle | 1 | | SRAM Write Cycle | 12 | | Power Cycle and Sleep Mode Timing | 16 | | Functional Truth Table | 17 | | Byte Select Truth Table | 17 | | Ordering Information | | | Ordering Code Definitions | 18 | | Package Diagram | | | Acronyms | 20 | | Document Conventions | 20 | | Units of Measure | 20 | | Document History Page | 2 | | Sales, Solutions, and Legal Information | 2 | | Worldwide Sales and Design Support | 22 | | Products | 2 | | PSoC® Solutions | 2 | | Cypress Developer Community | | | Technical Support | | ### **Pinout** Figure 1. 44-pin TSOP II pinout ### **Pin Definitions** | Pin Name | I/O Type | Description | |-----------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>16</sub> -A <sub>0</sub> | Input | <b>Address inputs</b> : The 17 address lines select one of 128K words in the F-RAM array. The lowest two address lines $A_1$ – $A_0$ may be used for page mode read and write operations. | | DQ <sub>15</sub> -DQ <sub>0</sub> | Input/Output | Data I/O Lines: 16-bit bidirectional data bus for accessing the F-RAM array. | | WE | Input | <b>Write Enable</b> : A write cycle begins when $\overline{WE}$ is asserted. The rising edge causes the FM21L16 to write the data on the DQ bus to the F-RAM array. The falling edge of $\overline{WE}$ latches a new column address for page mode write cycles. | | CE | Input | <b>Chip Enable</b> : The device is selected and a new memory access begins on the falling edge of $\overline{\text{CE}}$ . The entire address is latched internally at this point. Subsequent changes to the $A_1$ – $A_0$ address inputs allow page mode operation. | | ŌĒ | Input | Output Enable: When $\overline{OE}$ is LOW, the FM21L16 drives the data bus when the valid read data is available. Deasserting $\overline{OE}$ HIGH tristates the DQ pins. | | ŪB | Input | <b>Upper Byte Select</b> : Enables $DQ_{15}$ – $DQ_8$ pins during reads and writes. These pins are HI-Z if $\overline{\text{UB}}$ is HIGH. If the user does not perform byte writes and the device is not configured as a 256 K × 8, the $\overline{\text{UB}}$ and $\overline{\text{LB}}$ pins may be tied to ground. | | LB | Input | <b>Lower Byte Select</b> : Enables $DQ_7$ – $DQ_0$ pins during reads and writes. These pins are HI-Z if $\overline{LB}$ is HIGH. If the user does not perform byte writes and the device is not configured as a 256 K × 8, the $\overline{UB}$ and $\overline{LB}$ pins may be tied to ground. | | ZZ | Input | Sleep: When $\overline{ZZ}$ is LOW, the device enters a low-power sleep mode for the lowest supply current condition. $\overline{ZZ}$ must be HIGH for a normal read/write operation. If unused, tie $\overline{ZZ}$ pin to $V_{DD}$ . | | V <sub>SS</sub> | Ground | Ground for the device. Must be connected to the ground of the system. | | V <sub>DD</sub> | Power supply | Power supply input to the device. | | NC | No connect | No connect. This pin is not connected to the die. | ### **Device Operation** The FM21L16 is a word wide F-RAM memory logically organized as 131,072 × 16 and accessed using an industry-standard parallel interface. All data written to the part is immediately nonvolatile with no delay. The device offers page mode operation, which provides high-speed access to addresses within a page (row). Access to a different page requires that either $\overline{\text{CE}}$ transitions LOW or the upper address (A<sub>16</sub>–A<sub>2</sub>) changes. See the Functional Truth Table on page 17 for a complete description of read and write modes. #### **Memory Operation** Users access 131,072 memory locations, each with 16 data bits through a parallel interface. The F-RAM array is organized as eight blocks, each having 4096 rows. Each row has four column locations, which allow fast access in page mode operation. When an initial address is latched by the falling edge of $\overline{CE}$ , subsequent column locations may be accessed without the need to toggle $\overline{CE}$ . When $\overline{CE}$ is deasserted HIGH, a pre-charge operation begins. Writes occur immediately at the end of the access with no delay. The $\overline{WE}$ pin must be toggled for each write operation. The write data is stored in the nonvolatile memory array immediately, which is a feature unique to F-RAM called NoDelay writes. #### **Read Operation** A read operation begins on the falling edge of $\overline{\text{CE}}$ . The falling edge of $\overline{\text{CE}}$ causes the address to be latched and starts a memory read cycle if $\overline{\text{WE}}$ is HIGH. Data becomes available on the bus after the access time is met. When the address is latched and the access completed, a new access to a random location (different row) may begin while $\overline{\text{CE}}$ is still LOW. The minimum cycle time for random addresses is $t_{RC}$ . Note that unlike SRAMs, the FM21L16's $\overline{\text{CE}}$ -initiated access time is faster than the address access time. The FM21L16 will drive the data bus when $\overline{OE}$ and at least one of the byte enables $(\overline{UB}, \overline{LB})$ is asserted LOW. The upper data byte is driven when $\overline{UB}$ is LOW, and the lower data byte is driven when $\overline{LB}$ is LOW. If $\overline{OE}$ is asserted after the memory access time is met, the data bus will be driven with valid data. If $\overline{OE}$ is asserted before completing the memory access, the data bus will not be driven until valid data is available. This feature minimizes supply current in the system by eliminating transients caused by invalid data being driven to the bus. When $\overline{OE}$ is deasserted HIGH, the data bus will remain in a HI-Z state. #### Write Operation In the FM21L16, writes o<u>ccu</u>r in th<u>e</u> same interval as reads. The FM21L16 supports both $\overline{CE}$ and $\overline{WE}$ controlled write cycles. In both cases, the address $A_{16}$ – $A_2$ is latched on the falling edge of $\overline{CE}$ . In a $\overline{\text{CE}}$ -controlled write, the $\overline{\text{WE}}$ signal is asserted before beginning the memory cycle. That is, $\overline{\text{WE}}$ is LOW when $\overline{\text{CE}}$ falls. In this case, the device begins the memory cycle as a write. The FM21L16 will not drive the data bus regardless of the state of $\overline{\text{OE}}$ as long as $\overline{\text{WE}}$ is LOW. Input data must be valid when $\overline{\text{CE}}$ is deasserted HIGH. In a $\overline{\text{WE}}$ -controlled write, the memory cycle begins on the falling edge of $\overline{\text{CE}}$ . The $\overline{\text{WE}}$ signal falls some time later. Therefore, the memory cycle begins as a read. The data bus will be driven if $\overline{\text{OE}}$ is LOW; however, it will be HI-Z when $\overline{\text{WE}}$ is asserted LOW. The $\overline{\text{CE}}$ - and $\overline{\text{WE}}$ -controlled write timing cases are shown in the page 14. Write access to the array begins on the falling edge of $\overline{\text{WE}}$ after the memory cycle is initiated. The write access terminates on the rising edge of $\overline{\text{WE}}$ or $\overline{\text{CE}}$ , whichever comes first. A valid write operation requires the user to meet the access time specification before deasserting $\overline{\text{WE}}$ or $\overline{\text{CE}}$ . The data setup time indicates the interval during which data cannot change before the end of the write access (rising edge of $\overline{\text{WE}}$ or $\overline{\text{CE}}$ ). Unlike other nonvolatile memory technologies, there is no write delay with F-RAM. Because the read and write access times of the underlying memory are the same, the user experiences no delay through the bus. The entire memory operation occurs in a single bus cycle. Data polling, a technique used with EEPROMs to determine if a write is complete, is unnecessary. #### **Page Mode Operation** The F-RAM array is organized as eight blocks, each having 4096 rows. Each row has four column-address locations. Address inputs $A_1$ – $A_0$ define the column address to be accessed. An access can start on any column address, and other column locations may be accessed without the need to toggle the $\overline{CE}$ pin. For fast access reads, after the first data byte is driven to the bus, the column address inputs $A_1$ – $A_0$ may be changed to a new value. A new data byte is then driven to the DQ pins no later than $t_{AAP}$ , which is less than half the initial read access time. For fast access writes, the first write pulse defines the first write access. While $\overline{CE}$ is LOW, a subsequent write pulse along with a new column address provides a page mode write access. ### **Pre-charge Operation** The pre-charge operation is an internal condition in which the memory state is prepared for a new access. Pre-charge is user-initiated by driving the $\overline{\text{CE}}$ signal HIGH. It must remain HIGH for at least the minimum pre-charge time, $t_{\text{PC}}$ . Pre-charge is also activated by changing the upper addresses, $A_{16}$ – $A_2$ . The current row is first closed before accessing the new row. The device automatically detects an upper order address change, which starts a pre-charge operation. The new address is latched and the new read data is valid within the $t_{AA}$ address access time; see Figure 9 on page 13. A similar sequence occurs for write cycles; see Figure 14 on page 14. The rate at which random addresses can be issued is $t_{RC}$ and $t_{WC}$ , respectively. #### Sleep Mode The device incorporates a sleep mode of operation, which allows the user to achieve the lowest power supply current condition. It enters a low-power sleep mode by asserting the $\overline{ZZ}$ pin LOW. Read and write operations must complete before the $\overline{ZZ}$ pin going LOW. When $\overline{ZZ}$ is LOW, all pins are ignored except the $\overline{ZZ}$ pin. When $\overline{ZZ}$ is deasserted HIGH, there is some time delay (t<sub>ZZEX</sub>) before the user can access the device. If sleep mode is not used, the $\overline{ZZ}$ pin should be tied to $V_{DD}$ . Figure 2. Sleep/Standby State Diagram #### **Software Write Protect** The 128 K $\times$ 16 address space is divided into eight sectors (blocks) of 16 K $\times$ 16 each. Each sector can be individually software write-protected and the settings are nonvolatile. A unique address and command sequence invokes the write-protect mode. To modify write protection, the system host must issue six read commands, three write commands, and a final read command. The specific sequence of read addresses must be provided to access the write-protect mode. Following the read address sequence, the host must write a data byte that specifies the desired protection state of each sector. For confirmation, the system must then write the complement of the protection byte immediately after the protection byte. Any error that occurs including read addresses in the wrong order, issuing a seventh read address, or failing to complement the protection value will leave the write protection unchanged. The write-protect state machine monitors all addresses, taking no action until this particular read/write sequence occurs. During the address sequence, each read will occur as a valid operation and data from the corresponding addresses will be driven to the data bus. Any address that occurs out of sequence will cause the software protection state machine to start over. After the address sequence is completed, the next operation must be a write cycle. The lower data byte contains the write-protect settings. This value will not be written to the memory array, so the address is a don't-care. Rather it will be held pending the next cycle, which must be a write of the data complement to the protection settings. If the complement is correct, the write-protect settings will be adjusted. Otherwise, the process is aborted and the address sequence starts over. The data value written after the correct six addresses will not be entered into the memory. The protection data byte consists of eight bits, each associated with the write-protect state of a sector. The data byte must be driven to the lower eight bits of the data bus, $DQ_7$ - $DQ_0$ . Setting a bit to '1' write-protects the corresponding sector; a '0' enables writes for that sector. The following table shows the write-protect sectors with the corresponding bit that controls the write-protect setting. Table 1. Write Protect Sectors - 16 K × 16 Blocks | Sectors | Blocks | |----------|---------------| | Sector 7 | 1FFFFh-1C000h | | Sector 6 | 1BFFFh-18000h | | Sector 5 | 17FFFh-14000h | | Sector 4 | 13FFFh-10000h | | Sector 3 | 0FFFFh-0C000h | | Sector 2 | 0BFFFh-08000h | | Sector 1 | 07FFFh-04000h | | Sector 0 | 03FFFh-00000h | The write-protect address sequence follows: - 1. Read address 12555h - 2. Read address 1DAAAh - 3. Read address 01333h - 4. Read address 0ECCCh - 5. Read address 000FFh - 6. Read address 1FF00h - 7. Write address 1DAAAh - 8. Write address 0ECCCh9. Write address 0FF00h - 10.Read address 00000h **Note** If $\overline{CE}$ is LOw entering the sequence, then an address of 00000h must precede 12555h. The address sequence provides a secure way of modifying the protection. The write-protect sequence has a one in $3 \times 10^{32}$ chance of randomly accessing exactly the first six addresses. The odds are further reduced by requiring three more write cycles, one that requires an exact inversion of the data byte. Figure 3 on page 6 shows a flow chart of the entire write-protect operation. The write-protect settings are nonvolatile. The factory default: all blocks are unprotected. For example, the following sequence write-protects addresses from 0C000h to 13FFFh (sectors 3 and 4): | | Address | Data | |-------|---------|------------------------| | Read | 12555h | _ | | Read | 1DAAAh | _ | | Read | 01333h | _ | | Read | 0ECCCh | _ | | Read | 000FFh | _ | | Read | 1FF00h | _ | | Write | 1DAAAh | 18h; bits 3 and 4 = 1 | | Write | 0ECCCh | E7h; complement of 18h | | Write | 0FF00h | Don't care | | Read | 00000h | | **Normal Memory** Operation Any other Write Write n operation 1DAAAh? 0ECCCh? у У Read 1AAAAh to Hold Data Byte drive write protect settings Read 12555h? У Read 00000h Write 0ECCCh? Read 1DAAAh? у у Data Complement? Read 01333h? У у n Write 0FF00h? Read 0ECCCh? Read 00000h у To enter new write protect settings Read 000FFh? Read 1FF00h? Change Write Protect Read Write Protect Sequence Detector Settings Settings Figure 3. Write-Protect State Machine ### **Software Write-Protect Timing** Figure 4. Sequence to Set Write-Protect Blocks [1] Figure 5. Sequence to Read Write-Protect Settings [1] <sup>1.</sup> This sequence requires $t_{AS} \ge 10$ ns and address must be stable while $\overline{CE}$ is LOW. ### **SRAM Drop-In Replacement** The FM21L16 is designed to be a drop-in replacement for standard asynchronous SRAMs. The device does not require $\overline{CE}$ to toggle for each new address. $\overline{CE}$ may remain LOW for as long as 10 µs. While $\overline{CE}$ is LOW, the device automatically detects address changes and a new access begins. It also allows page mode operation at speeds up to 33 MHz. Figure 6 shows a pull-up resistor on $\overline{\text{CE}}$ , which will keep the pin HIGH during power cycles, assuming the MCU / MPU pin tristates during the reset condition. The pull-up resistor value should be chosen to ensure the $\overline{\text{CE}}$ pin tracks $V_{DD}$ to a high enough value, so that the current drawn when $\overline{\text{CE}}$ is LOW is not an issue. A $10\text{-k}\Omega$ resistor draws 330 $\mu\text{A}$ when $\overline{\text{CE}}$ is LOW and $V_{DD}$ = 3.3 V Figure 6. Use of Pull-up Resistor on CE Note that if CE is tied to ground, the user must be sure WE is not LOW at power-up or power-down events. If CE and WE are both LOW during power cycles, data will be corrupted. Figure 7 shows a pull-up resistor on WE, which will keep the pin HIGH during power cycles, assuming the MCU / MPU pin tristates during the reset condition. The pull-up resistor value should be chosen to ensure the WE pin tracks $V_{DD}$ to a high enough value, so that the current drawn when $\overline{WE}$ is LOW is not an issue. A 10-k $\Omega$ resistor draws 330 $\mu$ A when $\overline{WE}$ is LOW and $V_{DD}$ = 3.3 V. Figure 7. Use of Pull-up Resistor on WE **Note** If $\overline{CE}$ is tied to ground, the user gives up the ability to perform the software write-protect sequence. $\overline{\text{CE}}$ applications that require the lowest power consumption, the $\overline{\text{CE}}$ signal should be active (LOW) only during memory accesses. The FM21L16 draws supply current while $\overline{\text{CE}}$ is LOW, even if addresses and control signals are static. While $\overline{\text{CE}}$ is HIGH, the device draws no more than the maximum standby current, ISB. $\overline{\text{CE}}$ toggling LOW on every address access is perfectly acceptable in FM21L16. The $\overline{\text{UB}}$ and $\overline{\text{LB}}$ byte select pins are active for both read and write cycles. They may be used to allow the device to be wired as a 256 K × 8 memory. The upper and lower data bytes can be tied together and controlled with the byte selects. Individual byte enables or the next higher address line A<sub>17</sub> may be available from the system processor. Figure 8. FM21L16 Wired as 256 K × 8 ### **Maximum Ratings** | Package power dissipation capability (T <sub>A</sub> = 25 °C) | |----------------------------------------------------------------------------| | Surface mount Pb soldering | | temperature (3 seconds)+260 °C | | DC output current (1 output at a time, 1s duration) 15 mA | | Static discharge voltage Human Body Model (JEDEC Std JESD22-A114-F) 2.5 kV | | Charged Device Model (JEDEC Std JESD22-C101-D) 800 V | | Machine Model (JEDEC Std JESD22-A115-A)200 V | | Latch-up current > 140 mA | | | ## **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) | V <sub>DD</sub> | |------------|---------------------------------------|-----------------| | Industrial | –40 °C to +85 °C | 2.7 V to 3.6 V | ### **DC Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | Min | <b>Typ</b> [2] | Max | Unit | |------------------|--------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-----------------------|------| | $V_{DD}$ | Power supply voltage | | | | 3.3 | 3.6 | V | | I <sub>DD</sub> | V <sub>DD</sub> supply current | inputs toggling at CMOS levels | $V_{DD}$ = 3.6 V, $\overline{CE}$ cycling at min. cycle time. All inputs toggling at CMOS levels (0.2 V or $V_{DD}$ – 0.2 V), all DQ pins unloaded. | | 8 | 12 | mA | | I <sub>SB</sub> | Standby current | $V_{DD} = 3.6 \text{ V}, \overline{CE} \text{ at } V_{DD},$ | T <sub>A</sub> = 25 °C | - | 90 | 150 | μΑ | | | | All other pins are static and at CMOS levels (0.2 V or V <sub>DD</sub> – 0.2 V), $\overline{ZZ}$ is HIGH | T <sub>A</sub> = 85 °C | _ | - | 270 | μA | | I <sub>ZZ</sub> | Sleep mode current | $V_{DD} = 3.6 \text{ V}, \overline{ZZ} \text{ is LOW},$ | T <sub>A</sub> = 25 °C | - | _ | 5 | μΑ | | | | all other inputs at CMOS levels $(0.2 \text{ V or V}_{DD} - 0.2 \text{ V}).$ | T <sub>A</sub> = 85 °C | - | _ | 8 | μΑ | | I <sub>LI</sub> | Input leakage current | $V_{IN}$ between $V_{DD}$ and $V_{SS}$ | | - | _ | <u>+</u> 1 | μΑ | | I <sub>LO</sub> | Output leakage current | V <sub>OUT</sub> between V <sub>DD</sub> and V <sub>SS</sub> | | - | _ | <u>+</u> 1 | μΑ | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | _ | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage | | | - 0.3 | _ | 0.6 | V | | V <sub>OH1</sub> | Output HIGH voltage | I <sub>OH</sub> = -1.0 mA | | 2.4 | _ | _ | V | | V <sub>OH2</sub> | Output HIGH voltage | I <sub>OH</sub> = -100 μA | | V <sub>DD</sub> – 0.2 | _ | _ | V | | V <sub>OL1</sub> | Output LOW voltage | I <sub>OL</sub> = 2.1 mA | | _ | _ | 0.4 | V | | V <sub>OL2</sub> | Output LOW voltage | I <sub>OL</sub> = 100 μA | | - | - | 0.2 | V | <sup>2.</sup> Typical values are at 25 °C, $V_{DD}$ = $V_{DD}$ (typ). Not 100% tested. ## **Data Retention and Endurance** | Parameter | Description | Test condition | Min | Max | Unit | |-----------------|----------------|----------------------------|------------------|-----|--------| | T <sub>DR</sub> | Data retention | T <sub>A</sub> = 85 °C | 10 | _ | Years | | | | T <sub>A</sub> = 75 °C | 38 | _ | | | | | T <sub>A</sub> = 65 °C | 151 | _ | | | NV <sub>C</sub> | Endurance | Over operating temperature | 10 <sup>14</sup> | _ | Cycles | ## Capacitance | Parameter | Description | Test Conditions | Max | Unit | |------------------|-------------------------------|------------------------------------------------------------------------------|-----|------| | C <sub>I/O</sub> | Input/Output capacitance (DQ) | $T_A = 25 {}^{\circ}\text{C}, f = 1 \text{MHz}, V_{DD} = V_{DD}(\text{Typ})$ | 8 | pF | | C <sub>IN</sub> | Input capacitance | | 6 | pF | | $C_{ZZ}$ | Input capacitance of ZZ pin | | 8 | pF | ## **Thermal Resistance** | Parameter | Description | Test Conditions | 44-pin TSOP II | Unit | |---------------|---------------------------------------|-------------------------------------------------------------------------------------------------|----------------|------| | $\Theta_{JA}$ | (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | 102 | °C/W | | $\Theta_{JC}$ | Thermal resistance (junction to case) | accordance with EIA/JESD51. | 22 | °C/W | ## **AC Test Conditions** | Input pulse levels | 0 V to 3 V | |------------------------------------------|------------------| | Input rise and fall times (10%–90%) | <u>&lt;</u> 3 ns | | Input and output timing reference levels | 1.5 V | | Output load capacitance | 30 pF | ## **AC Switching Characteristics** Over the Operating Range | Parameters [3] | | | | | | | |------------------------------------|-------------------|-----------------------------------|-----|--------|------|--| | Cypress<br>Parameter | Alt Parameter | Description | Min | Max | Unit | | | SRAM Read C | ycle | | | | | | | t <sub>CE</sub> | t <sub>ACE</sub> | Chip enable access time | _ | 60 | ns | | | t <sub>RC</sub> | _ | Read cycle time | 110 | _ | ns | | | t <sub>AA</sub> | _ | Address access time | - | 110 | ns | | | t <sub>OH</sub> | t <sub>OHA</sub> | Output hold time | 20 | _ | ns | | | t <sub>AAP</sub> | _ | Page mode address access time | - | 25 | ns | | | t <sub>OHP</sub> | _ | Page mode output hold time | 5 | _ | ns | | | t <sub>CA</sub> | _ | Chip enable active time | 60 | 10,000 | ns | | | t <sub>PC</sub> | _ | Pre-charge time | 50 | _ | ns | | | t <sub>BA</sub> | t <sub>BW</sub> | UB, LB access time | - | 20 | ns | | | t <sub>AS</sub> | t <sub>SA</sub> | Address setup time (to CE LOW) | 0 | _ | ns | | | t <sub>AH</sub> | t <sub>HA</sub> | Address hold time (CE Controlled) | 60 | _ | ns | | | t <sub>OE</sub> | t <sub>DOE</sub> | Output enable access time | - | 15 | ns | | | t <sub>HZ</sub> <sup>[4, 5]</sup> | t <sub>HZCE</sub> | Chip Enable to output HI-Z | - | 10 | ns | | | t <sub>OHZ</sub> <sup>[4, 5]</sup> | t <sub>HZOE</sub> | Output enable HIGH to output HI-Z | - | 10 | ns | | | t <sub>BHZ</sub> <sup>[4, 5]</sup> | t <sub>HZBE</sub> | UB, LB HIGHHIGH to output HI-Z | _ | 10 | ns | | #### Notes <sup>3.</sup> Test conditions assume a signal transition time of 3 ns or less, timing reference levels of 0.5 × V<sub>DD</sub>, input pulse levels of 0 to 3 V, output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance shown in AC Test Conditions on page 10. <sup>4.</sup> t<sub>HZ</sub>, t<sub>OHZ</sub> and t<sub>BHZ</sub> are specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state. <sup>5.</sup> This parameter is characterized but not 100% tested. ## **AC Switching Characteristics** (continued) Over the Operating Range | Parameters [3] | | | | | | | |------------------------------------|-------------------|-----------------------------------------------|-----|--------|------|--| | Cypress<br>Parameter Alt Parameter | | Description | Min | Max | Unit | | | SRAM Write C | ycle | | • | • | • | | | t <sub>WC</sub> | t <sub>WC</sub> | Write cycle time | 110 | _ | ns | | | t <sub>CA</sub> | _ | Chip enable active time | 60 | 10,000 | ns | | | t <sub>CW</sub> | t <sub>SCE</sub> | Chip enable to write enable HIGH | 60 | - | ns | | | t <sub>PC</sub> | _ | Pre-charge time | 50 | _ | ns | | | t <sub>PWC</sub> | _ | Page mode write enable cycle time | 25 | _ | ns | | | t <sub>WP</sub> | t <sub>PWE</sub> | Write enable pulse width | 16 | _ | ns | | | t <sub>AS</sub> | t <sub>SA</sub> | Address setup time (to CE LOW) | 0 | _ | ns | | | t <sub>ASP</sub> | _ | Page mode address setup time (to WE LOW) | 8 | - | ns | | | t <sub>AHP</sub> | _ | Page mode address hold time (to WE LOW) | 15 | _ | ns | | | t <sub>WLC</sub> | t <sub>PWE</sub> | Write enable LOW to chip disabled | 25 | - | ns | | | t <sub>BLC</sub> | t <sub>BW</sub> | UB, LB LOW to chip disabled | 25 | _ | ns | | | t <sub>WLA</sub> | _ | Write enable LOW to A <sub>16-2</sub> change | 25 | _ | ns | | | t <sub>AWH</sub> | _ | A <sub>16-2</sub> change to write enable HIGH | 110 | _ | ns | | | t <sub>DS</sub> | t <sub>SD</sub> | Data input setup time | 14 | _ | ns | | | t <sub>DH</sub> | t <sub>HD</sub> | Data input hold time | 0 | _ | ns | | | t <sub>WZ</sub> [6, 7] | t <sub>HZWE</sub> | Write enable LOW to output HI-Z | - | 10 | ns | | | t <sub>WX</sub> <sup>[7]</sup> | _ | Write enable HIGH to output driven | 10 | _ | ns | | | t <sub>WS</sub> <sup>[8]</sup> | _ | Write enable to CE LOW setup time | 0 | - | ns | | | t <sub>WH</sub> <sup>[8]</sup> | _ | Write enable to CE HIGH hold time | 0 | _ | ns | | - 6. t<sub>WZ</sub> is specified with a load capacitance of 5 pF. Transition is measured when the outputs enter a high impedance state. 7. This parameter is characterized but not 100% tested. - 8. The relationship between $\overline{\text{CE}}$ and $\overline{\text{WE}}$ determines if a $\overline{\text{CE}}$ or $\overline{\text{WE}}$ -controlled write occurs. The parameters $t_{\text{WS}}$ and $t_{\text{WH}}$ are not tested. Figure 9. Read Cycle Timing 1 (CE LOW, OE LOW) Figure 10. Read Cycle Timing 2 (CE Controlled) Figure 11. Page Mode Read Cycle Timing [9] <sup>9.</sup> Although sequential column addressing is shown, it is not required Figure 12. Write Cycle Timing 1 (WE Controlled) [10] Figure 13. Write Cycle Timing 2 (CE Controlled) Figure 14. Write Cycle Timing 3 (CE LOW) [10] Note 10. $\overline{\text{OE}}$ (not shown) is LOW only to show the effect of $\overline{\text{WE}}$ on DQ pins. CE $t_{WLC}$ A<sub>16-2</sub> $t_{\text{AHP}} \\$ → t<sub>ASP</sub> → A<sub>1-0</sub> Col 0 Col 1 ¢ol 2 WE ŌE $t_{\text{DH}}$ DQ<sub>15-0</sub> Data 0 Data 1 Data 2 Figure 15. Page Mode Write Cycle Timing Note 11. UB and LB to show byte enable and byte masking cases. ## **Power Cycle and Sleep Mode Timing** Over the Operating Range | Parameter | Description | Min | Max | Unit | |-------------------------------------|-----------------------------------------------------------------------|-----|-----|------| | t <sub>PU</sub> | Power-up (after V <sub>DD</sub> min. is reached) to first access time | 450 | - | μs | | t <sub>PD</sub> | Last write (WE HIGH) to power down time | 0 | - | μs | | t <sub>VR</sub> <sup>[12, 13]</sup> | V <sub>DD</sub> power-up ramp rate | 50 | - | μs/V | | t <sub>VF</sub> <sup>[12, 13]</sup> | V <sub>DD</sub> power-down ramp rate | 100 | - | μs/V | | t <sub>ZZH</sub> | ZZ active to DQ HI-Z time | _ | 20 | ns | | $t_{WEZZ}$ | Last write to sleep mode entry time | 0 | - | μs | | $t_{ZZL}$ | ZZ active LOW time | 1 | - | μs | | t <sub>ZZEN</sub> | Sleep mode entry time (ZZ LOW to CE don't care) | _ | 0 | μs | | t <sub>ZZEX</sub> | Sleep mode exit time (ZZ HIGH to 1st access after wakeup) | _ | 450 | μs | Figure 16. Power Cycle and Sleep Mode Timing <sup>12.</sup> Slope measured at any point on the $\mathrm{V}_\mathrm{DD}$ waveform. <sup>13.</sup> Cypress cannot test or characterize all $V_{DD}$ power ramp profiles. The behavior of the internal circuits is difficult to predict when $V_{DD}$ is below the level of a transistor threshold voltage. Cypress strongly recommends that $V_{DD}$ power up faster than 100 ms through the range of 0.4 V to 1.0 V. ### **Functional Truth Table** | CE | WE | A <sub>16-2</sub> | A <sub>1-0</sub> | ZZ | Operation [14, 15] | |--------|----------|-------------------|------------------|--------|-------------------------------------| | Х | Х | Х | Χ | L | Sleep Mode | | Н | Х | Х | Х | Н | Standby/Idle | | Ļ | H<br>H | V<br>V | V<br>V | H<br>H | Read | | L | Н | No Change | Change | Н | Page Mode Read | | L | Н | Change | V | Н | Random Read | | Ļ | L<br>L | V<br>V | V<br>V | H | CE-Controlled Write <sup>[15]</sup> | | L | <b>↓</b> | V | V | Н | WE-Controlled Write [15, 16] | | L | <b>1</b> | No Change | V | Н | Page Mode Write [17] | | ↑<br>L | X<br>X | X<br>X | X<br>X | H<br>H | Starts pre-charge | ## **Byte Select Truth Table** | WE | OE | LB | UB | Operation <sup>[18]</sup> | |----|----|----|----|-----------------------------------| | Н | Н | Х | Х | Read; Outputs disabled | | | Х | Н | Н | | | Н | L | Н | L | Read upper byte; HI-Z lower byte | | | | L | Н | Read lower byte; HI-Z upper byte | | | | L | L | Read both bytes | | L | Х | Н | L | Write upper byte; Mask lower byte | | | | L | Н | Write lower byte; Mask upper byte | | | | L | L | Write both bytes | - 14. H = Logic HIGH, L = Logic LOW, V = Valid Data, X = Do<u>n't Care, ↓</u> = toggle LOW, ↑ = toggle HIGH. - 15. For write cycles, data-in is latched on the rising edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ , whichever comes first. - 16. $\overline{\text{WE}}$ -controlled write cycle begins as a Read cycle and then $A_{16-2}$ is latched. - 17. Addresses $\underline{A}_{1-0}$ must remain stable for at least 10 ns $\underline{dur}$ ing page mode operation. - 18. Assumes $\overline{\text{CE}}$ is LOW and $\overline{\text{ZZ}}$ is HIGH for all cases. The $\overline{\text{UB}}$ and $\overline{\text{LB}}$ pins may be grounded if 1) the system does not perform byte writes and 2) the device is not configured as a 256 K x 8. ## **Ordering Information** | Access time (ns) | Ordering Code | Package Diagram | Package Type | Operating Range | |------------------|-----------------|-----------------|----------------|-----------------| | 60 | FM21L16-60-TG | 51-85087 | 44-pin TSOP II | Industrial | | | FM21L16-60-TGTR | | | | All the above parts are Pb-free. ### **Ordering Code Definitions** ## **Package Diagram** Figure 17. 44-pin TSOP Package Outline, 51-85087 51-85087 \*E ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CPU | Central Processing Unit | | CMOS | Complementary Metal Oxide Semiconductor | | EIA | Electronic Industries Alliance | | F-RAM | Ferroelectric Random Access Memory | | I/O | Input/Output | | MCU | Microcontroller Unit | | MPU | Microprocesser Unit | | RoHS | Restriction of Hazardous Substances | | R/W | Read and Write | | SRAM | Static Random Access Memory | | TSOP | Thin Small Outline Package | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | Hz | hertz | | kHz | kilohertz | | kΩ | kilohm | | MHz | megahertz | | μΑ | microampere | | μF | microfarad | | μS | microsecond | | mA | milliampere | | ms | millisecond | | ΜΩ | megaohm | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | ## **Document History Page** | ocument Title: FM21L16, 2-Mbit (128 K × 16) F-RAM Memory<br>ocument Number: 001-86191 | | | | | | |---------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 3912933 | GVCH | 02/25/2013 | New spec | | | *A | 4191807 | GVCH | 11/14/2013 | Added watermark as "Not recommended for new designs." | | | *B | 4274811 | GVCH | 03/11/2014 | Typo fixed: Changed datasheet status from "Preliminary to Final" Converted to Cypress standard format Updated Maximum Ratings table - Removed Moisture Sensitivity Level (MSL) - Added junction temperature and latch up current Updated Data Retention and Endurance table Added Thermal Resistance table Typo error fixed: Updated Address range from A <sub>17</sub> -A <sub>0</sub> to A <sub>16</sub> -A <sub>0</sub> for Figure 12 and Figure 13 Removed Package Marking Scheme (top mark) | | | *C | 4574376 | GVCH | 11/19/2014 | Added related documentation hyperlink in page 1. | | | *D | 4879990 | ZSK / PSR | 08/11/2015 | Updated Maximum Ratings: Removed "Maximum junction temperature". Added "Maximum accumulated storage time". Added "Ambient temperature with power applied". Updated to new template. | | ## Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2013-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.