#### Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo March 2015 ## FDD3510H # **Dual N & P-Channel PowerTrench® MOSFET** N-Channel: 80V, 13.9A, $80m\Omega$ P-Channel: -80V, -9.4A, $190m\Omega$ #### **Features** Q1: N-Channel ■ Max $r_{DS(on)} = 80 \text{m}\Omega$ at $V_{GS} = 10 \text{V}$ , $I_D = 4.3 \text{A}$ ■ Max $r_{DS(on)}$ = 88m $\Omega$ at $V_{GS}$ = 6V, $I_D$ = 4.1A Q2: P-Channel ■ Max $r_{DS(on)}$ = 190m $\Omega$ at $V_{GS}$ = -10V, $I_D$ = -2.8A ■ Max $r_{DS(on)}$ = 224m $\Omega$ at $V_{GS}$ = -4.5V, $I_D$ = -2.6A ■ 100% UIL Tested ■ RoHS Compliant ## **General Description** These dual N and P- Channel enha ncement mode Pow er MOSFETs ar e produ ced u sing Fa irchild Semiconductor 's advanced PowerT rench® process that has been especially tailored to minimize on -state r esistance and yet maint ain superior switching performance. #### **Applications** - Inverter - H-Bridge #### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted | Symbol | Parameter | | Q1 | Q2 | Units | |-----------------------------------|--------------------------------------------------|--------------------------------|--------|------|-------| | V <sub>DS</sub> | Drain to Source Voltage | | 80 | -80 | V | | $V_{GS}$ | Gate to Source Voltage | | ±20 | ±20 | V | | | Drain Current - Continuous | T <sub>C</sub> = 25°C | 13.9 | -9.4 | | | $I_D$ | - Continuous | T <sub>A</sub> = 25°C | 4.3 | -2.8 | Α | | | - Pulsed | | 20 | -10 | | | | Power Dissipation for Single Operation | T <sub>C</sub> = 25°C (Note 1) | 35 | 32 | | | $P_{D}$ | | $T_A = 25^{\circ}C$ (Note 1a) | 3 | .1 | W | | | | $T_A = 25^{\circ}C$ (Note 1b) | 1.3 | | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | (Note 3) | 37 | 54 | mJ | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to | +150 | °C | #### **Thermal Characteristics** | $R_{ heta JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q1 | (Note 1) | 3.5 | °C/W | |-----------------|---------------------------------------------------------------|----------|-----|------| | $R_{\theta JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q2 | (Note 1) | 3.9 | C/VV | #### **Package Marking and Ordering Information** | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|----------|-----------|-----------|------------|------------| | FDD3510H | FDD3510H | TO-252-4L | 13" | 16mm | 2500 units | ## Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Units | |--------------------------------------|-------------------------------------------|----------------------------------------------------------------------|----------|-----------|-----------|--------------|----------| | Off Chara | cteristics | | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0V$<br>$I_D = -250 \mu A, V_{GS} = 0V$ | Q1<br>Q2 | 80<br>-80 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250μA, referenced to 25°C $I_D$ = -250μA, referenced to 25°C | Q1<br>Q2 | | 84<br>-67 | mV | /°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 64V, V_{GS} = 0V$<br>$V_{DS} = -64V, V_{GS} = 0V$ | Q1<br>Q2 | | | 1<br>-1 | μА | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = ±20V, V <sub>DS</sub> = 0V | Q1<br>Q2 | | | ±100<br>±100 | nA<br>nA | #### **On Characteristics** | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, I_D = -250 \mu A$ | Q1<br>Q2 | 2.0<br>-1.0 | 2.6<br>-1.6 | 4.0<br>-3.0 | V | |----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------------|-------------------|--------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250μA, referenced to 25°C $I_D$ = -250μA, referenced to 25°C | Q1<br>Q2 | | -6.7<br>4.6 | mV/ | °C | | F | Static Drain to Source On Resistance | $V_{GS} = 10V, I_D = 4.3A$<br>$V_{GS} = 6.0V, I_D = 4.1A$<br>$V_{GS} = 10V, I_D = 4.3A, T_J = 125^{\circ}C$ | Q1 | | 64<br>70<br>121 | 80<br>88<br>152 | mΩ | | r <sub>DS(on)</sub> | Static Drain to Source On Resistance | $V_{GS}$ = -10V, $I_D$ = -2.8A<br>$V_{GS}$ = -4.5V, $I_D$ = -2.6A<br>$V_{GS}$ = -10V, $I_D$ = -2.8A, $T_J$ = 125°C | Q2 | | 153<br>184<br>259 | 190<br>224<br>322 | 1115.2 | | g <sub>FS</sub> | Forward Transconductance | $V_{DD} = 10V, I_D = 4.3A$<br>$V_{DD} = -5V, I_D = -2.8A$ | Q1<br>Q2 | | 15<br>6.8 | | S | ## **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | Q1<br>V <sub>DS</sub> = 40V, V <sub>GS</sub> = 0V, f = 1MHZ | Q1<br>Q2 | 600<br>660 | 800<br>880 | pF | |------------------|------------------------------|-------------------------------------------------------------|----------|------------|------------|----| | C <sub>oss</sub> | Output Capacitance | Q2 | Q1<br>Q2 | 56<br>50 | 75<br>70 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | $V_{DS} = -40V, V_{GS} = 0V, f = 1MHZ$ | Q1<br>Q2 | 27<br>25 | 41<br>40 | pF | | R <sub>g</sub> | Gate Resistance | f = 1MHz | Q1<br>Q2 | 1.7<br>7.2 | | Ω | ## **Switching Characteristics** | t <sub>d(on)</sub> | Turn-On Delay Time | Q1 | Q1<br>Q2 | 7<br>6 | 13<br>11 | ns | |---------------------|-------------------------------|-------------------------------------------------------------|----------|------------|----------|----| | t <sub>r</sub> | Rise Time | $V_{DD} = 40V, I_D = 4.3A, V_{GS} = 10V, R_{GEN} = 6\Omega$ | Q1<br>Q2 | 2 3 | 10<br>10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | Q2<br>V <sub>DD</sub> = -40V, I <sub>D</sub> = -2.8A, | Q1<br>Q2 | 16<br>25 | 29<br>40 | ns | | t <sub>f</sub> | Fall Time | $V_{GS} = -10V$ , $R_{GEN} = 6\Omega$ | Q1<br>Q2 | 2<br>5 | 10<br>10 | ns | | Q <sub>g(TOT)</sub> | Total Gate Charge | Q1 | Q1<br>Q2 | 13<br>14 | 18<br>20 | nC | | Q <sub>gs</sub> | Gate to Source Charge | $V_{GS} = 10V, V_{DD} = 40V, I_D = 4.3A$ $Q2$ | Q1<br>Q2 | 2.3<br>1.9 | | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | $V_{GS} = -10V, V_{DD} = -40V, I_{D} = -2.8A$ | Q1<br>Q2 | 3.2<br>2.9 | | nC | Units ## **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted **Parameter** | Drain-S | ource Diode Characteristics | | | | | | | |-----------------|---------------------------------------|---------------------------------------------------------------|--------------------|----------|-------------|-------------|----| | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = 2.6A$ (N<br>$V_{GS} = 0V, I_S = -2.6A$ (N | Note 2)<br>Note 2) | Q1<br>Q2 | 0.8<br>-0.8 | 1.2<br>-1.2 | ٧ | | t <sub>rr</sub> | Reverse Recovery Time | Q1<br>I <sub>F</sub> = 4.3A, di/dt = 100A/s | | Q1<br>Q2 | 29<br>30 | 46<br>48 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | Q2<br>$I_F = -2.8A$ , di/dt = 100A/s | | Q1<br>Q2 | 28<br>30 | 45<br>48 | nC | **Test Conditions** Type Min Тур Max #### Notes Symbol 1. $R_{\theta JA}$ is determined with the device mounted on a $1\text{in}^2$ pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. - 3. Starting $T_J = 25^{\circ}C$ , N-ch: L = 3mH, $I_{AS} = 5A$ , $V_{DD} = 80V$ , $V_{GS} = 10V$ ; P-ch: L = 3mH, $I_{AS} = -6A$ , $V_{DD} = -80V$ , $V_{GS} = -10V$ . #### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage Figure 4. On-Resistance vs Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs Source Current ## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs Case Temperature Figure 12. Single Pulse Maximum Power Dissipation ## Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 13. Transient Thermal Response Curve Figure 14. Transient Thermal Response Curve ## Typical Characteristics (Q2 P-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 15. On- Region Characteristics Figure 17. Normalized On-Resistance vs Junction Temperature Figure 19. Transfer Characteristics Figure 16. Normalized on-Resistance vs Drain Current and Gate Voltage Figure 18. On-Resistance vs Gate to Source Voltage Figure 20. Source to Drain Diode Forward Voltage vs Source Current #### Typical Characteristics (Q2 P-Channel)T\_I = 25°C unless otherwise noted Figure 21. Gate Charge Characteristics Figure 23. Unclamped Inductive Switching Capability Figure 25. Forward Bias Safe Operating Area Figure 22. Capacitance vs Drain to Source Voltage Figure 24. Maximum Continuous Drain Current vs Case Temperature Figure 26. Single Pulse Maximum Power Dissipation ## Typical Characteristics (Q2 P-Channel)T<sub>J</sub> = 25°C unless otherwise noted Figure 27. Transient Thermal Response Curve Figure 28. Transient Thermal Response Curve **DETAIL A** SCALE 2:1 NOTES: UNLESS OTHERWISE SPECIFED - A. THIS PACKAGE CONFORMS TO JEDEC, TO252 VARIATION AD. - B. ALL DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR PROTRUSIÓNS - D. HEATSINK TOP EDGE COULD BE IN CHAMFERED CORNERS OR EDGE PROTRUSION. - E. DIMENSIONS AND TOLERANCES AS PER ASME Y14.5-2009. - EXCEPTION TO TO-252 STANDARD. G. FILE NAME: TO252B05REV3 H. FAIRCHILDSEMICONDUCTOR ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative