## HΔ

## Reference

SPEC No.

EL186032A

ISSUE : Dec. 04 2007

To;

## S P E C I F I C A T I O N S

Product Type \_\_\_\_\_ Current Driver IC for LED

Model No.

## IR2E49U6

\*This specifications contains <u>30</u> pages including the cover and appendix. If you have any objections, please contact us before issuing purchasing order.

CUSTOMERS ACCEPTANCE

DATE:

BY:

PRESENTED

frupta BY:

H.Fujita Dept. General Manager

REVIEWED BY:

PREPARED BY:

H. morikawa K. Shibata

Development Dept. Analog Device Business Promotion Center System-Flash Division Large-Scale IC Group SHARP CORPORATION

# IR2E49Reference

- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3).
    - Office electronics
    - · Instrumentation and measuring equipment
    - Machine tools
    - Audiovisual equipment
    - Home appliances
    - · Communication equipment other than for trunk lines.
  - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - Mainframe computers
    - Traffic control systems
    - · Gas leak detectors and automatic cutoff devices
    - · Rescue and security equipment
    - · Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - Aerospace equipment
    - Communications equipment for trunk lines
    - Control equipment for the nuclear power industry
    - · Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.

• Please direct all queries regarding the products covered herein to a sales representative of the company.

# R2E49Reference

## Content

| 1. Overview                                    | •••••••••••                           | 2  |
|------------------------------------------------|---------------------------------------|----|
| 2. Features                                    | · · · · · · · · · · · · · · · · · · · | 2  |
| 3. Pin configuration                           |                                       | 2  |
| 4. Pin description                             |                                       | 3  |
| 5. Block diagram and basic connections diagram | • • • • • • • • • • • • •             | 6  |
| 6. Descriptions of the Operations              | · · · · · · · · · · · · ·             | 8  |
| 7. Absolute Maximum Ratings                    | •••••••••••                           | 13 |
| 8. Electrical characteristics                  | •••••                                 | 14 |
| 9. Representative characteristics              | •••••••••••                           | 16 |
| 10. Package and Packing Specification          |                                       | 17 |

Page

IR2E49Reference

### 1. Overview

This IC is a current driver supply IC for driving LEDs, consisting of a current driver (5 outputs) and a step-up DC/DC controller.

LEDs with a total of up to 29V VF can be connected in serial, and a large number of LEDs can be driven from a single chip.

The LED driving current values are set with external resistance, and where necessary, can be adjusted through the input of analog voltage. Additionally, it also supports PWM dimming control.

### 2. Features

(1) Input voltage range: 6V to 28V (2) Mounted in the step-up DC/DC controller: PWM Oscillating frequency setting range 100kHz to 1MHz Output voltage range Vcc to 32V (MIN) (3) Current driver for LED: Outputs 5 Current setting range 30mA to 150mA Adjustment of current possible through input of analog voltage Adjustable current range to preset -50% to +50% Voltage input range 0.6V to 1.9V PWM pulse duty cycle (4) Support for PWM dimming control: OFF - 100% (During pulse driving: min pulse width 10 $\mu$ s at ROSC=12k $\Omega$ ) (5) Mounted safeguards: Startup inrush current limit function Step-up DC/DC output short protection function Thermal shutdown function (6) Abnormal status detection functions: Current driver output open detection (each output can be detected separately) Step-up DC/DC output short protection detection (7) P type silicon substrate monolithic IC (CMOS process) (8) 6.2 mm × 6.2mm 36pin VQFN package (plastic)

(9) No radiation proofing design

(10) Lead surface finishing (lead-free)

3. Pin configuration



# IR2E49Reference

| 4. P                       | in descrip                           | otion |                                             |                                                                                                                                                                                                                                                                                                     |
|----------------------------|--------------------------------------|-------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin #                      | Pin name                             | I/O   | Equivalent circuit                          | Description                                                                                                                                                                                                                                                                                         |
| 1<br>3<br>5<br>7<br>9      | DRV1<br>DRV2<br>DRV3<br>DRV4<br>DRV5 | 0     | IGND                                        | Current driver 1 - 5 output                                                                                                                                                                                                                                                                         |
| 10<br>11<br>12<br>13<br>14 | OPN1<br>OPN2<br>OPN3<br>OPN4<br>OPN5 | . 0   | OPN1<br>OPN3<br>OPN3<br>OPN4<br>OPN5<br>IND | DRV1-5 open detection output pins.<br>High: normal condition, Low: current driver output open<br>Use this pin with $100k\Omega$ pull-up resistance (when<br>VHIND=OPEN), or with inputting voltage into VHIND<br>(in this case, pull-up resistance is not needed).<br>Do the same with the IND pin. |
| 15                         | IND                                  |       |                                             | VOUT short detection output pin.<br>High: normal condition, Low: VOUT short                                                                                                                                                                                                                         |
| 17                         | RLED                                 |       |                                             | Resistor connection pin for setting current driver output<br>current (default settings). Connect a resistor between this<br>pin and GND.                                                                                                                                                            |
| 18                         | ROSC                                 | -     | RLED<br>ROSC O                              | Resistor connection pin for step-up DC/DC oscillating frequency settings.<br>Insert a resistor between this pin and GND.                                                                                                                                                                            |
| 19                         | EIP                                  | I     |                                             | Error amp positive input pin.                                                                                                                                                                                                                                                                       |
| 20                         | EIN                                  | I     |                                             | Error amp negative input pin.                                                                                                                                                                                                                                                                       |
| 21                         | EO                                   | 0     |                                             | Error amp output pin.                                                                                                                                                                                                                                                                               |
| 22                         | TEST1                                | I     | VRO<br>TESTI O<br>AGND                      | Test pin.<br>Always use this pin in an open condition.                                                                                                                                                                                                                                              |
| 23                         | VOUT                                 | I     |                                             | Step-up DC/DC output voltage monitor pin.                                                                                                                                                                                                                                                           |

3



# <sup>IR2E49</sup>Reference

| Pin # | Pin name | I/O | Equivalent circuit          | Description                                                                                                                                                                                                                                               |
|-------|----------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24    | IVO      | 0   | VCC                         | Switch (Pch. MOSFET) driver output pin to limit startup<br>inrush.<br>Connect to external Pch. MOSFET gate.                                                                                                                                               |
| 25    | EXT      | 0   |                             | Output pin for step-up DC/DC Nch. MOSFET driver<br>Connect to external Nch. MOSFET gate.                                                                                                                                                                  |
| 28    | VRI      | I   |                             | Power supply pin for step-up DC/DC Nch. MOSFET<br>driver<br>Connect to VRO pin.                                                                                                                                                                           |
| 26    | CS       | Ī   |                             | Coil current monitor input pin.<br>Insert a resistor between the external Nch.MOSFET<br>source and PGND, and connect the source to this pin. If<br>the voltage difference between CS and PGND exceeds<br>120mV, (TYP), the external Nch.MOSFET turns OFF. |
| 29    | VRO      | 0   | to internal power<br>supply | Internal 5V regulator output pin.<br>Connect a 1 $\mu$ F capacitor between this pin and PGND.                                                                                                                                                             |
| 30    | TEST2    | I   | TEST2 O                     | Test pin.<br>Always use this pin in an open condition.                                                                                                                                                                                                    |
| 32    | STBY     | I   |                             | Standby control input pin.<br>High: Cancel standby<br>Low: Standby<br>(Vth = 1.0V)                                                                                                                                                                        |
| 33    | EN       | Ĩ   |                             | Current driver control input pin.<br>High: ON, Low: OFF (Vth = 1.0V)<br>Min. pulse width 10µs (for details, refer to Figure 5 on<br>Page 10)                                                                                                              |
| 34    | VHIND    | Ι   |                             | IND and OPN 1- 5 output High level voltage input pin.<br>(refer to [*1 Important points on VHIND] on Page 5)                                                                                                                                              |
| 35    | VLED     | Ι   | VLED O<br>AGND              | Voltage input pin for adjustment of current driver output current. (Default settings $\pm 50\%$ ).<br>Input voltage range: 0.6V - 1.9V, when open, set at 1.24V.                                                                                          |

4



# IR2E49Reference

| Pin #                  | Pin name | I/O | Equivalent circuit | Description                                                                                                                                |
|------------------------|----------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 36<br>2<br>4<br>6<br>8 | IGND     | -   | ·                  | GND pin for the current drivers $1 - 5$ .                                                                                                  |
| 16                     | AGND     |     |                    | GND pin for analog circuits.                                                                                                               |
| 27                     | PGND     | -   |                    | GND pin for step-up DC/DC Nch. MOSFET driver.                                                                                              |
| 31                     | Vcc      | T   |                    | Power voltage (input voltage) input pin.<br>Input voltage range: $6V - 28V$<br>Connect a 1µF or higher capacitor between this pin and GND. |

#### \*1 Important points on VHIND

1) For open drain output (VHIND = OPEN or 0V)

•When VHIND=OPEN

Impress a high-side voltage to the pull up resistor after a time span between the cancellation of standby (STBY=Low $\rightarrow$ High) and when VRO voltage exceeds operations start-up voltage (Vros) (MIN 1ms). Impressing a high-side voltage to the pull up resistor before VRO voltage exceeds operations start-up voltage (Vros) may result in OPN\*, IND voltage not outputting correct voltage.

#### • When VHIND = 0V

While the VRO voltage during standby (STBY = Low) and after cancellation of standby (STBY=Low $\rightarrow$ High) does not exceed operations start-up voltage, even if a high-side voltage is impressed to the pull up resistor connected to the OPN\*, IND pins, the internal parasitic diode will apply a voltage clamp, and the OPN\*, IND pin voltage will only rise to approx. 0.7V.

There is a possibility that this voltage may dip below the input Low level threshold for chips connected to the OPN\*, IND pins, therefore in order to avoid misidentification as Low output through abnormal status (LED open, VOUT short) detection, a system configuration that ignores OPN\* IND pins voltage as long as VRO voltage during standby and after cancellation of standby for the IC does not exceed operations start-up voltage (Vros) is recommended.

#### 2) For CMOS output (VHIND=1.6V - 5.5V)

Use under VHIND voltage >VRO voltage +0.3V conditions may result in inflow current into the VHIND pin, when LED Open or VOUT shorts are detected.

In these cases, ensure that the current supply function for VHIND power supply voltage is MIN 2mA or above.

5. Block diagram and basic connections diagram



#### [ Adjustment Circuit for DC/DC control ]

Adjustment of response speeds (or stability) for DC/DC control through use of the following parts may be necessary depending on usage conditions (input voltage range, output current range, temperature range, board pattern, etc.). Therefore, it is recommended that a pattern in which these parts can be connected is used in the investigative stage for boards with this IC.





1R2E49Reference

7

[Board Layout Consideration ]

- 1) Locate the decoupling capacitors (CVCC, CVRO) between Vcc and AGND, and between VRO and PGND as close as possible to the IC.
- 2) Ground patterns

Short all GND pins (AGND, PGND, IGND) as close as possible to the IC, and ensure no voltage differences when power supply is on and off.

Ensure that GND connection points of external devices are as indicated on block diagram and basic connections diagram on P.6.

- Ga: AGND (analog GND)
- Gp: PGND (switching regulator GND)
- Gi: IGND (current driver GND)

Ensure that impedance for GND patterns is as low as possible. Large pulse current flowing on PGND (Gp) and IGND (Gi) causes fluctuation on AGND (Ga), which may lead to instability in circuit operation.

Additionally, in order to reduce mutual interference, it is recommended that each wiring for each GND (Ga, Gp, Gi) be wired independently from a point on the GND side of the capacitor CVRO.

3) Please ensure a peripheral pattern that avoids noise on the following pins. RLED (17 pin), ROSC (18 pin), EIP (19 pin), EIN (20 pin), EO (21 pin), VLED (35 pin)

Furthermore, please note that the following are examples of large amplitude signal lines on this IC. DRV 1 - 5 (1, 3, 5, 7, 9 pin), EXT (25 pin), EN (33 pin)

4) Do not set the following pins at a floating status (no input status). During standby, set these at GND. STBY (32 pin), EN (33 pin)

5) Ensure that wiring width does not exceed permissible values for the driving current. Please note that LEDs may have current flow of maximum 150mA, and L1, TRN, TRP, RCS, D1, and CO may have current of several amps (depending on application, over 10A).



# IR2E49 Reference



8



### [VLED voltage application timing]

When using with voltage input to the VLED pin, input timing of EN pin is as in figure 2. Inputting EN signal before VLED voltage has started may result in the current driver output being detected as OPEN.





## IR2E49Reference

#### (lll) Current driver

(1) Output current settings and adjustment

Current 5,000 times higher than that which flows through the resistor (RLED) inserted between the RLED pin and GND pin is output to DRV 1 - 5.

RLED pin voltage is controlled to be equivalent to VLED pin voltage, and output current can be hanged within a  $\pm 50\%$  range by changing VLED pin voltage without changing RLED values.

The relationship between the current driver output current IDRV (mA), the VLED pin voltage and RLED resistor is as follows. (The graph is shown in Figure 3)

 $IDRV(mA) = VLED(V)/RLED(k\Omega) \times 5000$ 

Additionally, ensure current control with the VLED pin voltage is within the following range.

- VLED pin voltage input range: 0.6V - 1.9V (1.24V with no input)
  Output current range:
- 30mA 150mA

Furthermore, VLED input impedance is TYP 500k $\Omega$  (MIN200k $\Omega$ ). Therefore, when inputting voltage to the VLED pin, ensure that a power supply voltage that takes into consideration inflow and outflow current is used. (Refer to Page 4 for Equivalent circuits)



Figure 3. RLED vs. IDRV

#### (2) PWM dimming

Current driver ON/OFF can be controlled by voltage to the EN pin (EN=High: ON, EN=Low: OFF). Input a PWM pulse into the EN pin, and by changing the H/L duty ratio (0 - 100%), the current driver ON/OFF duty ratio can be changed, and dimming can be controlled.



Figure 5. Pulse width (MIN) vs. ROSC

#### (IV) Step-up DC/DC controller

Voltages at both LED terminals change depending on the LED current and ambient temperature. Therefore, the IR2E49U/U6 has a method to change step-up voltage in accordance with required voltages at both LED terminals in order to reduce wasteful power consumption.

During the EN pin is HIGH, the VOUT voltage from the step-up DC/DC controller is controlled in order that the lowest voltage in DRV 1 - 5 current driver output pins is about 1V.

Here, ensure that the voltage Vf 1 - 5 on both terminals of serially connected LEDs is within the following range.

#### 1) LED Vf 1 - 5 maximum value $\leq 29V$

Maximum value for VOUT voltage during normal operation is 32V (MIN). If Vf exceeds 29V, then the current to the DRV pin to which the LEDs are connected will drop below set values, and the brightness of the LEDs may drop.

#### 2) LED Vf1 - 5 tolerance (between each output)

(Vf 1 - 5 at IDRV=5mA) maximum value - (Vf 1 - 5 at IDRV=set values) minimum value ≤2.1V

If the LED Vf tolerance between each of the outputs exceeds the range above, then the DRV pin to which the LEDs are connected that has a large Vf may be determined to be OPEN. The current for the DRV pin that is determined to be OPEN may drop below set values, and the brightness of the LEDs may drop.



Step-up DC/DC PWM oscillating frequency fosc Ensure that oscillating frequency settings are as below. The settings range is 100kHz to 1MHz.

#### fosc (kHz) = 500 (kHz) x 12 (k $\Omega$ )/ROSC (k $\Omega$ )



#### (V) Startup inrush current control circuit

In the basic configuration diagram (refer to Figure 7) for the step-up DC/DC circuit that is configured externally on this IC, power supply VBAT and output capacitor CO are shorted with low impedance using coil L1 and diode D1. In these cases, at power up, startup inrush current (IrshA) flows into the output capacitor CO. Higher power supply voltages or precipitous rises may result in the inrush current damaging coil L1, diode D1, and condenser CO. In this IC, Pch. MOSFET (TRP) is inserted between power supply VBAT and coil L1 as is shown in Figure 8; the voltage can be gradually raised between these gate sources (the ON resistance gradually drops) and the startup inrush current can be controlled.

IVO pin are connected to GND with a constant current I ( $10\mu A$  TYP) and to the Vcc side with a 500k $\Omega$  resistor through a connection that uses an input resistor of  $3k\Omega$ . Set the voltage between gate sources at maximum 5V (TYP), and set a time period during which the voltage is lowered, at the value of the capacitor CTRP1: between Vcc, CTRP2: between TRP drain terminals) connected to the IVO pin.



Figure 7. Step-up DC/DC basic configuration diagram





Figure 8. Step-up DC/DC basic configuration diagram of this IC

Figure 9. STBY→VOUT timing diagram

#### [CTRP1, 2 settings values]

After cancellation of standby (STBY=Low $\rightarrow$ High), until the IVO pin voltage drops 3.5V from Vcc, complete charging of VOUT is required (VOUT>Vcc-0.5V).

Set values after due consideration of the characteristics of Pch. MOSFET used in TRP.

#### [VOUT short detection]

In the following 2 cases, where it is determined that VOUT has shorted to GND, etc., it will enter shutdown status (in these instances, IND=Low will be output) To restore from shutdown status, set STBY=Low once.

- If, after cancellation of standby, (STBY=Low→High), when the IVO pin voltage drops 3.5V from Vcc, VOUT voltage is VOUT<Vcc-0.5V.

- If, after VOUT voltage has completed charging, VOUT voltage is VOUT<0.5V.

Furthermore, even if not inserting Pch. MOSFET, VOUT short detection is carried out in a similar way. Accordingly, a capacitor CTRP1 is required between the IVO pin and Vcc. Please refer to [CTRP1, 2 settings values] above for CTRP1 capacitance values.

### 7. Absolute Maximum Ratings

Ensure that the following values are never exceeded at any time, whether the power is on or off.

| Item                                    | Symbol          | Condition                         | Ratings     | Unit |
|-----------------------------------------|-----------------|-----------------------------------|-------------|------|
| Power supply voltage                    | VCC             | Vcc                               | 35          | v    |
| Input voltage 1                         | VIN1            | STBY, VOUT, EN, IVO,<br>TEST1,2   | -0.3 ~ 35.0 | v    |
| Input voltage 2                         | VIN2            | VHIND, VLED, VRI, CS,<br>EIP, EIN | -0.3 ~ 6.0  | v    |
| Output voltage 1                        | VOUT1           | DRV1 to 5                         | -0.3 ~ 35.0 | v    |
| Output voltage 2                        | VOUT2           | VRO, EXT, IND, OPN1 to 5, EO      | -0.3 ~ 6.0  | v    |
|                                         | HBM             | Human Body Model                  | 2000        | v    |
| ESD (electrostatic discharge)*2         | MM              | Machine Model                     | 200         | v    |
|                                         | CDM             | Charged Device Model              | 1000        | v    |
| Power dissipation *3                    | PD              | Ta≦25℃                            | 1923        | mW   |
| Power dissipation<br>reduction raito *3 | ΔP <sub>D</sub> | Ta>25℃                            | 15.38       | mW/℃ |
| Operating temperature range             | TOPR            |                                   | -40 ~ 90    | °C   |
| Storage temperature range               | TSTG            |                                   | -55 ~ 150   | °C   |

\*2 HBM(EIAJ ED-4701 304, MIL-STD-883 3015 compliant : C=100pF, R=1.5kΩ),

MM (C=100pF, R=0Ω), CDM (EIAJ ED-4701 305 compliant)

\*3 Free Air, On-Board (SEMI42-996compliant)

See Figure 10 for a graph of power dissipation. Ensure that power consumption at each temperature stays within the range as indicated with the line on the graph.

Total power consumption:

P = main unit power consumption (with no external load) + external Nch driver power + current driver loss = (Vcc × Icc)+(Cnch × VRO × fosc) + (VDRVn × IDRVn)n=1-5



| VCC  | : Power supply voltage                     |
|------|--------------------------------------------|
| Icc  | : current consumption during operation     |
| Cnch | : gate capacitance of externally connected |
|      | Nch. MOSFET                                |
| VRO  | : 5V (5V regulator output voltage)         |

- Fosc : step-up DC/DC oscillating frequency.
- VDRVn : n channel driver voltage (n = 1 5)
- IDRVn : n channel driver current (n = 1 5)



### 8. Electrical characteristics

Unless otherwise specified:

Ta=25°C Vcc=VOUT=STBY=EN=12V, IVO=10V

DRV 1 - 5=0.8V, CS=0V, RLED=62kΩ, ROSC=12kΩ, VHIND=5V, EXT=no load

| Parameter                              | Symbol | Conditions                                                                                                            | Min | Тур | Max        | Unit |
|----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|------------|------|
| Input voltage range:                   | Vcc    | Vcc                                                                                                                   | 6   | -   | 28         | v    |
| Quiescent Current (during operation)   | ICC    | Vcc inflow current pin                                                                                                | -   | 3   | 6          | mA   |
| Quiescent Current (during standby)     | ICCS   | Vcc inflow current STBY=Low                                                                                           | -   | -   | 3          | μA   |
| 5V regulator                           |        |                                                                                                                       |     |     |            |      |
| 5V regulator output voltage            | Vro    | VRO voltage                                                                                                           | 4.6 | 5.0 | 5.4        | v    |
| Operations start-up voltage            | Vros   | Raise the VRO voltage from 0V, and measure voltage when IVO reaches 3V.                                               | -   | 4.1 | 4.6        | v    |
| Hysteresis                             | VHSro  | The VRO voltage difference between startup<br>voltage, and the VRO voltage when operation<br>halts after dropping VRO | 0.9 | 1.1 | 1.3        | v    |
| Current driver                         |        |                                                                                                                       |     |     |            |      |
| Output current range                   | Idrvr  | Current values are set by RLED                                                                                        | 30  | -   | 150        | mA   |
| Output current                         | IDRV   | DRV current. RLED= $62k\Omega^*4$                                                                                     | 95  | 100 | 105        | mA   |
| Relative accuracy between outputs      | ⊿drv   | Output current 100mA, (MAX-MIN)/AVERAGE of 5 outputs                                                                  | -   | 1   | 5          | %    |
| MIN voltage at DRV pin                 | Vdrvm  | DRV 1 to 5, EN=High                                                                                                   | 1   | 1   | 1          | v    |
| EN pulse width                         | tEN    | When EN=High. ROSC=12k $\Omega$ *5                                                                                    | 10  | -   | -          | μs   |
| VLED voltage input range               | Vled   | VLED pin.                                                                                                             | 0.6 | -   | 1.9        | v    |
| Current control range (MIN)            | SledL  | VLED=0.62V ratio to 1.24V(100%)                                                                                       | 45  | 50  | 55         | %    |
| Current control range (MAX)            | SledH  | VLED=1.86V ratio to 1.24V(100%)                                                                                       | 140 | 150 | 160        | %    |
| VLED input impedance                   | Zvled  | VLED pin                                                                                                              | 200 | 500 | 1000       | kΩ   |
| Current driver off leak                | LKdrv  | DRV pin =28V                                                                                                          | -   | 1   | 10         | ·μA  |
| Step-up DC/DC controller               |        |                                                                                                                       |     |     |            |      |
| Oscillating frequency range            | foscr  | $ROSC=6k\Omega \sim 60k\Omega$                                                                                        | 100 | -   | 1000       | kHz  |
| Oscillating freq accuracy              | fosc   | Measured at EXT pin                                                                                                   | -20 | 0   | 20         | %    |
| Maximum duty ratio                     | DT     | Measured at EXT pin<br>ROSC=12kΩ<br>DT=High period / cycle                                                            | 77  | 87  | 97         | %    |
| Maximum output voltage                 | Vout   | The VOUT voltage raised while EIP is maintained<br>regardless of DRV pin voltage.<br>(Exclude the ripple voltage)     | 32  | 33  | 34         | v    |
| FET over current detection voltage     | Vcs    | The voltage at which EXT oscillations stop when CS voltage is raised from 0V                                          | 90  | 120 | 150        | mV   |
| Startup inrush current control circuit |        |                                                                                                                       | -   | 10  | <b>a</b> ^ |      |
| IVO current                            | livo   | IVO inflow current when IVO=12V<br>The Vcc-VOUT voltage at the time DRV 1 - 5                                         | 5   | 10  | 20         | μA   |
| VOUT_OK voltage                        | Vook   | current starts to flow when VOUT voltage is<br>raised from 0V with IVO=8V                                             | 0.5 | 0.7 | 0.9        | v    |
| IVO_OK voltage                         | Vivok  | The Vcc-IVO voltage at the time IND=High→Low<br>when IVO is dropped, and with VOUT=10V                                | 3.5 | 4.0 | 4.5        | v    |
| IVO voltage                            | Vivo   | The Vcc-IVO voltage at the point IVO voltage<br>stops dropping with IVO=OPEN                                          | 4.0 | 5.0 | 5.5        | v    |
| VOUT short detection voltage           | Vos    | The VOUT voltage at the time IND=High→Low<br>when VOUT is dropped from 12V with<br>IVO=OPEN.                          | 0.5 | 1.0 | 1.5        | v    |

ſ

IR2E49Reference

| Parameter                                   | Symbol  | Conditions                                                                                                                            | Min     | Тур | Max     | Uni |
|---------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|---------|-----|---------|-----|
| Control input/output                        |         |                                                                                                                                       |         |     |         |     |
| VHIND pin input voltage range               | VHIND   | VHIND pin                                                                                                                             | 1.6     | -   | 5.5     | V   |
| STBY pin input Low level                    | VstbL   | STBYpin                                                                                                                               | -       |     | 0.2     | V   |
| STBY pin input High level                   | VstbH   | STBYpin                                                                                                                               | 2       | -   | -       | V   |
| EN pin input Low level                      | VenL    | ENpin                                                                                                                                 | -       | -   | 0.2     | V   |
| EN pin input High level                     | VenH    | ENpin                                                                                                                                 | 1.4     | -   | -       | V   |
| TEST pin input Low level                    | VIL     | TEST1, 2 pins                                                                                                                         | -       | -   | VRO*0.2 | V   |
| TEST pin input High level                   | VtlH    | TEST1, 2 pins                                                                                                                         | VRO*0.7 | -   | -       | V   |
| TEST pin input impedance                    | Ztest   | TEST 1, 2 pins<br>Calculated with TEST 1, 2=3.0Vinflow current                                                                        | 70      | 150 | 400     | kΩ  |
| ND pin output H level<br>(VHND=1.6V~5.5V)   | VindH   | During normal operation. VHIND-IND pin<br>voltage when VHIND=1.6V~5.5V and the IND<br>pin has 20µA outflow current.                   | -       | _   | 0.3     | v   |
| IND pin output L level                      | VindL   | When a VOUT short is detected (IVO=OPEN,<br>VOUT=10V). IND pin voltage when<br>VHIND=OPEN and the IND pin has 50µA inflow<br>current. | -       | -   | 0.3     | v   |
| IND pin off leak (VHIND=OPEN)               | LKind   | During normal operation (IVO=10V, VOUT=12V),<br>An inflow current when IND=5.5V.                                                      |         |     | 1       | μΑ  |
| OPN pin output H level<br>(VHIND=1.6V~5.5V) | VopnH   | During normal operation. VHIND-OPN 1 - 5 pin<br>voltage when VHIND=1.6V~5.5V and the OPN 1<br>- 5 pin has 20µA outflow current.       | -       | -   | 0.3     | v   |
| OPN pin output L level                      | VopnL   | When DRV detected as being open. OPN 1 - 5<br>pin voltage when the OPN1 -5 pins have 50µA<br>inflow current.                          | -       |     | 0.3     | v   |
| OPN pin off leak<br>(VHIND=OPEN)            | LKopn   | When VHIND=OPEN, and in normal operation,<br>An inflow current when OPN 1 - 5=5.5V.                                                   |         |     | 1       | μA  |
| Current driver output open detect           | tion    |                                                                                                                                       |         |     |         |     |
| DRVpin voltage at output open<br>detection  | Vdrvopn | The DRV(a) pin=open. DRV(b) pin voltage when<br>DRV(b) pin voltage is raised, and OPN(a) pin<br>voltage becomes Low level.*6          | 2.1     | 2.5 | 3.0     | μA  |

\*4 The accuracy of output current (IDRV) change depending on a current set value. Please refer to Figure 11.



Figure 11. Accuracy of IDRV vs Settings of IDRV

'n

\*5 Permissible MIN values for EN pulse width vary depending on ROSC values. Please refer to Figure 5 on Page 10. \*6 DRV(a) and DRV(b) pin are another pins of DRV1-5 pins. In addition, (a) such as OPN(a) and DRV(a) pin is the same number (a).

15

# IR2E49Reference

### 9. Representative characteristics



IDRV temperature dependency When at 150mA, 100mA, or 50mA









Step-up DC/DC PWM oscillating frequency ROSC dependency  $Ta=25^{\circ}C$ 

Step-up DC/DC PWM pulse maximum duty ROSC dependency  $Ta=25^{\circ}C$ 



IR2E49U6 Reference

### 17

10 Package and packing specification

[Applicability]

This specification applies to an IC package of the LEAD-FREE delivered as a standard specification.

1. Storage Conditions.

1-1. Storage conditions required before opening the dry packing.

- Normal temperature : 5~40℃
- Normal humidity : 80% (Relative humidity) max.
- Storage period : One year max.
  - \*"Humidity" means "Relative humidity"

1-2. Storage conditions required after opening the dry packing.

In order to prevent moisture absorption after opening, ensure the following storage

conditions apply:

- (1) Storage conditions for one-time soldering. (Convection reflow<sup>\*1</sup>, IR/Convection reflow.<sup>\*1</sup>)
  - Temperature :  $5 \sim 25^{\circ}$ C
  - Humidity : 60% max.
  - Period : 96 hours max. after opening.
- (2) Storage conditions for two-time soldering. (Convection reflow<sup>\*1</sup>, IR/Convection reflow.<sup>\*1</sup>)
  - a. Storage conditions following opening and prior to performing the 1st reflow.
    - Temperature :  $5 \sim 25^{\circ}$ C
    - Humidity : 60% max.
    - Period : 96 hours max. after opening.
  - b. Storage conditions following completion of the 1st reflow and prior to performing the 2nd reflow.
  - Temperature :  $5 \sim 25^{\circ}$ C
  - Humidity : 60% max.
  - Period : 96 hours max. after completion of the 1st reflow.

\*1: Air or nitrogen environment.

1-3. Temporary storage after opening.

To re-store the devices before soldering, do so only once and use a dry box or place desiccant (with a blue humidity indicator) with the devices and perform dry packing again using heat-sealing.

The storage period, temperature and humidity must be as follows :

(1) Storage temperature and humidity.

%1: External atmosphere temperature and humidity of the dry packing.

| First opening                                  | $\checkmark \qquad \qquad$ | aling <b>∢</b> ── Y ── | > Re-opening - |                   | Mounting    |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|-------------------|-------------|
| ₩1 Temperature : 5~40°C<br>Humidity : 80% max. | 5∼25℃<br>60% max.                                                                                                                                 | -Q                     | -              | 5∼25℃<br>60% max. | —— <b>O</b> |

(2) Storage period.

٠Y

• X1 + X2: Refer to Section 1-2(1) and (2)a, depending on the mounting method.

: Two weeks max.

2. Baking Condition.

- (1) Situations requiring baking before mounting.
  - Storage conditions exceed the limits specified in Section 1-2 or 1-3.
  - Humidity indicator in the desiccant was already red (pink) when opened. ( Also for re-opening.)

IR2E49U6

- (2) Recommended baking conditions.
  - Baking temperature and period :  $120 + 10 \swarrow -0^{\circ}$  for  $2 \sim 3$  hours.
  - The above baking conditions do not apply since the embossed carrier tape are not heat-resistant . Replace the devices on heat-resistant carrier .
- (3) Storage after baking.
  - After baking, store the devices in the environment specified in Section 1-2 and mount immediately.

### 3. Surface mount conditions.

The following soldering conditions are recommended to ensure device quality.

- 3-1.Soldering.
- (1) Convection reflow or IR/Convection reflow. (one-time soldering or two-time soldering in air or nitrogen environment)
  - · Temperature and period :
    - A) Peak temperature.
    - B) Heating temperature.
    - C) Preheat temperature.

250°C max.

40 to 60 seconds as 220°C It is 150 to 200°C, and is 120±30 seconds It is 1 to 3°C/seconds

Reference

- D) Temperature increase rate.Measuring point : IC package surface.
- Temperature profile :



Reference

### 19

4. Condition for removal of residual flux.

- (1) Ultrasonic washing power : 25 watts / liter max.
- (2) Washing time : Total 1 minute max.
- (3) Solvent temperature :  $15 \sim 40^{\circ}$ C

5. Package outline specification.

Refer to the attached drawing.

(Plastic body dimensions do include burr of resin.)

The contents of LEAD-FREE TYPE application of the specifications. (\*2)

6. Markings.

6-1. Marking details. (The information on the package should be given as follows.)

- (1) Product name : 2E49
- (2) Company name : S

| • • | 1 2       |               |                                                                                                |
|-----|-----------|---------------|------------------------------------------------------------------------------------------------|
| (3) | Date code |               | : (Example) YMXXX                                                                              |
|     | Y -       | →             | Denotes the production year. (The which shows years)                                           |
|     | М -       | →             | Denotes the production month. $(1 \cdot 2 \cdot \sim \cdot 8 \cdot 9 \cdot 0 \cdot N \cdot D)$ |
|     | XXX -     | $\rightarrow$ | Denotes the production ref. code (3 digit).                                                    |

### 6-2.Marking layout.

The layout is shown in the attached drawing.

(However, this layout does not specify the size of the marking character and marking position.)

\*2 The contents of LEAD-FREE TYPE application of the specifications.

| LEAD FINISH or<br>BALL TYPE                                   | LEAD-FREE TYPE<br>(Sn-2%Bi) 10μm TYP.(Min. 5μm) |
|---------------------------------------------------------------|-------------------------------------------------|
| DATE CODE                                                     | They are those with an underline.               |
| The word of "LEAD FREE"<br>is printed on the packing<br>label | Printed                                         |



# Reference

7.Packing specifications (Embossed carrier tape specifications)

This standard applies to the embossed carrier tape specifications for ICs supplied by SHARP CORPORATION. SHARP's embossed carrier tape specifications are generally based on those described in JIS C 0806 (Japanese Industrial Standard) and EIA481A.

## 7-1. Tape structure

The embossed carrier tape is made of conductive plastic. The embossed portions of the carrier tape are filled with IC packages and a top covering tape is used to enclose them.

7-2. Taping reel and embossed carrier tape size

For the taping reel and embossed carrier tape sizes, refer to the attached drawing.

7-3.IC package enclosure direction in embossed carrier tape

The IC package enclosure direction in the embossed portion relative to the direction in which the tape is pulled is indicated by an index mark on the package (indicating the No. 1 pin) shown in the attached drawing.

## 7-4. Missing IC packages in embossed carrier tape

The number of missing IC packages in the embossed carrier tape per reel should not exceed either 1 or 0.1 % of the total contained on the tape per reel, whichever is larger. There should never be more than two consecutive missing IC packages.

7-5.Tape joints

There is no joint in an embossed carrier tape.

### 7-6.Peeling strength of the top covering tape

Peeling strength must meet the following conditions.

- (1) Peeling angle at  $165 \sim 180^{\circ}$ .
- (2) Peeling speed at 300mm/min.
- (3) Peeling strength at  $0.2 \sim 0.7 \text{ N}$  ( $20 \sim 70 \text{ gf}$ ).

Top covering tape ∼180° 165° Peeling direction J7 ... -71-Drawing direction Embossed carrier tape

HAR

# Reference

#### 7-7. Packing

- (1) The top covering tape (leader side) at the leading edge of the embossed carrier tape, and the trailing edge of the embossed carrier tape, should both be held in place with paper adhesive tape at least 30 mm in length.
- (2) The leading and trailing edges of the embossed carrier tape should be left empty (with embossed portions not filled with IC packages) in the attached drawing.
- (3) The number of IC packages enclosed in the embossed carrier tape per reel should generally comply with the list given below.

| Number of IC Packages/ | Number of IC Packages/      | Number of IC Packages/       |
|------------------------|-----------------------------|------------------------------|
| Reel                   | Inner carton                | Outer carton                 |
| 2000 devices / Reel    | 2000 devices / Inner carton | 10000 devices / Outer carton |

#### 7-8.Indications

The following should be indicated on the taping reel and the packing carton.

• Part Number (Product Name) • Storage Quantity • Packed Date

• Manufacture's Name (SHARP)

Note : The IC taping direction is indicated by " EL " suffixed to the part number .

EL : Equivalent to " L " of the JIS C 0806 standard..

#### 7-9. Protection during transportation

The IC packages should have no deformation and deterioration of their electrical characteristics resulting from transportation.

#### 8.Precautions for use.

(1) Opening must be done on an anti-ESD treated workbench.

All workers must also have undergone anti-ESD treatment.

(2) The devices should be mounted within one year of the date of delivery.

22











