# Single Schmitt-Trigger Inverter The NL17SH14 is a single gate CMOS Schmitt-trigger inverter fabricated with silicon gate CMOS technology. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The NL17SH14 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the NL17SH14 to be used to interface 5 V circuits to 3 V circuits. The NL17SH14 can be used to enhance noise immunity or to square up slowly changing waveforms. ## **Features** - High Speed: $t_{PD} = 4.0 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 1.0 \mu A$ (Max) at $T_A = 25^{\circ}C$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Pin and Function Compatible with Other Standard Logic Families - Chip Complexity: FETs = 101 - These Devices are Pb-Free and are RoHS Compliant Figure 1. Pinout Figure 2. Logic Symbol ## ON Semiconductor® http://onsemi.com MARKING DIAGRAM SOT-953 CASE 527AE R = Specific Device Code M = Month Code | PIN ASSIGNMENT | | | | | | | | |----------------|--------------------|--|--|--|--|--|--| | 1 IN A | | | | | | | | | 2 | GND | | | | | | | | 3 | NC | | | | | | | | 4 | OUT $\overline{Y}$ | | | | | | | | 5 | V <sub>CC</sub> | | | | | | | ## **FUNCTION TABLE** | Input A | Output $\overline{Y}$ | |---------|-----------------------| | L | Н | | Н | L | ## ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. ## **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | DC Input Diode Current | V <sub>IN</sub> < GND | -20 | mA | | lok | DC Output Diode Current | V <sub>OUT</sub> < GND, V <sub>OUT</sub> > V <sub>CC</sub> | ±20 | mA | | l <sub>out</sub> | DC Output Source/Sink Current | | ±12.5 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | | ±25 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | | ±25 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Secon | nds | 260 | °C | | TJ | Junction Temperature Under Bias | | +150 | °C | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | >2000<br>>300<br>N/A | V | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>0</sub> | <sub>CC</sub> and Below GND at 125°C (Note 5) | ±100 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2-ounce copper trace with no air flow. - 2. Tested to EIA/JESD22-A114-A. - 3. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristics | Mi | n | Max | Unit | |------------------|------------------------------------------------------------------------------|----------------------|----|----------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | 1.6 | 55 | 5.5 | V | | V <sub>IN</sub> | Digital Input Voltage | 0.0 | 0 | 5.5 | V | | V <sub>OUT</sub> | Output Voltage | 0.0 | 0 | $V_{CC}$ | V | | T <sub>A</sub> | Operating Temperature Range | -5 | 5 | +125 | °C | | Δt / ΔV | Input Transition Rise or Fail Rate $V_{CC} = 3.3 \text{ V} = 0.00 \text{ V}$ | ± 0.3 V<br>± 0.5 V 0 | | No Limit<br>No Limit | ns/V | ## DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 3. Failure Rate vs. Time Junction Temperature ## DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> ≤ | 85°C | -55°C 1 | to 125°C | | | |-----------------|-------------------------------|--------------------------------------------------------------------------|-------------------|-----------------------|----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>T+</sub> | Positive Threshold<br>Voltage | | 3.0<br>4.5<br>5.5 | | 2.0<br>3.0<br>3.6 | 2.2<br>3.15<br>3.85 | | 2.2<br>3.15<br>3.85 | | 2.2<br>3.15<br>3.85 | V | | V <sub>T-</sub> | Negative Threshold<br>Voltage | | 3.0<br>4.5<br>5.5 | 0.9<br>1.35<br>1.65 | 1.5<br>2.3<br>2.9 | | 0.9<br>1.35<br>1.65 | | 0.9<br>1.35<br>1.65 | | V | | V <sub>H</sub> | Hysteresis Voltage | | 3.0<br>4.5<br>5.5 | 0.3<br>0.4<br>0.5 | 0.57<br>0.67<br>0.74 | 1.2<br>1.4<br>1.6 | 0.3<br>0.4<br>0.5 | 1.2<br>1.4<br>1.6 | 0.3<br>0.4<br>0.5 | 1.2<br>1.4<br>1.6 | V | | V <sub>OH</sub> | High-Level<br>Output Voltage | $V_{IN} \le V_{Tmin}$ $I_{OH} = -50 \mu A$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | ٧ | | | | $V_{IN} \leq V_{Tmin}$ $I_{OH} = -4 \text{ mA}$ $I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | | | V <sub>OL</sub> | Low-Level<br>Output Voltage | $V_{IN} \ge V_{Tmax}$ $I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | ٧ | | | | $V_{IN} \ge V_{Tmax}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent Supply<br>Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 1.0 | | 20 | | 40 | μΑ | ## AC ELECTRICAL CHARACTERISTICS (Input $t_{\text{f}} = t_{\text{f}} = 3.0 \text{ ns}$ ) | | | V <sub>cc</sub> | Test | 1 | T <sub>A</sub> = 25°C | ; | T <sub>A</sub> ≤ | 85°C | −55°C t | to 125°C | | |----------------------------------------|----------------------------------------|-----------------|--------------------------------------------------|-----|-----------------------|--------------|------------------|--------------|------------|--------------|------| | Symbol | Parameter | (V) | Conditions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay, A to $\overline{Y}$ | 3.0 to 3.6 | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 7.0<br>8.5 | 12.8<br>16.3 | 1.0<br>1.0 | 15.0<br>18.5 | 1.0<br>1.0 | 17.0<br>20.5 | ns | | | | 4.5 to 5.5 | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 4.0<br>5.5 | 8.6<br>10.6 | 1.0<br>1.0 | 10.0<br>12.0 | 1.0<br>1.0 | 11.5<br>13.5 | | | C <sub>IN</sub> | Input Capacitance | | | | 5.0 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 6) | 7.0 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. \*Includes all probe and jig capacitance. A 1 MHz square input wave is recommended for propagation delay tests. Figure 4. Switching Waveform Figure 5. Test Circuit ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | NL17SH14P5T5G | SOT-953<br>(Pb-Free) | 8000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## PACKAGE DIMENSIONS ## SOT-953 CASE 527AE **ISSUE E** #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE BASE MATERIAL. DIMENSIONS D AND E DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS, OR GATE BURRS. | | MILLIMETERS | | | | | | | | |-----|-------------|---------|------|--|--|--|--|--| | DIM | MIN | NOM | MAX | | | | | | | Α | 0.34 | 0.37 | 0.40 | | | | | | | b | 0.10 | 0.15 | 0.20 | | | | | | | C | 0.07 | 0.12 | 0.17 | | | | | | | D | 0.95 | 1.00 | 1.05 | | | | | | | Е | 0.75 | 0.80 | 0.85 | | | | | | | е | | 0.35 BS | С | | | | | | | HE | 0.95 | 1.00 | 1.05 | | | | | | | L | 0.175 REF | | | | | | | | | L2 | 0.05 | 0.10 | 0.15 | | | | | | | L3 | | | 0.15 | | | | | | ### SOLDERING FOOTPRINT\* DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, ited. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative