**Features** ### 16-Bit, Data-Acquisition System with ADC, DACs, UPIOs, RTC, Voltage Monitors, and Temp Sensor #### **General Description** The MAX1358B smart data-acquisition system (DAS) is based on a 16-bit, sigma-delta analog-to-digital converter (ADC) and system-support functionality for a microprocessor (µP)-based system. This device integrates an ADC, DACs, operational amplifiers, internal selectable-voltage reference, temperature sensors, analog switches, a 32kHz oscillator, a real-time clock (RTC) with alarm, a high-frequency-locked loop (FLL) clock, four user-programmable I/Os, an interrupt generator, and 1.8V and 2.7V voltage monitors in a single chip. The MAX1358B has dual 10:1 differential input multiplexers (muxes) that accept signal levels from 0 to AV<sub>DD</sub>. An on-chip 1x to 8x programmable-gain amplifier (PGA) allows measuring low-level signals and reduces external circuitry required. The MAX1358B operates from a single +1.8V to +3.6V supply and consumes only 1.15mA in normal mode and only 3µA in sleep mode. The MAX1358B has two DACs with one uncommitted op amp. The serial interface is compatible with either SPI<sup>TM</sup>/QSPI<sup>TM</sup> or MICROWIRE<sup>TM</sup>, and is used to power up, configure, and check the status of all functional blocks. The MAX1358B is available in a space-saving, 40-pin TQFN package and is specified over the commercial (0°C to +70°C) and the extended (-40°C to +85°C) temperature ranges. #### **Applications** Battery-Powered and Portable Devices Electrochemical and Optical Sensors Medical Instruments Industrial Control Data-Acquisition Systems #### ♦ +1.8V to +3.6V Single-Supply Operation - Multichannel, 16-Bit, Sigma-Delta ADC 10sps to 477sps Programmable Conversion Rate Self- and System Offset and Gain Calibration PGA with Gains of 1, 2, 4, or 8 Unipolar and Bipolar Modes 10-Input Differential Multiplexer - **♦ 10-Bit Force-Sense DACs** - ♦ Uncommitted Op Amps - ◆ Dual SPDT and SPST Analog Switches - Selectable References 1.25V, 2.048V, and 2.5V - **♦ Internal Charge Pump** - ♦ System Support RTC and Alarm Register Internal/External Temperature Sensor Internal Oscillator with Clock Output User-Programmable I/O and Interrupt Generator VDD Monitors - ◆ SPI/QSPI/MICROWIRE, 4-Wire Serial Interface - Space-Saving (6mm x 6mm x 0.8mm), 40-Pin TQFN Package #### Ordering Information | PART | TEMP RANGE | PIN-PACKAGE | |--------------|----------------|-------------| | MAX1358BCTL+ | 0°C to +70°C | 40 TQFN-EP* | | MAX1358BETL+ | -40°C to +85°C | 40 TQFN-EP* | +Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad. #### Pin Configuration SPI/QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp. #### **ABSOLUTE MAXIMUM RATINGS** | AV <sub>DD</sub> to AGND | 0.3V to +4V | |--------------------------------------|----------------------------------| | DV <sub>DD</sub> to DGND | 0.3V to +4V | | AV <sub>DD</sub> to DV <sub>DD</sub> | 4V to +4V | | AGND to DGND | 0.3V to +0.3V | | CLK32K to DGND | 0.3V to $(DV_{DD} + 0.3V)$ | | UPIO_ to DGND | 0.3V to +4V | | Digital Inputs to DGND | 0.3V to +4V | | Analog Inputs to AGND | | | Digital Output to DGND | 0.3V to $(DV_{DD} + 0.3V)$ | | Analog Outputs to AGND | 0.3V to $(AV_{DD} + 0.3V)$ | | CPOUT | (DV <sub>DD</sub> - 0.3V) to +4V | | | | | Continuous Current Into Any Pin | 50mA | |-------------------------------------------------------|----------------| | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | 40-Pin TQFN (derate 25.6mW/°C above + | -70°C)2051.3mW | | Operating Temperature Range | | | MAX1358BCTL+ | 0°C to +70°C | | MAX1358BETL+ | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | | | Soldering Temperature (reflow) | +260°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, external reference, f_{CLK32K} = 32.768kHz (external clock), C_{REG} = 10\mu F, C_{CPOUT} = 10\mu F, 10\mu F, between CF+ and CF-, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------|--------|---------|-----|--------| | ADC DC ACCURACY | | | • | | | • | | Noise-Free Resolution | | Data rate = 10sps, PGA gain = 2;<br>data rate = 10sps to 60sps, PGA gain = 1;<br>no missing codes, Table 1 (Note 2) | 16 | | | Bits | | Conversion Rate | | No missing codes, Table 1 | 10 | | 477 | sps | | Output Noise | | No missing codes | | Table 1 | | | | Integral Nonlinearity | INL | Unipolar mode, AV <sub>DD</sub> = 3V,<br>PGA gain = 1, data rate = 40sps | | ±0.0046 | | %FSR | | | | Uncalibrated | | ±1.0 | | | | Unipolar Offset Error (Note 3) or<br>Bipolar Zero Error (Note 2, 3) | | PGA gain = 1, calibrated,<br>T <sub>A</sub> = +25°C, data rate = 10sps | ±0.003 | | | %FSR | | Unipolar Offset-Error or Bipolar<br>Zero-Error Temperature Drift | | Bipolar | | 1 | | μV/°C | | (Note 4) | | Unipolar | | 1 | | μν/ Ο | | Gain Error (Notes 3, 5) | | Uncalibrated | | ±0.6 | | %FSR | | Gain Enoi (Notes 5, 5) | | PGA = 1, calibrated, data rate = 10sps | | ±0.003 | | /0F3N | | Gain-Error Temperature<br>Coefficient | | (Notes 4, 6) | | 2 | | ppm/°C | | DC Positive Power-Supply<br>Rejection Ratio | PSRR | PGA gain = 1, unipolar mode, measured by full-scale error with AV <sub>DD</sub> = 1.8V to 3.6V | | 85 | | dB | | ADC ANALOG INPUTS (AIN1, AII | N2) | | | | | | | DC Input Common-Mode<br>Rejection Ratio | CMRR | PGA gain = 1, unipolar mode | | 85 | | dB | #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 10\mu\text{F between CF+ and CF-, } T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ}\text{C.}) \text{ (Note 1)}$ | PARAMETER | SYMBOL | COI | NDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------------|---------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------|---------|----------------------------|--------| | Normal-Mode 60Hz Rejection<br>Ratio | | PGA gain = 1, unip<br>40sps (Note 2) | olar mode, data rate = | 100 | | | dB | | Normal-Mode 50Hz Rejection<br>Ratio | | Data rate = 10sps of unipolar mode (Not | or 40sps, PGA gain = 1,<br>te 2) | 100 | | | dB | | Absolute Input Range | | | | Vagnd | | $AV_{DD}$ | V | | Differential Input Penge | | Unipolar mode | | -0.05/<br>Gain | | V <sub>REF</sub> /<br>Gain | V | | Differential Input Range | | Bipolar mode | | -V <sub>REF</sub> /<br>Gain | | V <sub>REF</sub> /<br>Gain | V | | DC Input Current (Note 7) | | ADC not in measure enabled, $T_A \le +55^\circ$ (AV <sub>DD</sub> - 0.1V) | ement mode, mux<br>°C, inputs = +0.1V to | | | ±1 | nA | | | | $T_A = +85^{\circ}C$ | | | | ±5 | | | Input Sampling Capacitance | CIN | | | | 5 | | рF | | Input Sampling Rate | fsample | | | | 21.94 | | kHz | | External Source Impedance at Input | | | | | Table 3 | | | | FORCE-SENSE DAC (RL = 10k $\Omega$ | and C <sub>L</sub> = 200 | pF, FBA = OUTA, u | nless otherwise noted) | | | | | | Resolution | | Guaranteed monote | onic | 10 | | | Bits | | Differential Nonlinearity | DNL | Code 3D hex to 3F | F hex | | | ±1 | LSB | | Integral Nonlinearity | INL | Code 3D hex to 3FI | F hex | | | ±4 | LSB | | Offset Error | | Reference to code | 52 hex | | | ±20 | mV | | Offset-Error Tempco | | | | | 5 | | μV/°C | | Gain Error | | Excludes offset and | d voltage reference error | | | ±5 | LSB | | Gain-Error Tempco | | Excludes offset and | d reference drift | | 5.6 | | ppm/°C | | Input Leakage Current at SWA/B | | Switches open (No | tes 7, 8) | | | ±1 | nA | | | | $V_{FBA} = +0.3V$ to | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±1 | nA | | Input Leakage Current at FBA/B | | (AV <sub>DD</sub> - 0.3V) | $T_A = 0$ °C to +70°C | | | ±600 | | | | | (Note 7) | $T_A = 0$ °C to +50°C | | | ±400 | рА | | DAC Output Buffer Leakage<br>Current | | DAC buffer disabled (Note 7) | | | | ±75 | nA | | Input Common-Mode Voltage | | At FBA | | 0 | | AV <sub>DD</sub> -<br>0.35 | V | | Line Regulation | | $AV_{DD} = +1.8V \text{ to } +8$ | $AV_{DD} = +1.8V \text{ to } +3.6V, T_A = +25^{\circ}C$ | | 40 | 175 | μV/V | | Load Regulation | | I <sub>OUT</sub> = ±2mA, C <sub>L</sub> = | 1000pF (Note 2) | | | 0.5 | μV/μΑ | | Output Voltage Range | | | | Vagnd | | $AV_{DD}$ | V | #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 1$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------------------|---------------------------|-----------------------------------------------------------------------|------------------------------------------------------------|-------|-------|------------------|--------------------| | Output Slew Rate | | 52 hex to 3FF hex code falling, $R_L = 10k\Omega$ , $C_L = 10k\Omega$ | | | 50 | | V/ms | | Output-Voltage Settling Time | | 10% to 90% rising or fa | lling to ±0.5 LSB | | 65 | | μs | | January Vallance Naine | | Referred to FBA, | f = 0.1Hz to<br>10Hz | | 40 | | | | Input-Voltage Noise | | | f = 10Hz to $10kHz$ | | 100 | | μV <sub>P-</sub> P | | 0 + +0 +0 +0 +0 | | OUTA shorted to AGNE | ) | | 20 | | | | Output Short-Circuit Current | İ | OUTA shorted to AVDD | | | 18 | | <del>l</del> mA | | Input-Output SWA/SWB<br>Switch Resistance | | Between SW_ and OUT (Note 2) | _, HFCLK enabled | | | 150 | Ω | | SWA/SWB Switch Turn-On/Off<br>Time | | HFCLK enabled | | | 100 | | ns | | Power-On Time | | Excluding reference | | | 12 | | μs | | EXTERNAL REFERENCE (REF) | | | | | | | | | Input Voltage Range | | | | Vagnd | | AV <sub>DD</sub> | V | | Input Resistance | | DAC on, internal REF a | nd ADC off | | 2.5 | | МΩ | | DC Input Leakage Current | | Internal REF, DAC, and | ADC off (Note 7) | | | 100 | nA | | INTERNAL VOLTAGE REFEREN | NCE (C <sub>REF</sub> = 4 | l.7μF) | | | | | | | | | $AV_{DD} \ge +1.8V$ ,<br>$T_A = +25$ °C | | 1.213 | 1.25 | 1.288 | | | Reference Output Voltage | V <sub>REF</sub> | $AV_{DD} \ge +2.2V$ ,<br>$T_A = +25$ °C | | 1.987 | 2.048 | 2.109 | V | | | | $AV_{DD} \ge +2.7V$ ,<br>$T_A = +25$ °C | | 2.425 | 2.5 | 2.575 | | | Output-Voltage Temperature | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 25 | | | | Coefficient (Note 7) | TC | $T_A = 0$ °C to +70°C | | | 13 | | ppm/°C | | | 1 | REF shorted to AGND REF shorted to AVDD | | | 65 | | mA | | Output Short-Circuit Current | IRSC | | | | 90 | | μΑ | | Line Regulation | | | | | 25 | | μV/V | | Load Degulation | | $T_A = +25$ °C, Iso | OURCE = 0 to 500µA | | | 1.2 | μV/μΑ | | Load Regulation | on | | $V_{REF} = 1.25V$ $I_{SINK} = 0 \text{ to } 50\mu\text{A}$ | | 1.7 | | | · \_\_\_\_\_\_\_///// #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, external reference, f_{CLK32K} = 32.768kHz (external clock), C_{REG} = 10\mu F, C_{CPOUT} = 10\mu F, 10\mu F between CF+ and CF-, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 1)$ | PARAMETER | SYMBOL | COI | NDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------------------|--------|--------------------------------------------------------------------------|-----------------------------------------------|-----|-------|----------------------------|-------------------|--| | Long-Term Stability | | (Note 9) | | | 150 | | ppm/<br>1000hrs | | | Outrant Naisa Valtaga | | f = 0.1Hz to 10Hz, A | $AV_{DD} = 3V$ | | 50 | | \/ | | | Output Noise Voltage | | f = 10Hz to $10kHz$ , | $AV_{DD} = 3V$ | | 200 | | μV <sub>P-P</sub> | | | Turn-On Settling Time | | Buffer only, settle to | 0.1% of final value | | 100 | | μs | | | TEMPERATURE SENSOR | | | | | | | | | | Temperature Measurement<br>Resolution | | 10sps | | | 0.11 | | °C/LSB | | | Internal Temperature-Sensor | | External voltage reference, two- | $T_A = 0$ °C to +50°C | | ±0.5 | | °C | | | Measurement Error (Note 10) | | current method | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | ±1 | | | | | | | T <sub>A</sub> = +25°C | | | ±0.5 | | | | | External Temperature-Sensor<br>Measurement Error (Note 11) | | $T_A = 0$ °C to +50°C | | | ±0.5 | | °C | | | Wedsdreffield Error (Note 11) | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}$ | С | | ±1.0 | | | | | Temperature Measurement Noise | | | | | 0.18 | | °C <sub>RMS</sub> | | | Temperature Measurement<br>Power-Supply Rejection Ratio | | | | | 0.2 | | °C/V | | | OP AMP | .1 | 1 | | I. | | | I. | | | Input Offset Voltage | Vos | $V_{CM} = 0.5V$ | | | ±1 | ±15 | mV | | | Offset-Error Tempco | | | | | 6.2 | | μV/°C | | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 0.006 | ±1 | nA | | | | | IN1+ | $T_A = 0$ °C to +70°C | | 4 | ±300 | рА | | | Input Bias Current (Note 7) | IBIAS | | $T_A = 0$ °C to +50°C | | 2 | ±200 | РΛ | | | input bias current (Note 1) | IBIAS | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 0.025 | ±1 | nA | | | | | IN1- | $T_A = 0$ °C to +70°C | | 20 | ±600 | рА | | | | | | $T_A = 0$ °C to +50°C | | | ±400 | ρ/\ | | | Input Offset Current | los | $V_{IN1} = +0.3V$ to (A) | / <sub>DD</sub> - 0.3V) (Note 7) | | | ±1 | nA | | | Input Common-Mode Voltage<br>Range | CMVR | | | 0 | | AV <sub>DD</sub> -<br>0.35 | V | | | | | 0 ≤ V <sub>CM</sub> ≤ 75mV | | | 60 | | | | | Common-Mode Rejection Ratio | CMRR | 75mV < V <sub>CM</sub> ≤ AV <sub>DD</sub> - 0.5V, T <sub>A</sub> = +25°C | | 60 | 75 | | dB | | | | | $AV_{DD} - 0.5V \le V_{CM}$ : | ≤ AV <sub>DD</sub> - 0.35V | | 75 | | | | #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 10\mu\text{F between CF+ and CF-, } T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } Typical values are at } T_A = +25^{\circ}\text{C.}) \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDIT | TONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------------|-------------------------------------------------------------------------------|-----------------------------------------------|-------|------|------------------|-------------------| | Power-Supply Rejection Ratio | PSRR | $AV_{DD} = +1.8V \text{ to } +3.6V$ | , T <sub>A</sub> = +25°C | 76.5 | 100 | | dB | | Large-Signal Voltage Gain | Avol | 100mV ≤ V <sub>OUT</sub> ≤ AV <sub>DE</sub> | - 100mV (Note 12) | 90 | 116 | | dB | | | | | ISOURCE = 10µA | | | 0.005 | | | | | | ISOURCE = 50µA | | | 0.025 | | | | | Sourcing | ISOURCE = 100µA | | | 0.05 | | | | | 1 | I <sub>SOURCE</sub> = 500µA | | | 0.25 | | | Output-Voltage Drop (Note 2) | <b>4</b> \/ou <b>-</b> | | ISOURCE = 2mA | | | 0.5 | V | | Output-voltage Drop (Note 2) | $\Delta V_{ ext{OUT}}$ | | ISINK = 10µA | | | 0.005 | v | | | | | ISINK = 50µA | | | 0.025 | | | | | Sinking | I <sub>SINK</sub> = 100µA | | | 0.05 | | | | | | ISINK = 500µA | | | 0.25 | | | | | | I <sub>SINK</sub> = 2mA | | | 0.5 | | | Gain Bandwidth Product | GBW | Unity-gain configuration | n, C <sub>L</sub> = 1nF | | 80 | | kHz | | Phase Margin | | Unity-gain configuration | $C_L = 1nF \text{ (Note 12)}$ | | 60 | | Degrees | | Output Slew Rate | SR | C <sub>L</sub> = 200pF | | | 0.05 | | V/µs | | Input-Voltage Noise | | Unity-gain | f = 0.1Hz to 10Hz | | 50 | | 11// | | | | configuration | f = 10Hz to 10kHz | | 100 | | μV <sub>P-P</sub> | | Output Short-Circuit Current | | V <sub>OUT</sub> shorted to AGND V <sub>OUT</sub> shorted to AV <sub>DD</sub> | | | 20 | | mΛ | | Output Short-Circuit Current | | | | | 18 | | mA | | Power-On Time | | | | | 12 | | μs | | SPDT SWITCHES (SNO_, SNC_, S | SCM_, HFCL | K enabled) | | | | | | | | | V <sub>SCM</sub> _ = 0V | $T_A = 0^{\circ}C \text{ to } +50^{\circ}C$ | | | 45 | | | On-Resistance (Note 2) | Ron | $V_{SCM} = 0.5V$ | $T_A = 0$ °C to +50°C | | | 50 | Ω | | | | $V_{SCM} = 0.5V \text{ to } AV_{DD}$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 150 | | | | | $V_{SNO}$ , $V_{SNC}$ = +0.5V, | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±1 | nA | | SNO_, SNC_ Off-Leakage Current | ISNO_(OFF) ISNC_(OFF) | $+1.5V$ ; $V_{SCM} = +1.5V$ , | $T_A = 0$ °C to +70°C | | | ±600 | Aq | | | 15INC_(OFF) | +0.5V (Note 7) | $T_A = 0$ °C to +50°C | | | ±400 | рΑ | | | | V <sub>SNO_</sub> , V <sub>SNC_</sub> = +0.5V, | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±2 | | | SCM_ Off-Leakage Current | ISCM_(OFF) | $+1.5V$ ; $V_{SCM} = +1.5V$ , | $T_A = 0$ °C to +70°C | | | ±1.2 | nA | | | | +0.5V (Note 7) | $T_A = 0$ °C to +50°C | | | ±0.8 | | | SCM_ On-Leakage Current | | V <sub>SNO_</sub> , V <sub>SNC_</sub> = +0.5V, | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±2 | | | | ISCM_(ON) | +1.5V, or unconnected; | $T_A = 0$ °C to +70°C | | | ±1.2 | nA | | | | V <sub>SCM</sub> = +1.5V, +0.5V (Note 7) | $T_A = 0$ °C to +50°C | | | ±0.8 | | | Input Voltage Range | | (14010-1) | 1.77 0 0 10 100 0 | Vagnd | | AV <sub>DD</sub> | V | | Turn-On/Off Time | ton/toff | Break-before-make | | *AGND | 100 | טטייי | ns | | | יטואייטרר | Broak Bololo make | | | 100 | | 110 | 6 \_\_\_\_\_\_\_NIXI/N #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 10\mu\text{F between CF+ and CF-, } T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ}\text{C.}) \text{ (Note 1)}$ | PARAMETER | ER SYMBOL CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------|----------------------|------------------------------------------------------------------------------|-------|------|-----------|-------------------| | Input Capacitance | | SNO_, SNC_, or SCM_ = AVDD or AGND;<br>switch connected to enabled mux input | | | рF | | | CHARGE PUMP | • | | | | | | | Maximum Output Current | lout | | 10 | | | mA | | Output Valtage | | No load | 3.2 | 3.3 | 3.6 | V | | Output Voltage | | I <sub>OUT</sub> = 10mA | 3.0 | | | ] v | | Output-Voltage Ripple | | I <sub>OUT</sub> = 10mA, excluding ESR of external capacitor (Note 2) | | | 50 | mV <sub>P-P</sub> | | Load Regulation | | I <sub>OUT</sub> = 10mA, excluding ESR of external capacitor | | 15 | 20 | mV/mA | | REG Input Voltage Range | | Internal linear regulator disabled (Note 2) | 1.6 | | 1.8 | V | | REG Input Current | | Linear regulator off, charge pump off | | 3 | | nA | | CPOUT Input Voltage Range | | Charge pump disabled | 1.8 | | 3.6 | V | | CPOUT Input Leakage Current | | Charge pump disabled | | 2 | | nA | | SIGNAL-DETECT COMPARATO | R | | | | | | | | | TSEL[2:0] = 0 hex | | 0 | | | | Differential land A Data stick | | TSEL[2:0] = 4 hex | | 50 | | mV | | Differential Input-Detection Threshold Voltage | | TSEL[2:0] = 5 hex | | 100 | | | | Trinconord Voltage | | TSEL[2:0] = 6 hex | | 150 | | | | | | TSEL[2:0] = 7 hex | | 200 | | | | Differential Input-Detection<br>Threshold Error | | | | ±10 | | mV | | Common-Mode Input Voltage<br>Range | | | Vagnd | | $AV_{DD}$ | V | | Turn-On Time | | | | 45 | | μs | | VOLTAGE MONITORS | • | | • | | | • | | DV <sub>DD</sub> Monitor Supply Voltage<br>Range | | For valid reset (Note 7) | 1.4 | | 3.6 | V | | Trip Threshold (DV <sub>DD</sub> Falling) | | | 1.80 | 1.85 | 1.95 | V | | DV <sub>DD</sub> Monitor Timeout Reset<br>Period | | | | 1.5 | | S | | DVDD Monitor Hysteresis | | HYSE bit set to logic 1 | | 225 | | mV | | V <sub>DD</sub> Monitor Hysteresis | | HYSE bit set to logic 0 | | 40 | | 1110 | #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 1$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|--------------------------------|----------------------------------------------------|---------------------------|--------|---------------------------|-------| | DV <sub>DD</sub> Monitor Turn-On Time | | | | 5 | | ms | | CPOUT Monitor Supply Voltage<br>Range | | (Note 7) | 1.4 | | 3.6 | V | | CPOUT Monitor Trip Threshold | | | 2.7 | 2.8 | 2.9 | V | | CPOUT Monitor Hysteresis | | | | 35 | | mV | | CPOUT Monitor Turn-On Time | | | | 5 | | ms | | Internal Power-On Reset Voltage | | | | | 1.7 | V | | 32kHz OSCILLATOR (32KIN, 32 | KOUT) | | • | | | | | Clock Frequency | | $DV_{DD} = 2.7V$ | | 32.768 | | kHz | | Stability | | DV <sub>DD</sub> = 1.8V to 3.6V, excluding crystal | | 25 | | ppm | | Oscillator Startup Time | | | | 1500 | | ms | | Crystal Load Capacitance | | | | 6 | | рF | | LOW-FREQUENCY CLOCK INP | JT/OUTPUT ( | CLK32K) | • | | | | | Output Clock Frequency | | | | 32.768 | | kHz | | Absolute Input to Output Clock<br>Jitter | | Cycle to cycle | | 5 | | ns | | Input to Output Rise/Fall Time | | 10% to 90%, 30pF load | | 5 | | ns | | Input Duty Cycle | | | 40 | | 60 | % | | Output Duty Cycle | | | | 54 | | % | | HIGH-FREQUENCY CLOCK OU | TPUT (CLK) | | • | | | | | | | fout = ffll | 4.8660 | 4.9152 | 4.9644 | | | 51.001.15 | | fout = fFLL/2, power-up default | 2.4330 | 2.4576 | 2.4822 | MHz | | FLL Output Clock Frequency | | fout = f <sub>FLL</sub> /4 | 1.2165 | 1.2288 | 1.2411 | | | | | fout = fFLL/8 | 608.25 | 614.4 | 620.54 | kHz | | Alarah da Olarah Buran | | Cycle to cycle, FLL off | | 0.1 | | | | Absolute Clock Jitter | | Cycle to cycle, FLL on | | 0.5 | | ns | | Rise and Fall Time | t <sub>R</sub> /t <sub>F</sub> | 10% to 90%, 30pF load | | | 10 | ns | | D . O . | | f <sub>OUT</sub> = 4.9152MHz | 40 | | 60 | 0/ | | Duty Cycle | | f <sub>OUT</sub> = 2.4576MHz, 1.2288MHz, 614.4kHz | 45 | | 55 | % | | Uncalibrated CLK Frequency<br>Error | | FLL calibration not performed | | | ±35 | % | | DIGITAL INPUTS (SCLK, DIN, C | S, UPIO_, CLI | (32K) | | | | | | Input High Voltage | VIH | | 0.7 x<br>DV <sub>DD</sub> | | | V | | Input Low Voltage | VIL | | | | 0.3 x<br>DV <sub>DD</sub> | V | 8 \_\_\_\_\_\_\_/VIXI/M #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock), } C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 1$ | Input Current Input Current Input Current Input Current Input Current Input Capacitance Vin = VDGND or DVDD 4 | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | МАХ | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|---------------------------------------------------------------------------|-----|-------|------|-------| | CPOUT supply voltage | LIDIO Japut High Voltage | | DV <sub>DD</sub> supply voltage | | | | V | | DVDD supply voltage DVDD V V DVDD Supply voltage DVDD V V V DVDD Supply voltage V V V V V DVDD Supply voltage V V V V V V DVDD Supply voltage V V V V V V V V V | OPIO_ Input High Voltage | | CPOUT supply voltage | _ | | | V | | CPOUT supply voltage | LIDIO Input Low Voltago | | DV <sub>DD</sub> supply voltage | | | | V | | Input Current Input Current Input Current Input Current Input Current Input Capacitance Vin = VDGND or DVDD 4 | OPIO_ Input Low Voltage | | CPOUT supply voltage | | | | V | | Input Capacitance | Input Hysteresis | V <sub>H</sub> YS | DV <sub>DD</sub> = 3.0V | | 200 | | mV | | VIN = DVDD or VCPOUT, pullup enabled ±0.01 1 | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = V <sub>DGND</sub> or DV <sub>DD</sub> (Note 7) | | ±0.01 | ±100 | nA | | VIN = DVDD or VCPOUT or 0V, pullup disabled 1 | Input Capacitance | | $V_{IN} = V_{DGND}$ or $DV_{DD}$ | | 4 | | рF | | Dullup disabled di | | | V <sub>IN</sub> = DV <sub>DD</sub> or V <sub>CPOUT</sub> , pullup enabled | | ±0.01 | 1 | | | UPIO_ Pullup Current UPIO_ inputs are pulled up to DVDD or CPOUT with pullup enabled (Note 2) 0.1 2 5 μA DIGITAL OUTPUTS (DOUT, RESET, UPIO_, CLK32K, INT, CLK) Output Low Voltage VoL ISINK = 1mA 0.4 V Output High Voltage VOH ISOURCE = 500μA 0.8 x DVDD V DOUT Three-State Leakage Current IL ±0.01 ±1 μA DOUT Three-State Output Capacitance COUT 4.5 pF RESET Output Low Voltage VOL ISINK = 1mA 0.4 V RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage VOL ISINK = 1mA, UPIO_ referenced to DVDD 0.4 V UPIO_ Output Low Voltage VOL ISOURCE = 500μA, UPIO_ referenced to CPOUT 0.4 V UPIO_ Output High Voltage VOH ISOURCE = 4mA, UPIO_ referenced to CPOUT 0.4 V UPIO_ Output High Voltage AVDD ISOURCE = 4mA, UPIO_ referenced to CPOUT 0.4 V | UPIO_ Input Current (Note 2) | | | | | 1 | μΑ | | Output Low Voltage Vol ISINK = 1mA 0.4 V Output High Voltage Voh Isource = 500μA 0.8 x DVDD V DOUT Three-State Leakage Current IL ±0.01 ±1 μA DOUT Three-State Output Capacitance Cout 4.5 pF RESET Output Low Voltage Vol Isink = 1mA 0.4 V RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage Vol Isink = 1mA, UPIO_ referenced to DVDD 0.4 V UPIO_ Output High Voltage Voh Isource = 500μA, UPIO_ referenced to CPOUT 0.8 x DVDD V UPIO_ Output High Voltage Voh Isource = 500μA, UPIO_ referenced to VCPOUT - 0.4 V V UPOWER REQUIREMENT ANDD 1.8 3.6 V | UPIO_ Pullup Current | | UPIO_ inputs are pulled up to DV <sub>DD</sub> or | 0.1 | 2 | 5 | μΑ | | Output High Voltage VOH Isource = 500μA 0.8 x DVDD V DOUT Three-State Leakage Current IL ±0.01 ±1 μA DOUT Three-State Output Capacitance Cout 4.5 pF RESET Output Low Voltage VOL Isink = 1mA 0.4 V RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage VOL Isink = 1mA, UPIO_ referenced to DVDD 0.4 V UPIO_ Output High Voltage VOL Isource = 500μA, UPIO_ referenced to CPOUT 0.8 x DVDD V UPIO_ Output High Voltage VOH Isource = 4mA, UPIO_ referenced to DVDD 0.8 x DVDD V POWER REQUIREMENT Analog Supply Voltage Range AVDD 1.8 3.6 V | DIGITAL OUTPUTS (DOUT, RES | ET, UPIO_, C | LK32K, INT, CLK) | | | | | | Output High Voltage VOH ISOURCE = 500µA DVDD V DOUT Three-State Leakage Current L COUT Cout Cout Cout RESET Output Low Voltage VOL ISINK = 1mA Open-drain output, RESET deasserted (Note 7) UPIO_ Output Low Voltage VOL ISINK = 1mA, UPIO_ referenced to DVDD UPIO_ Output Low Voltage VOL ISOURCE = 500µA, UPIO_ referenced to CPOUT ISOURCE = 500µA, UPIO_ referenced to DVDD UPIO_ Output High Voltage VOH VOH ISOURCE = 4mA, UPIO_ referenced to CPOUT r | Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 1mA | | | 0.4 | V | | Current IL ±0.01 ±1 μA DOUT Three-State Output Capacitance COUT 4.5 pF RESET Output Low Voltage Vol. ISINK = 1mA 0.4 V RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage Vol. ISINK = 1mA, UPIO_ referenced to DVDD (SINK = 4mA, UPIO_ referenced to CPOUT) 0.4 V UPIO_ Output High Voltage Voh ISOURCE = 500μA, UPIO_ referenced to DVDD (DVDD) 0.8 x DVDD V UPIO_ Output High Voltage Voh ISOURCE = 4mA, UPIO_ referenced to CPOUT (CPOUT (CPO | Output High Voltage | Voн | ISOURCE = 500µA | | | | V | | Capacitance COUT 4.5 pF RESET Output Low Voltage VOL ISINK = 1mA 0.4 V RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage VOL ISINK = 1mA, UPIO_ referenced to DVDD 0.4 V ISINK = 4mA, UPIO_ referenced to CPOUT 0.8 x DVDD V UPIO_ Output High Voltage VOH ISOURCE = 500μA, UPIO_ referenced to DVDD VCPOUT OUT OUT OUT OUT OUT OUT OUT OUT OUT | DOUT Three-State Leakage<br>Current | IL | | | ±0.01 | ±1 | μΑ | | RESET Output Leakage Current Open-drain output, RESET deasserted (Note 7) 0.1 μA UPIO_ Output Low Voltage VOL ISINK = 1mA, UPIO_ referenced to DVDD 0.4 V ISINK = 4mA, UPIO_ referenced to CPOUT 0.4 V ISOURCE = 500μA, UPIO_ referenced to DVDD 0.8 x DVDD V ISOURCE = 4mA, UPIO_ referenced to CPOUT VCPOUT - 0.4 V POWER REQUIREMENT Analog Supply Voltage Range AVDD 1.8 3.6 V | DOUT Three-State Output<br>Capacitance | Соит | | | 4.5 | | pF | | Vol | RESET Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 1mA | | | 0.4 | V | | UPIO_ Output Low Voltage Vol ISINK = 4mA, UPIO_ referenced to CPOUT 0.4 UPIO_ Output High Voltage Voh ISOURCE = 500μA, UPIO_ referenced to DVDD 0.8 x DVDD ISOURCE = 4mA, UPIO_ referenced to CPOUT VCPOUT - 0.4 POWER REQUIREMENT Analog Supply Voltage Range AVDD 1.8 3.6 V | RESET Output Leakage Current | | 1 ' | | | 0.1 | μΑ | | ISINK = 4mA, UPIO_ referenced to CPOU1 | | ., | ISINK = 1mA, UPIO_ referenced to DVDD | | | 0.4 | | | | UPIO_ Output Low Voltage | VOL | ISINK = 4mA, UPIO_ referenced to CPOUT | | | 0.4 | V | | ISOURCE = 4mA, UPIO_ referenced to | UDIO O LI LIVI I MILI | ., | , | | | | ., | | Analog Supply Voltage Range AV <sub>DD</sub> 1.8 3.6 V | UPIO_ Output High Voltage | VOH | | | | | V | | | POWER REQUIREMENT | | | 1 | | | | | Digital Supply Voltage Range DVDD 1.8 3.6 V | Analog Supply Voltage Range | AV <sub>DD</sub> | | 1.8 | | 3.6 | V | | | Digital Supply Voltage Range | DV <sub>DD</sub> | | 1.8 | | 3.6 | V | #### **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, V_{REF} = +1.25V, \text{ external reference, } f_{CLK32K} = 32.768kHz \text{ (external clock)}, C_{REG} = 10\mu\text{F, } C_{CPOUT} = 10\mu\text{F, } 10$ | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|-----|-------| | | | Everything on, charge pump unloaded, no digital pins, sinking/sourcing current, e.g., RST, | $AV_{DD} = DV_{DD} = 3.6V$ | | 1.2 | 2.0 | | | Total Supply Current (Note 2) | Імах | UPIO_, and CLK32K,<br>max internal temp-<br>sensor current, clock<br>output buffers<br>unloaded, ADC at<br>477sps | $AV_{DD} = DV_{DD} = 2.7V$ | | 1.15 | 1.4 | mA | | | INORMAL | All on except charge pump and temp<br>sensor, ADC at 477sps, CLK output buffer<br>enabled, clock output buffers unloaded | | | 1.15 | 1.5 | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | $AV_{DD} = DV_{DD} = 2.7V$ | | 3.0 | 5.2 | | | Sleep-Mode Supply Current | loi eed | TA = -40 C to +65 C | $AV_{DD} = DV_{DD} = 3.6V$ | | | 6.7 | | | (IAVDD + IDVDD) | ISLEEP | T <sub>A</sub> = 125°C | $AV_{DD} = DV_{DD} = 2.7V$ | | 3.0 | | μΑ | | | | $T_A = +25^{\circ}C$ | $AV_{DD} = DV_{DD} = 3.6V$ | · | 4.5 | · | | | Shutdown Supply Current | ISHDN | All off | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 2.5 | μΑ | | (IAVDD + IDVDD) | IOUDIN | 7 (11 ()11 | $T_A = +25^{\circ}C$ | | 1.2 | | μΑ | - **Note 1:** Devices are production tested at $T_A$ = room temperature. Specifications to $T_A$ = -40°C and $T_A$ = +85°C are guaranteed by design. - Note 2: Guaranteed by design or characterization. - **Note 3:** The offset and gain errors are corrected by self-calibration or system calibration. For accurate calibrations, perform calibration at the lowest rate. The calibration error is therefore in the order of peak-to-peak noise for the selected rate. - **Note 4:** Eliminate drift errors by recalibration at the new temperature. - Note 5: The gain error excludes reference error, offset error (unipolar), and zero error (bipolar). - Note 6: Gain-error drift does not include unipolar-offset drift or bipolar zero-error drift. It is effectively the drift of the part if zero-scale error is removed. - **Note 7:** These specifications are obtained from characterization during design or from initial product evaluation. Not production tested or guaranteed. - **Note 8:** $V_{OUTA} = +0.5V$ or +1.5V, $V_{SWA} = +1.5V$ or +0.5V, $T_A = 0$ °C to +50°C. - **Note 9:** Long-term stability is characterized using five to six parts. The bandgaps are turned on for 1000hrs at room temperature with the parts running continuously. Daily measurements are taken and any obvious outlying data points are discarded. - **Note 10:** Temperature error is the difference in the calculated temperature using the internal circuit vs. measurements made using precision external voltage and current meters. The same diode and diode equation are used for both measurements. - Note 11: All the stated temperature accuracies assume that 1) the external diode characteristic is precisely known (i.e., ideal) and 2) the ADC reference voltage is exactly equal to 1.25V. Any variations to this known reference characteristic and voltage caused by temperature, loading, or power supply results in errors in the temperature measurement. The actual temperature calculation is performed externally by the μC. - Note 12: Values based on simulation results and are not production tested or guaranteed. Table 1. Output Noise (Notes 13 and 14) | DATE (ana) | OUTPUT NOISE (μV <sub>RMS</sub> ) | | | | | | | | | | | |------------|-----------------------------------|----------|----------|----------|--|--|--|--|--|--|--| | RATE (sps) | GAIN = 1 | GAIN = 2 | GAIN = 4 | GAIN = 8 | | | | | | | | | 10 | 1.75 | 1.75 | 1.75 | 1.75 | | | | | | | | | 40 | 2.92 | 2.92 | 2.92 | 2.92 | | | | | | | | | 50 | 3.23 | 3.23 | 3.23 | 3.23 | | | | | | | | | 60 | 3.60 | 3.60 | 3.60 | 3.60 | | | | | | | | | 200 | 56.06 | 56.06 | 56.06 | 56.06 | | | | | | | | | 240 | 102.36 | 102.36 | 102.36 | 102.36 | | | | | | | | | 400 | 587.06 | 587.06 | 587.06 | 587.06 | | | | | | | | | 477 | 951.07 | 951.07 | 951.07 | 951.07 | | | | | | | | **Note 13:** $V_{REF} = +1.25V$ , bipolar mode, $V_{IN} = 1.24912V$ , PGA gain = 1, $T_{A} = +25$ °C. Note 14: Assume ±3 sigma peak-to-peak variation; noise-free resolution means no code flicker at given bits' LSB. Table 2. Peak-to-Peak Resolution | DATE (one) | PEAK-TO-PEAK RESOLUTION (BITS) | | | | | | | | | | |------------|--------------------------------|----------|----------|----------|--|--|--|--|--|--| | RATE (sps) | GAIN = 1 | GAIN = 2 | GAIN = 4 | GAIN = 8 | | | | | | | | 10 | 17.57 | 16.57 | 15.57 | 14.57 | | | | | | | | 40 | 16.83 | 15.83 | 14.83 | 13.83 | | | | | | | | 50 | 16.68 | 15.68 | 14.68 | 13.68 | | | | | | | | 60 | 16.53 | 15.53 | 14.53 | 13.53 | | | | | | | | 200 | 12.57 | 11.57 | 10.57 | 9.57 | | | | | | | | 240 | 11.70 | 10.70 | 9.70 | 8.70 | | | | | | | | 400 | 9.18 | 8.18 | 7.18 | 6.18 | | | | | | | | 477 | 8.48 | 7.48 | 6.48 | 5.48 | | | | | | | Table 3. Maximum External Source Impedance Without 16-Bit Gain Error | PARAMETER | EXTERNAL CAPACITANCE (pF) | | | | | | | | | | |--------------------------|---------------------------|----|-----|-----|------|------|--|--|--|--| | PARAMETER | 0 (Note 15) | 50 | 100 | 500 | 1000 | 5000 | | | | | | Resistance (k $\Omega$ ) | 350 | 60 | 30 | 10 | 4 | 1 | | | | | Note 15: 2pF parasitic capacitance is assumed, which represents pad and any other parasitic capacitance. #### TIMING CHARACTERISTICS (Figures 1 and 19) $(AV_{DD} = DV_{DD} = +1.8V \text{ to } +3.6V, \text{ external } V_{REF} = +1.25V, f_{CLK32K} = 32.768kHz \text{ (external clock)}, C_{REG} = 10\mu\text{F}, C_{CPOUT} = 10\mu\text{F}, 10\mu\text{F} \text{ between CF+ and CF-, } T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ}\text{C.}) \text{ (Note 1)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------|----------------------------------------------------------------------------------------|-----|------|-----|-------| | SCLK Operating Frequency | fsclk | | 0 | | 10 | MHz | | SCLK Cycle Time | tcyc | | 100 | | | ns | | SCLK Pulse-Width High | tсн | | 40 | | | ns | | SCLK Pulse-Width Low | tCL | | 40 | | | ns | | DIN to SCLK Setup | tDS | | 30 | | | ns | | DIN to SCLK Hold | tDH | | 0 | | | ns | | SCLK Fall to DOUT Valid | tDO | C <sub>L</sub> = 50pF, Figure 2 | | | 40 | ns | | CS Fall to DOUT Enable | t <sub>DV</sub> | C <sub>L</sub> = 50pF, Figure 2 | | | 48 | ns | | CS Rise to DOUT Disable | tTR | C <sub>L</sub> = 50pF, Figure 2 | | | 48 | ns | | CS to SCLK Rise Setup | tcss | | 20 | | | ns | | CS to SCLK Rise Hold | tcsh | | 0 | | | ns | | DV <sub>DD</sub> Monitor Timeout Period | tDSLP | (Note 16) | | 1.5 | | S | | Wake-Up (WU) Pulse Width | twu | Minimum pulse width required to detect a wake-up event | | 1 | | μs | | Shutdown Delay | t <sub>DPU</sub> | The delay for SHDN to go high after a valid wake-up event | | 1 | | μs | | LIFOLK Turn On Times (Nests 0) | | The turn-on time for the high-frequency clock and FLL (FLLE = 1) (Note 17) | | | 10 | ms | | HFCLK Turn-On Time (Note 2) | t <sub>DFON</sub> | If FLLE = 0, the turn-on time for the high-frequency clock (Notes 7, 18) | | | 10 | μs | | CRDY to INT Delay | t <sub>DFI</sub> | The delay for CRDY to go low after the HFCLK clock output has been enabled (Note 19) | | 7.82 | | ms | | HFCLK Disable Delay | tDFOF | The delay after a shutdown command has asserted and before HFCLK is disabled (Note 20) | | 1.95 | | ms | | SHDN Assertion Delay | tDPD | (Note 21) | | 2.93 | | ms | - Note 16: The delay for the sleep voltage monitor output, RESET, to go high after V<sub>DD</sub> rises above the reset threshold. This is largely driven by the startup of the 32kHz oscillator. - Note 17: FLLE is gated by an AND function with three inputs—the external RESET signal, the internal DV<sub>DD</sub> monitor output, and the external SHDN signal. The time delay is timed from the internal LOV<sub>DD</sub> going high or the external RESET going high, whichever happens later. HFCLK always starts in the low state. - Note 18: If FLLE = 0, the internal signal CRDY is not generated by the FLL block and INT or INT is deasserted. - Note 19: CRDY is used as an interrupt signal to inform the $\mu$ C that the high-frequency clock has started. Only valid if FLLE = 1. - **Note 20:** tDFOF gives the $\mu C$ time to clean up and go into sleep-override mode properly. - **Note 21:** topp is greater than the HFCLK delay to clean up before losing power. Figure 1. Detailed Serial-Interface Timing Figure 2. DOUT Enable and Disable Time Load Circuits #### **Typical Operating Characteristics** (DVDD = AVDD = 1.8V, V\_{REF} = +1.25V, C\_{CPOUT} = 10 $\mu$ F, TA = +25 $^{\circ}$ C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_{A}$ = +25°C, unless otherwise noted.) #### \_Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, VBFF = +1.25V, CCPOUT = 10µF, TA = +25°C, unless otherwise noted.) #### **Typical Operating Characteristics (continued)** $(DV_{DD} = AV_{DD} = 1.8V, V_{REF} = +1.25V, C_{CPOUT} = 10\mu F, T_A = +25^{\circ}C, unless otherwise noted.)$ TEMPERATURE (°C) TEMPERATURE (°C) #### Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_A$ = +25°C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (DV<sub>DD</sub> = AV<sub>DD</sub> = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_{A}$ = +25°C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_{A}$ = +25°C, unless otherwise noted.) 10 TEMPERATURE (°C) 35 1s/div Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_{A}$ = +25°C, unless otherwise noted.) # MAX13581 ### 16-Bit, Data-Acquisition System with ADC, DACs, UPIOs, RTC, Voltage Monitors, and Temp Sensor #### Typical Operating Characteristics (continued) $(DV_{DD} = AV_{DD} = 1.8V, V_{REF} = +1.25V, C_{CPOUT} = 10\mu F, T_A = +25^{\circ}C, unless otherwise noted.)$ Typical Operating Characteristics (continued) (DVDD = AVDD = 1.8V, VBFF = +1.25V, CCPOUT = 10µF, TA = +25°C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (DV<sub>DD</sub> = AV<sub>DD</sub> = 1.8V, $V_{REF}$ = +1.25V, $C_{CPOUT}$ = 10 $\mu$ F, $T_{A}$ = +25°C, unless otherwise noted.) **CHARGE-PUMP OUTPUT RESISTANCE** #### CHARGE-PUMP OUTPUT-VOLTAGE RIPPLE vs. OUTPUT CURRENT #### Pin Description | PIN | NAME | FUNCTION | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CLK | Clock Output. Default is 2.457MHz output clock for the µC. | | 2 | UPIO2 | User-Programmable Input/Output 2. See the UPIO2_CTRL Register section for functionality. | | 3 | UPIO3 | User-Programmable Input/Output 3. See the UPIO3_CTRL Register section for functionality. | | 4 | UPIO4 | User-Programmable Input/Output 4. See the UPIO4_CTRL Register section for functionality. | | 5 | DOUT | Serial-Data Output. Data is clocked out on SCLK's falling edge. High impedance when $\overline{\text{CS}}$ is high, when UPIO/SPI pass-through mode is enabled, DOUT mirrors the state of UPIO1. | | 6 | SCLK | Serial-Clock Input. Clocks data in and out of the serial interface. | | 7 | DIN | Serial-Data Input. Data is clocked in on SCLK's rising edge. | | 8 | CS | Active-Low Chip-Select Input. Data is not clocked into DIN unless $\overline{CS}$ is low. When $\overline{CS}$ is high, DOUT is high impedance. High impedance when $\overline{CS}$ is high; when UPIO/SPI pass-through mode is enabled, DOUT mirrors the state of UPIO1. | | 9 | INT | Programmable Active-High/Low Interrupt Output. ADC, UPIO wake-up, alarm, and voltage-monitor events. | | 10 | CLK32K | 32kHz Clock Input/Output. Outputs 32kHz clock for the µC. Can be programmed as an input by enabling the IO32E bit to accept an external 32kHz input clock. The RTC, PWM, and watchdog timer always use the internal 32kHz clock derived from the 32kHz crystal. | | 11 | RESET | Active-Low, Open-Drain Reset Output. Remains low while DV <sub>DD</sub> is below the 1.8V voltage threshold and stays low for a timeout period (t <sub>DSLP</sub> ) after DV <sub>DD</sub> rises above the 1.8V threshold. RESET also pulses low when the watchdog timer times out and holds low during POR until the 32kHz oscillator stabilizes. | | 12 | 32KOUT | 32kHz Crystal Output. Connect an external 32kHz watch crystal between 32KIN and 32KOUT. | | 13 | 32KIN | 32kHz Crystal Input. Connect an external 32kHz watch crystal between 32KIN and 32KOUT. | | 14 | SNO1 | Analog Switch 1 Normally Open Terminal. Analog input to mux. | | 15 | SCM1 | Analog Switch 1 Common Terminal. Analog input to mux. | | 16 | SNC1 | Analog Switch 1 Normally Closed Terminal. Analog input to mux (open on POR). | | 17 | SNO2 | Analog Switch 2 Normally Open Terminal. Analog input to mux. | | 18 | SCM2 | Analog Switch 2 Common Terminal. Analog input to mux (open on POR). | | 19 | SNC2 | Analog Switch 2 Normally Closed Terminal. Analog input to mux. | | 20 | OUT1 | Amplifier 1 Output. Analog input to mux. | | 21 | IN1- | Amplifier 1 Inverting Input. Analog input to mux. | | 22 | IN1+ | Amplifier 1 Noninverting Input | #### \_\_Pin Description (continued) | PIN | NAME | FUNCTION | |-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 23 | SWA | DACA SPST Shunt Switch Input. Connects to OUTA through an SPST switch. | | 24 | FBA | DACA Force-Sense Feedback Input. Analog input to mux. | | 25 | OUTA | DACA Force-Sense Output. Analog input to mux. | | 26 | AGND | Analog Ground | | 27 | AV <sub>DD</sub> | Analog Supply Voltage. Also ADC reference voltage during AV <sub>DD</sub> measurement. Bypass to AGND with 10µF and 0.1µF capacitors in parallel as close to the pin as possible. | | 28 | SWB | DACB SPST Shunt Switch Input. Connects to OUTB through an SPST switch. | | 29 | FBB | DACB Force-Sense Feedback Input. Analog input to mux. | | 30 | OUTB | Force-Sense DACB Ouput. Analog input to mux. | | 31 | AIN2 | Analog Input 2. Analog input to mux. Inputs have internal programmable current source for external temperature measurement. | | 32 | AIN1 | Analog Input 1. Analog input to mux. Inputs have internal programmable current source for external temperature measurement. | | 33 | REF | Reference Input/Output. Output of the reference buffer amplifier or external reference input. Disabled at power-up to allow external reference. Reference voltage for ADC and DACs. | | 34 | REG | Linear Voltage-Regulator Output. Charge-pump-doubler input voltage. Bypass REG with a 10µF capacitor to DGND for charge-pump regulation. | | 35 | CF- | | | 36 | CF+ | Charge-Pump Flying Capacitor Terminals. Connect an external 10µF (typ) capacitor between CF+ and CF | | 37 | CPOUT | Charge-Pump Output. Connect an external 10µF (typ) reservoir capacitor between CPOUT and DGND. There is a low threshold diode between DV <sub>DD</sub> and CPOUT. When the charge pump is disabled, CPOUT is pulled up within 300mV (typ) of DV <sub>DD</sub> . | | 38 | DV <sub>DD</sub> | Digital Supply Voltage. Bypass to DGND with 10µF and 0.1µF capacitors in parallel as close to the pin as possible. | | 39 | DGND | Digital Ground. Also ground for cascaded linear voltage regulator and charge-pump doubler. | | 40 | UPIO1 | User-Programmable Input/Output 1. See the UPIO1_CTRL Register for functionality. | | _ | EP | Exposed Pad. Leave unconnected or connect to AGND. | #### **Detailed Description** The MAX1358B DAS features a multiplexed differential 16-bit ADC, 10-bit force-sense DACs, an RTC with an alarm, a selectable bandgap voltage reference, a signal-detect comparator, 1.8V and 2.7V voltage monitors, and wake-up control circuitry, all controlled by a 4-wire serial interface (see Figure 3 for the functional diagram). The DAS directly interfaces to various sensor outputs and, once configured, provides the stimulus, signal conditioning, and data conversion, as well as $\mu P$ support. See the *Applications* section for sample MAX1358B applications. The 16-bit ADC features programmable continuous conversion rates as shown in Table 4, and gains of 1, 2, 4, and 8 (Table 5) to suit applications with different power Figure 3. Functional Diagram and dynamic range constraints. The force-sense DAC provides 10-bit resolution for precise sensor applications. The ADC and DACs both utilize a low-drift 1.25V internal bandgap reference for conversions and full-scale range setting. The RTC has a 138-year range and provides an alarm function that can be used to wake up the system or cause an interrupt at a predefined time. The power-supply voltage monitor detects when DVDD falls below a trip threshold voltage of +1.8V and asserts RESET. The MAX1358B uses a 4-wire serial interface to communicate directly among SPI, QSPI, or MICROWIRE devices for system configuration and readback functions. #### Analog-to-Digital Converter (ADC) The MAX1358B includes a sigma-delta ADC with programmable conversion rate, a PGA, and a dual 10:1 input mux. When performing continuous conversions at 10sps or single conversions at the 40sps setting (effectively 10sps due to four sample sigma-delta settling), the ADC has 16-bit noise-free resolution. The noise-free resolution drops to 10 bits at the maximum sampling rate of 477sps. Differential inputs support unipolar (between 0 and VREF) and bipolar (between ±VREF) modes of operation. **Note:** Avoid combinations of input signal and PGA gains that exceed the reference range at the ADC input. The ADOU bit in the STATUS register indicates if the ADC has overranged or underranged. Zero-scale and full-scale calibrations remove offset and gain errors. Direct access to gain and zero-scale calibration registers allows system-level offset and gain calibration. The zero-scale adjustment register allows intentional positive offset skewing to preserve unipolar-mode resolution for signals that have a slight negative offset (i.e., unipolar clipping near zero can be removed). Perform ADC calibration whenever the ADC configuration, temperature, or AVDD changes. The ADC-done status can be programmed to provide an interrupt on INT or on any UPIO\_. #### PGA Gain An integrated PGA provides four selectable gains (+1V/V, +2V/V, +4V/V, and +8V/V) to maximize the dynamic range of the ADC. Bits GAIN1 and GAIN0 set the gain (see the *ADC Register* for more information). The PGA gain is implemented in the digital filter of the ADC. #### **ADC Modulator** The MAX1358B performs analog-to-digital conversions using a single-bit, 3rd-order, switched-capacitor sigmadelta modulator. The sigma-delta modulation converts the input signal into a digital pulse train whose average duty cycle represents the digitized signal information. The pulse train is then processed by a digital decimation filter. The modulator provides 2nd-order frequency shaping of the quantization noise resulting from the single-bit quantizer. The modulator is fully differential for maximum signal-to-noise ratio and minimum susceptibility to power-supply noise. #### **Signal-Detect Comparator** INT asserts (and remains asserted) within 30µs when the differential voltage on the selected analog inputs exceeds the signal-detect comparator trip threshold. The signal-detect comparator's differential input trip threshold (i.e., offset) is user selectable and can be programmed to the following values: 0mV, 50mV, 100mV, 150mV, or 200mV. #### **Analog Inputs** The ADC provides two external analog inputs: AIN1 and AIN2. The rail-to-rail inputs accept differential or single-ended voltages, or external temperature-sensing diodes. The unused op amps, switches, or DAC inputs and output pins can also be used as rail-to-rail analog inputs if the associated function is disabled. #### **Analog Input Protection** Internal protection diodes clamp the analog inputs to AV<sub>DD</sub> and AGND and allow the channel input to swing from (AGND - 0.3V) to (AV<sub>DD</sub> + 0.3V). For accurate conversions near full scale, the inputs must not exceed AV<sub>DD</sub> by more than 50mV or be lower than AGND by 50mV. If the inputs exceed (AGND - 0.3V) to (AV<sub>DD</sub> + 0.3V), limit the current to 50mA. #### **Analog Mux** The MAX1358B includes a dual 10:1 mux for the positive and negative inputs of the ADC. Figure 3 illustrates which signals are present at the inputs of each mux for the MAX1358B. The MUXP[3:0] and MUXN[3:0] bits of the MUX register select the input to the ADC and the signal-detect comparator (Tables 8 and 9). See the MUX register description in the *Register Definitions* section for multiplexer functionality. The POL bit of the ADC register swaps the polarity of mux output signals to the ADC. #### **Digital Filtering** The MAX1358B contains an on-chip digital lowpass filter that processes the data stream from the modulator using a $sinc^4$ (sinx/x)<sup>4</sup> response. The $sinc^4$ filter has a settling time of four output data periods (4 x 200ms). The MAX1358B has 25% overrange capability built into the modulator and digital filter: $$H(f) = \left[ \frac{1}{N} \frac{SIN\left(N\pi \frac{f}{f_m}\right)}{SIN\left(\pi \frac{f}{f_m}\right)} \right]^4$$ Figure 4 shows the filter frequency response. The sinc<sup>4</sup> characteristic -3dB cutoff frequency is 0.228 times the first notch frequency. The output data rate for the digital filter corresponds with the positioning of the first notch of the filter's frequency response. The notches of the sinc<sup>4</sup> filter are repeated at multiples of the first notch frequency. The sinc<sup>4</sup> filter provides an attenuation of better than 100dB at these notches. For example, 50Hz is equal to five times the first notch frequency and 60Hz is equal to six times the first notch frequency. Figure 4. Filter Frequency Response #### Force-Sense DAC The MAX1358B incorporates two 10-bit force-sensing DACs. The DACs' reference voltage sets the full-scale range. Program the DACA\_OP register using the serial interface to set the output voltages of the DAC at OUTA. Connecting resistors in a voltage-divider configuration between OUTA, FBA, and GND sets a different closed-loop gain for the output amplifier (see the *Applications Information* section). The DAC output amplifier typically settles to $\pm 0.5$ LSB from a full-scale transition within 65µs (unity gain and loaded with $10k\Omega$ in parallel with 200pF). Loads of less than $1k\Omega$ could degrade performance. See the *Typical Operating Characteristics* for the source-and-sink capability of the DAC output. The MAX1358B features a software-programmable shutdown mode for the DAC. Power down DACA or DACB independently or simultaneously by clearing the DAE and DBE bits (see the *DACA\_OP Register and DACB\_OP Register* sections). DAC output OUTA and OUTB go high impedance when powered down. The DACs are normally powered down at power-on reset. #### **Charge Pump** The charge pump provides > 3V at CPOUT with a maximum 10mA load. Enable the charge pump through the PS\_VMONS register. The charge pump is powered from DV<sub>DD</sub>. See Figures 5 and 6 for block diagrams of the charge pump and linear regulator. The charge pump is disabled at power-on reset. An internal clock drives the charge-pump clock and ADC clock. The charge pump delivers a maximum 10mA of current to external devices. The droop and the ripple depend on the clock frequency (fCLK = 32.768kHz/2), switch resistances (RSWITCH = $5\Omega$ ), and the external capacitors ( $10\mu F$ ) along with their respective ESRs, as shown below. $$V_{DROOP} = I_{OUT}R_{OUT}$$ $$R_{OUT} = \frac{1}{f_{CLK}C_F} + 2R_{SWITCH} + 4ESR_{C_F} + ESR_{C_{CPOUT}}$$ $$V_{RIPPLE} = \frac{I_{OUT}}{f_{CLK}C_{CPOUT}} + 2I_{OUT}ESR_{C_{CPOUT}}$$ Figure 5. Linear-Regulator Block Diagram Figure 6. Charge-Pump Block Diagram #### **Voltage Supervisors** The MAX1358B provides voltage supervisors to monitor DV<sub>DD</sub> and CPOUT. The first supervisor monitors the DV<sub>DD</sub> supply voltage. RESET asserts and sets the corresponding LDVD status bit when DVDD falls below the 1.8V threshold voltage. When the DVDD supply voltage rises above the threshold during power-up, RESET deasserts after a nominal 1.5s timeout period to give the crystal oscillator time to stabilize. Set the threshold hysteresis using the HYSE bit of the PS\_VMONS register. See the PS\_VMONS Register section for configuring hysteresis. There is no separate voltage monitor for AVDD, but the analog supply is covered by the DVDD monitor in many applications where DVDD and AVDD are externally connected together. Multiple supply applications where AVDD and DVDD are not connected together require a separate external voltage monitor for AVDD. See Figure 7 for a block diagram of the DV<sub>DD</sub> voltage supervisor. The second voltage monitor tracks the charge-pump output voltage, CPOUT. If CPOUT falls below the 2.7V threshold, a corresponding register status bit (LCPD) is set to flag the condition. The CPOUT monitor output can also be mapped to the interrupt generator and output on INT. The CPOUT monitor can be used as a 3V AVDD monitor in applications where the charge pump is disabled and CPOUT is connected to AVDD. AVDD must be greater or equal to DVDD when CPOUT is used to monitor AVDD. See Figure 8 for a block diagram of the CPOUT voltage supervisor. #### Interrupt Generator (INT) The interrupt generator provides an interrupt to an external $\mu$ C. The source of the interrupt is generated by the status register and can be masked and unmasked through the IMSK register. CRDY is unmasked by default, and INT is active-high at power-on reset. INT is programmable as active-high and active-low. Possible sources include a rising or falling edge of UPIO\_, an RTC alarm, an ADC conversion completion, or the voltage-supervisor outputs. The interrupt causes INT to assert when configured as an interrupt output. Figure 7. DVDD Voltage-Supervisor Block Diagram Figure 8. CPOUT Voltage-Supervisor Block Diagram #### **Crystal Oscillator** The on-chip oscillator requires an external crystal (or resonator) connected between 32KIN and 32KOUT with a 32.768kHz operating frequency. This oscillator is used for the RTC, alarm, PWM, watchdog, charge pump, and FLL. In any crystal-based oscillator circuit, the oscillator frequency is sensitive to the capacitive load (C<sub>L</sub>). C<sub>L</sub> is the capacitance that the crystal needs from the oscillator circuit and not the capacitance of the crystal. The input capacitance across 32KIN and 32KOUT is 6pF. Choose a crystal with a 32.768kHz oscillation frequency and a 6pF capacitive load such as the C-002RX32-E from Epson Crystal. Using a crystal with a $C_L$ that is larger than the load capacitance of the oscillator circuit causes the oscillator to run faster than the specified nominal frequency of the crystal or to not start up. See Figures 9 and 10 for block diagrams of the crystal oscillator and the CLK32K I/O. #### Real-Time Clock (RTC) The integrated RTC provides the current time information from a 32-bit counter and subsecond counts from an 8-bit ripple counter. An internally generated reference clock of 256Hz (derived from the 32.768kHz crystal) drives the 8-bit subsecond counter. An overflow of the 8-bit subsecond counter inputs a 1Hz clock to increment the 32-bit second counter. The RTC 32-bit second counter is translatable to calendar format with firmware. All 40 bits (32-bit second counter and 8-bit subsecond counter) must be clocked in or out for valid data. The RTC and the 32.768kHz crystal oscillator consume less than $1\mu A$ when the rest of the device is powered down. #### Time-of-Day Alarm Program the AL\_DAY register with a 20-bit value, which corresponds to a time 1s to 12 days later than the current time with a 1s resolution. The alarm status bit, ALD, asserts when the 20 bits of the AL\_DAY register matches the 20 LSBs of the 32-bit second counter. The ADE bit automatically clears when the time-of-day alarm trips. The time-of-day alarm causes the device to exit sleep mode. #### Watchdog Enable the watchdog timer by writing a 1 to the WDE bit in the CLK\_CTRL register. After enabling the watchdog timer, the device asserts RESET for 250ms, if the watchdog address register is not written every 500ms. Due to the asynchronous nature of the watchdog timer, the watchdog timeout period varies between 500ms and 750ms. Write a 0 to the WDE bit to disable the watchdog timer. See Figure 11 for a block diagram of the watchdog timer. #### **High-Frequency Clock** An internal oscillator and an FLL are used to generate a $4.9152 MHz \pm 1\%$ high-frequency clock. This clock and derivatives are used internally by the ADC, analog switches, and PWM. This clock signal outputs to CLK. When the FLL is enabled, the high-frequency clock is locked to the 32.768kHz reference. If the FLL is disabled, the high-frequency clock is free-running. At power-up, the CLK pin defaults to a 2.4576MHz clock output, which is compatible with most $\mu$ Cs. See Figure 12 for a block diagram of the high-frequency clock. #### User-Programmable I/Os The MAX1358B provides four digital programmable I/Os (UPIO1-UPIO4). Configure UPIOs as logic inputs or outputs using the UPIO control register. Configure the internal pullups using the UPIO setup register, if required. At power-up, the UPIOs are internally pulled up to DVDD. UPIO\_ outputs can be referenced to DVDD or CPOUT. See the UPIO\_\_CTRL Register and UPIO\_SPI Register sections for more details on configuring the UPIO\_ pins. Figure 9. 32kHz Crystal-Oscillator Block Diagram Figure 10. CLK32K I/O Block Diagram Figure 11. Watchdog Timer Block Diagram Figure 12. High-Frequency Clock and FLL Block Diagram Program each UPIO1-UPIO4 as one of the following: - General-purpose input - Power-mode control - Analog switch (SPST) and SPDT control input - ADC data-ready output - General-purpose output - PWM output - Alarm output - SPI pass-through ### Internal and External (Remote) Temperature Sensors An internal transistor or a remote transistor (or diode) is used with the ADC and a programmable current source to measure the ambient temperature. Depending on the method, either two or four currents are passed through the PN junction. The voltage across the PN junction is measured at each current. For each current, the voltage across a series resistor is also measured. Measuring the voltage across the resistor allows the user to determine the precise current ratios. A microcontroller can then use the diode equation to calculate the temperature. The four-current method eliminates errors caused by parasitic resistance in series with the diode, which increases the apparent voltage across the PN junction. When measuring temperature using the internal transistor for a sensor, the two-current method is usually adequate although the four-current method can also be used. Refer to Application Note 4296: Measuring Temperature with the MAX1358 Data Acquisition System for details on the measurement procedure. Figure 13. Temperature-Sensor Measurement Block Diagram The temperature equations for the two-current and fourcurrent methods are as follows: Two-current method: $T = q(V_{BE2} - V_{BE1})/(n k ln(V_{R2}/V_{R1}))$ Four-current method: T = q(VBE2 + VBE3 - VBE1 - VBE4)/(n k ln((VR2 x VR3)/(VR1 x VR4)) where T is the temperature in degrees Kelvin, VBEX is the base to emitter voltage at current X, VRX is the voltage across the current-sensing resistor at current X, q is the charge on an electron, k is Boltzmann's constant, and n is the ideality factor for the diode. From a practical standpoint, it is easiest to combine all the constants into one constant that also includes the voltage resolution of the ADC in unipolar mode. This requires introducing the term VREF, which is the reference voltage of the ADC. An N prefix on a term indicates that it is the integer value read directly from the ADC. Two-current method: $T = 0.1771 \times VREF(NVBE2 - NVBE1)/In(NVR2/NVR1)$ Four-current method: T = 0.1771 x VREF((NVBE2 + NVBE3 - NVBE1 - NVBE4)/In(NVR2 x NVR3/NVR1/NVR4) The natural log function (In) is eliminated from the calculation by using an approximation. Due to the small part-to-part variation in current ratios, this approximation is extremely accurate. Two-current method without an In function: $T = 0.1771 \times V_{REF}(N_{VBE2} - N_{VBE1})/(2.7081 + 2_(N_{VR2}/N_{VR1} - 15)/(N_{VR2}/N_{VR1} + 15)$ Four-current method without an In function: T = 0.1771 x VREF(NVBE2 + NVBE3 - NVBE1 - NVBE4)/(2.0794 + 2(NVR2 x NVR3/NVR1/NVR4 - 8)/ (NVR2 x NVR3/NVR1/NVR4 + 8) $q = electron charge = 1.60219 \times 10^{-19} coulombs$ n = diode ideality = 1.000 (typ) k = Boltzmann's constant = 1.3807 x 10-23 Joules/Kelvin I1 = Nominal current (4μA) $I2 = Nominal current ng (60 \mu A)$ I3 = Nominal current (64µA) I4 = Nominal current (120μA) To convert the measured temperature in Kelvin to degrees Celsius, the following formula is used: $^{\circ}C = K - 273.15$ For the external temperature measurement, a transistor such as the **2N3904** is recommended. #### **Voltage Reference and Buffer** An internal 1.25V bandgap reference has a buffer with a selectable 1.0V/V, 1.638V/V, or 2.0V/V gain, resulting in nominally 1.25V, 2.048V, or 2.5V reference voltage at REF. The ADC and DACs use this reference voltage. The state of the internal voltage reference output buffer at POR is disabled so it can be driven, at REF, with an external reference between AGND and AVDD. The MAX1358B reference has an initial tolerance of $\pm 1\%$ . Program the reference buffer through the serial interface. Bypass REF with a 4.7µF capacitor to AGND. ### **Uncommitted Operational Amplifiers (Op Amps)** The MAX1358B includes one op amp. The op amp features rail-to-rail outputs, near rail-to-rail inputs, and has an 80kHz (1nF load) input bandwidth. The DACA\_OP (DACB\_OP) register controls the power state of the op amps. When powered down, the outputs of the op amps is high impedance. #### Single-Pole/Double-Throw (SPDT) Switches The MAX1358B provides two uncommitted SPDT switches. Each switch has a typical $35\Omega$ on-resistance. Control the switches through the SW\_CTRL register, the PWM output, and/or a UPIO port configured to control the switches (UPIO1–UPIO4\_CTRL register). #### **Pulse-Width Modulator (PWM)** A single 8-bit PWM is available for various system tasks such as LCD bias control, sensor bias voltage trim, buzzer drive, and duty-cycled sleep-mode power-control schemes. PWM input clock sources include the 4.9512MHz FLL output, the 32kHz clock, and frequency-divided versions of each. Although most $\mu$ Cs have built-in PWM functions, the MAX1358B PWM is more flexible by allowing the UPIO outputs to be driven to DVDD or regulated CPOUT logic-high voltage levels. For duty-cycled power-control schemes, use the 32kHz-derived input clock. The PWM output is available independent of $\mu$ C power state. The FLL is typically disabled in sleep-override mode. #### Serial Interface The MAX1358B features a 4-wire serial interface consisting of a chip select (CS), serial clock (SCLK), data in (DIN), and data out (DOUT). CS must be low to allow data to be clocked into or out of the device. DOUT is high impedance while $\overline{\text{CS}}$ is high. The data is clocked in at DIN on the rising edge of SCLK. Data is clocked out at DOUT on the falling edge of SCLK. The serial interface is compatible with SPI modes CPOL = 0. CPHA = 0 and CPOL = 1, CPHA = 1. A write operation to the MAX1358B takes effect on the last rising edge of SCLK. If $\overline{\text{CS}}$ goes high before the complete transfer, the write is ignored. Every data transfer is initiated by the command byte. The command byte consists of a start bit (MSB), R/W bit, and 6 address bits. The start bit must be 1 to perform data transfers to the device. Zeros clocked in are ignored. For SPI pass-through mode, see the UPIO\_SPI Register section. An address byte identifies each register. Table 4 shows the complete register address map for this family of DAS. Figures 14, 15, and 16 provide timing diagrams for read and write commands. Figure 14. Serial-Interface Register Write with 8-Bit Control Word, Followed by a Variable Length Data Write Figure 15. Serial-Interface Register Read with 8-Bit Control Word, Followed by a Variable Length Data Read Figure 16. Performing an ADC Conversion (DRDY Function Can Be Accessed at UPIO Pins) ### **Register Definitions Table 4. Register Address Map** | REGISTER | REGISTER CTA ADR<5:0> D<39:0>, D<23:0>, D<15:0> OR D<7:0> | | | | | | | | | | | | | | | | | |------------|-----------------------------------------------------------|----------------|---|---|------|----------|----------|-----|------------------|-----------------|--------------|---------|------------------|----------------|-------------|----------|--| | NAME | START | CTL<br>(R/W) | | | ADD: | | | | | D<3 | i9:0>, D< | | D<15:0><br>ATA) | OR D<7:0 | > | | | | ADC | 1 | R/W | 0 | 0 | 0 | 0 | 0 | Х | ADCE | STRT<br>ATE<2:0 | BIP | POL | CONT<br>MODE<2 | ADCREF | GAIN-<br>X | <1:0> | | | MUX | 1 | R/W | 0 | 0 | 0 | 0 | 1 | S | MUXP<3:0> | | | | IVIODE | MUXN<3 | 1 | | | | DATA | 1 | R | 0 | 0 | 0 | 1 | 0 | X | | | | | | | | | | | OFFSET CAL | 1 | R/W | 0 | 0 | 0 | 1 | 1 | X | | | | | T<23:0> | | | | | | GAIN CAL | 1 | R/W | 0 | 0 | 1 | 0 | 0 | X | | | | | <23:0> | | | | | | RESERVED | 1 | R/W | 0 | 0 | 1 | 0 | 1 | X | | | Res | | Do not u | se | | | | | DACA_OP | 1 | R/W | 0 | 0 | 1 | 1 | 0 | X | DAE | DBE | OP1E | Х | X<br>A<7:0> | X | DACA | ACA<9:8> | | | DACB_OP | 1 | R/W | 0 | 0 | 1 | 1 | 1 | Х | DAE | DBE | OP1E | Х | Х | Х | DACB<9:8> | | | | | | 5.44 | | | | | | ., | DEE. | | LAGEE | | 3<7:0> | T05 | | | | | REF_SDC | 1 | R/W | 0 | 1 | 0 | 0 | 0 | X | REFV∢ | <1:U> | AOFF | AON | SDCE | ISE | L<2:0> | | | | AL_DAY | 1 | R/W | 0 | 1 | 0 | 0 | 1 | X | | ASEC< | <3:0> | ASEC | <19:4> | X | Х | Х | | | RESERVED | 1 | R/W | 0 | 1 | 0 | 1 | 0 | Х | Reserved. Do not | | | | Do not u | se. | | | | | CLK_CTRL | 1 | R/W | 0 | 1 | 0 | 1 | 1 | Х | AWE | ADE | Х | RWE | RTCE | OSCE | | HFCE | | | _ | | · | | | | <u> </u> | <u> </u> | ↓ | CK | SEL<2:0 | )> | | CK32E | CLKE | INTP | WDE | | | RTC | 1 | R/W | 0 | 1 | 1 | 0 | 0 | X | | | | | <31:0><br><7:0> | | | | | | | | | | | | | | | PWME | F. | SEL<2:0: | | SWAH | SWAL | SWBH | SWRI | | | PWM_CTRL | 1 | R/W | 0 | 1 | 1 | 0 | 1 | X | SPD1 | SPD2 | X | Х | X | X | Х | Х | | | PWM_THTP | 1 | R/W | 0 | 1 | 1 | 1 | 0 | X | | | | | H<7:0><br>P<7:0> | | | | | | WATCHDOG | 1 | $\overline{W}$ | 0 | 1 | 1 | 1 | 1 | X | Х | Х | Х | X | X | Χ | Х | Х | | | NORM_MD | 1 | $\overline{W}$ | 1 | 0 | 0 | 0 | 0 | Х | Х | Χ | Х | Х | Х | Χ | Х | Х | | | SLEEP | 1 | W | 1 | 0 | 0 | 0 | 1 | Х | Х | Χ | Х | Х | Х | Χ | Х | Х | | | SLEEP_CFG | 1 | R/W | 1 | 0 | 0 | 1 | 0 | SLP | SOSCE | SCK32E | SPWME | SHDN | Х | Χ | Х | Х | | | UPIO4_CTRL | 1 | R/W | 1 | 0 | 0 | 1 | 1 | Х | | UP4MD | <3:0> | | PUP4 | SV4 | ALH4 | LL4 | | | UPIO3_CTRL | 1 | R/W | 1 | 0 | 1 | 0 | 0 | Х | | UP3MD | <3:0> | | PUP3 | SV3 | ALH3 | LL3 | | | UPIO2_CTRL | 1 | R/W | 1 | 0 | 1 | 0 | 1 | Х | | UP2MD | <3:0> | | PUP2 | SV2 | ALH2 | LL2 | | | UPIO1_CTRL | 1 | R/W | 1 | 0 | 1 | 1 | 0 | Х | | UP1MD | <3:0> | | PUP1 | SV1 | ALH1 | LL1 | | | UPIO_SPI | 1 | R/W | 1 | 0 | 1 | 1 | 1 | Х | UP4S | UP3S | UP2S | UP1S | Х | Х | Х | Х | | | SW_CTRL | 1 | R/W | 1 | 1 | 0 | 0 | 0 | Х | SWA | SWB | SPDT1 | <1:0> | SPD1 | 72<1:0> | Х | Х | | | TEMP_CTRL | 1 | R/W | 1 | 1 | 0 | 0 | 1 | X | IMUX- | | IVAL< | | Х | Χ | X | Х | | | RESERVED | 1 | R | 1 | 1 | 0 | 1 | 0 | Х | | | Res | served. | Do not u | | 1 | | | | IMSK | 1 | R/W | 1 | 1 | 0 | 1 | 1 | Х | MLDVD | MLCPD<br>MUPR | | MSDC | MCRDY | MADD<br>MUPF<4 | MALD<br>:1> | Х | | | RESERVED | 1 | R/W | 1 | 1 | 1 | 0 | 0 | Х | | | | served. | Do not u | | | | | | PS_VMONS | 1 | R/W | 1 | 1 | 1 | 0 | 1 | X | LDOE | CPE | | | HYSE | RSTE | Х | Х | | | RESERVED | 1 | R/W | 1 | 1 | 1 | 1 | 0 | Х | | | | | Do not u | | | | | | STATUS | 1 | R | 1 | 1 | 1 | 1 | 1 | Х | LDVD | LCPD<br>UPR< | ADOU<br>4:1> | SDC | CRDY | ADD<br>UPF<4: | ALD<br>1> | Х | | X = Don't care. ### Register Bit Descriptions ADC Register (Power-On State: 0000 0000 0000 00XX) | MSB | | | | | | LS | В | |------|-----------|-----|-----|------|--------|-------|-------| | ADCE | STRT | BIP | POL | CONT | ADCREF | GAIN- | <1:0> | | | RATE<2:0> | | | Χ | Х | | | The ADC register configures the ADC and starts a conversion. **ADCE:** ADC power-enable bit. ADCE = 1 powers up the ADC, and ADCE = 0 powers down the ADC. **STRT:** ADC start bit. STRT = 1 resets the registers inside the ADC filter and initiates a conversion or calibration. The conversion begins immediately after the 16th ADC control bit is clocked by the rising edge of SCLK. The initial conversion requires four conversion cycles for valid output data. If CONT = 0 when STRT is asserted, the ADC stops after a single conversion and holds the result in the DATA register. If CONT = 1 when STRT is asserted, the ADC performs continuous conversions at the rate specified by the RATE<2:0> bits until CONT is deasserted or ADCE is deasserted, powering down the ADC. The STRT bit is automatically deasserted after the initial conversion is complete (four conversion cycles; the ADC status bit ADD in the STATUS register asserts). The current ADC configurations are not affected if the ADC register is written with STRT = 0. This allows the ADC and mux configurations to be updated simultaneously with the S bit in the MUX register. **BIP:** Unipolar/bipolar bit. Set BIP = 0 for unipolar mode and BIP = 1 for bipolar mode. Unipolar-mode data is unsigned binary format and bipolar is two's complement. See the *ADC Transfer Functions* section for more details. **POL:** Polarity flipper bit. POL = 1 flips the polarity of the differential signal to the ADC and the input to the signal-detect comparator (SDC). POL = 0 sets the positive mux output to the positive ADC and SDC inputs, and the negative mux output to the negative ADC and SDC inputs. POL = 1 sets the positive mux output to the negative ADC and SDC inputs, and the negative mux output to the positive ADC and SDC inputs. **CONT:** Continuous conversion bit. CONT = 1 enables continuous conversions following completion of the first conversion or calibration(s) initiated by the STRT or S bit. Set CONT = 0 while asserting the STRT bit, or prior to asserting the S bit to perform a single conversion or to prevent conversions following a calibration. Set CONT = 0 to abort continuous conversions already in progress. When the ADC is stopped in this way, the last complete conversion result remains in the DATA register and the internal ADC state information is lost. Asserting the CONT bit does not restart the ADC, but results in continuous conversions once the ADC is restarted with the STRT or S bit. **ADCREF:** ADC reference source bit. Set ADCREF = 0 to select REF as the ADC reference. Set ADCREF = 1 to select AV<sub>DD</sub> as the ADC reference. To measure the AV<sub>DD</sub> voltage without having to attenuate the supply voltage, select REF and AGND as the differential inputs to the ADC, with POL = 0 and while ADCREF = 1. **GAIN<1:0>:** ADC gain-setting bits. These two bits select the gain of the ADC as shown in Table 5. Table 5. Setting the Gain of the ADC | GAIN SETTING (V/V) | GAIN1 | GAIN0 | |--------------------|-------|-------| | 1 | 0 | 0 | | 2 | 0 | 1 | | 4 | 1 | 0 | | 8 | 1 | 1 | Table 6a. Setting the ADC Conversion Rate\* | CONTINUOUS<br>CONVERSION<br>RATE (sps) | SINGLE<br>CONVERSION<br>RATE (sps) | RATE2 | RATE1 | RATE0 | |----------------------------------------|------------------------------------|-------|-------|-------| | 10 | 2.5 | 0 | 0 | 0 | | 40 | 10 | 0 | 0 | 1 | | 50 | 12.5 | 0 | 1 | 0 | | 60 | 15 | 0 | 1 | 1 | | 200 | 50 | 1 | 0 | 0 | | 240 | 60 | 1 | 0 | 1 | | 400 | 100 | 1 | 1 | 0 | | 477 | 128 | 1 | 1 | 1 | Table 6b. Actual ADC Conversion Rates | NOMINAL<br>CONTINUOUS<br>CONVERSION<br>RATE (sps) | DECIMATION<br>RATIO | ACTUAL<br>CONTINUOUS<br>CONVERSION<br>RATE (sps) | |---------------------------------------------------|---------------------|--------------------------------------------------| | 10 | 1096 | 10.01 | | 40 | 274 | 40.04 | | 50 | 220 | 49.87 | | 60 | 183 | 59.95 | | 200 | 55 | 199.48 | | 240 | 46 | 238.51 | | 400 | 27 | 406.35 | | 477 | 23 | 477.02 | <sup>\*</sup>Calculate the ADC sampling rate using the following equation: $$f_S = \frac{f_{HFCLK}}{448 \times \text{decimation ratio}}$$ where fHFCLK = 4.9152MHz nominally. **RATE<2:0>:** ADC conversion-rate-setting bits. These three bits set the conversion rate of the ADC as shown in Table 6. The initial conversion requires four conversion cycles for valid data, and subsequent conversions require only one cycle (if CONT = 1). A full-scale input change can require up to five cycles for valid data if the digital filter is not reset with the STRT or S bit. MODE<2:0>: Conversion-mode bits. These three bits determine the type of conversion for the ADC as shown in Table 7. When the ADC finishes an offset calibration and/or gain calibration, the MODE<2:0> bits clear to 0 hex, the ADD bit in the STATUS register asserts, and an interrupt asserts on INT (or UPIO\_ if programmed as DRDY) if MADD is unmasked. Perform a gain calibration after achieving the desired offset (calibrated or not). If an offset and gain calibration are performed together (MODE<2:0> = 7 hex), the offset calibration is performed first followed by the gain calibration, and the μC is interrupted by INT (or UPIO\_ if programmed as DRDY) if MADD is unmasked only upon completion of both offset and gain calibration. After power-on or calibration, the ADC does not begin conversions until initiated by the user (see the ADCE and STRT bit descriptions in this section and see the S bit descriptions in the MUX Register section). See the GAIN CAL Register and OFFSET CAL Register sections for details on system calibration. **Table 7. Setting the ADC Conversion Mode** | CONVERSION MODE | MODE2 | MODE1 | MODE0 | |-------------------------------------|-------|-------|-------| | Normal | 0 | 0 | 0 | | System Offset Calibration | 0 | 0 | 1 | | System Gain Calibration | 0 | 1 | 0 | | Normal | 0 | 1 | 1 | | Normal | 1 | 0 | 0 | | Self-Offset Calibration | 1 | 0 | 1 | | Self-Gain Calibration | 1 | 1 | 0 | | Self-Offset and Gain<br>Calibration | 1 | 1 | 1 | MUX Register (Power-On State: 0000 0000) | | MSB | | | | | | | LSB | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | S (ADR0) | MUXP3 | MUXP2 | MUXP1 | MUXP0 | MUXN3 | MUXN2 | MUXN1 | MUXN0 | The MUX register configures the positive and negative mux inputs and can start an ADC conversion. **S (ADR0):** Conversion start bit. The S bit is the LSB of the MUX register address byte. S=1 resets the registers inside the ADC filter and initiates a conversion or calibration. The conversion begins immediately after the eighth MUX register data bit, when S=1 and when writing to the MUX register. This allows the new MUX and ADC register settings to take effect simultaneously for a new conversion, if STRT = 0 during the last write to the ADC register. If the S bit is asserted and the command is a read from the MUX register, the conversion starts immediately after the S bit (ADR0) is clocked in by the rising edge of SCLK. Read the MUX register with S=1 for the fastest method of initiating a conversion because only 8 bits are required. The subsequent MUX register read is valid, but can be aborted by raising $\overline{CS}$ with no harmful side effects. The initial conversion requires four conversion cycles for valid output data. If CONT = 0 and S=1, the ADC stops after a single conversion and holds the result in the DATA register. If CONT = 1 and S=1, the ADC performs continuous conversions at the rate Table 8. Selecting the Positive MUX Inputs | POSITIVE MUX<br>INPUT | MUXP3 | MUXP2 | MUXP1 | MUXP0 | |-----------------------|-------|-------|-------|-------| | AIN1 | 0 | 0 | 0 | 0 | | SNO1 | 0 | 0 | 0 | 1 | | FBA | 0 | 0 | 1 | 0 | | SCM1 | 0 | 0 | 1 | 1 | | FBB | 0 | 1 | 0 | 0 | | SNC1 | 0 | 1 | 0 | 1 | | IN1- | 0 | 1 | 1 | 0 | | TEMP+ | 0 | 1 | 1 | 1 | | REF | 1 | 0 | 0 | 0 | | AGND | 1 | 0 | 0 | 1 | | Open | 1 | 0 | 1 | Х | | Open | 1 | 1 | Χ | Х | X = Don't care specified by the RATE<2:0> bits until CONT deasserts or ADCE deasserts, powering down the ADC. When a conversion initiates using the S bit, the STRT bit asserts and deasserts automatically after the initial conversion completes. Writing to the MUX register with S = 0 causes the MUX settings to change immediately and the ADC continues in its prior state with its settings unaffected. When the ADC is powered down, MUX inputs are open. **MUXP<3:0>:** MUX positive input bits. These four bits select one of 10 inputs from the positive MUX to go to the positive output of the MUX as shown in Table 8. Any writes to the MUX register take effect immediately once the LSB (MUXNO) is clocked by the rising edge of SCLK. **MUXN<3:0>** MUX negative input bits. These four bits select one of 10 inputs from the negative MUX to go to the negative output of the MUX as shown in Table 9. Any writes to the MUX register take effect immediately once the LSB (MUXN0) is clocked by the rising edge of SCLK. The DATA register contains the data from the most recently completed conversion. The OFFSET CAL register contains the 24-bit data of the most recently completed offset calibration. Table 9. Selecting the Negative MUX Inputs | NEGATIVE<br>MUX INPUT | MUXN3 | MUXN2 | MUXN1 | MUXN0 | |-----------------------|-------|-------|-------|-------| | TEMP- | 0 | 0 | 0 | 0 | | SNO2 | 0 | 0 | 0 | 1 | | OUTA | 0 | 0 | 1 | 0 | | SCM2 | 0 | 0 | 1 | 1 | | OUTB | 0 | 1 | 0 | 0 | | SNC2 | 0 | 1 | 0 | 1 | | OUT1 | 0 | 1 | 1 | 0 | | AIN2 | 0 | 1 | 1 | 1 | | REF | 1 | 0 | 0 | 0 | | AGND | 1 | 0 | 0 | 1 | | Open | 1 | 0 | 1 | Х | | Open | 1 | 1 | Х | Х | X = Don't care. ### DATA Register (Power-On State: 0000 0000 0000 0000) | MSB | | | | | | | | |-------|-------|-------|-------|-------|-------|------|------| | ADC15 | ADC14 | ADC13 | ADC12 | ADC11 | ADC10 | ADC9 | ADC8 | | | | | | | | | LSB | | ADC7 | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADC1 | ADC0 | **ADC<15:0>** Analog-to-digital conversion data bits. These 16 bits are the results from the most recently completed conversion. The data format is unsigned, binary for unipolar mode, and two's complement for bipolar mode. ### OFFSET CAL Register (Power-On State: 0000 0000 0000 0000 0000) | MSB | | | | | | | | |----------|----------|----------|----------|----------|----------|----------|----------| | OFFSET23 | OFFSET22 | OFFSET21 | OFFSET20 | OFFSET19 | OFFSET18 | OFFSET17 | OFFSET16 | | | | | | | | | | | OFFSET15 | OFFSET14 | OFFSET13 | OFFSET12 | OFFSET11 | OFFSET10 | OFFSET9 | OFFSET8 | | | | | | | | | LSB | | OFFSET7 | OFFSET6 | OFFSET5 | OFFSET4 | OFFSET3 | OFFSET2 | OFFSET1 | OFFSET0 | **OFFSET<23:0>:** Offset-calibration bits. The data format is two's complement and is subtracted from the ADC output before being written to the DATA register. The offset calibration allows input offset errors between VREF ±50% to be corrected in unipolar or bipolar mode. The MAX1358B can perform system offset calibration or self-offset calibration. Self-calibration performs a cal- ibration for the entire signal path. See the *ADC Calibration* section for more details. The ADC input voltage range specifications must always be obeyed, and the OFFSET CAL register effectively offsets the ADC digital scale to a "zero" value determined by the calibration. ### GAIN CAL Register (Power-On State: 1000 0000 0000 0000 0000) | MSB | | | | | | | | |--------|--------|--------|--------|--------|--------|--------|--------| | GAIN23 | GAIN22 | GAIN21 | GAIN20 | GAIN19 | GAIN18 | GAIN17 | GAIN16 | | | | | | | | | | | GAIN15 | GAIN14 | GAIN13 | GAIN12 | GAIN11 | GAIN10 | GAIN9 | GAIN8 | | | | | | | | | LSB | | GAIN7 | GAIN6 | GAIN5 | GAIN4 | GAIN3 | GAIN2 | GAIN1 | GAIN0 | **GAIN<23:0>:** Gain-calibration bits. The data format is unsigned binary with 23 bits to the right of the decimal point and scales the ADC output before being written to the DATA register. The gain calibration allows full-scale errors between -VREF/2 and +VREF/2 to be corrected in unipolar mode and full-scale errors between (+50% x VREF) and (+200% x VREF) in unipolar or bipolar mode. The MAX1358B can perform system gain calibration or self-gain calibration. Self-calibration performs a calibra- tion for offsets in the ADC, and system calibration performs a calibration for the entire signal path. See the *ADC Calibration* section for more details. The ADC input voltage range specifications must always be obeyed, and the GAIN CAL register effectively scales the ADC digital output to a full-scale value determined by the calibration. The usable gain-calibration range is limited to less than the full GAIN CAL register digital-scaling range by the internal noise of the ADC. ### DACA OP Register (Power-On State: 000X XX00 0000 0000) | MSB | | | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------| | DAE | DBE | OP1E | X | X | X | DACA9 | DACA8 | | | | | | | | | LSB | | DACA7 | DACA6 | DACA5 | DACA4 | DACA3 | DACA2 | DACA1 | DACA0 | Writing to the DACA\_OP output register updates DACA on the rising SCLK edge of the LSB data bit. The output voltage can be calculated as follows: where $V_{REF}$ is the reference voltage for the DAC, and N is the integer value of the DACA<9:0> output register. The output buffer is in unity gain. The DACA data is 10 bits long and right justified. **DAE:** DACA enable bit. Set DAE = 1 to power up the DACA and the DACA output buffer in the MAX1358B. **DBE:** DACB enable bit. Set DBE = 1 to power up the DACB and the DACB output buffer in the MAX1358B. This bit is mirrored in the DACB\_OP register. **OP1E:** OP1 power-enable bit. Set OP1E = 1 to power up OP1 in the MAX1358B. This bit is mirrored in the DACB\_OP register. DACA<9:0>: DACA data bits. ### DACB\_OP Register (Power-On State: 000X XX00 0000 0000) | MSB | | | | | | | | |-----|-----|------|---|---|---|---|-----| | DAE | DBE | OP1E | X | X | X | X | X | | | | | | | | | LSB | | Χ | X | Χ | X | Х | Χ | X | X | Writing to the DACB\_OP output register updates DACB on the rising SCLK edge of the LSB. The output voltage can be calculated as follows: ### VOUTB = $VREF \times N/2^{10}$ where $V_{REF}$ is the reference voltage for the DAC, and N is the integer value of DACB<9:0> output register. The output buffer is in unity gain. The DACB data is 10 bits long and right justified. **DAE:** DACA enable bit. Set DAE = 1 to power up DACA and the DACA output buffer in the MAX1358B. This bit is mirrored in the DACA\_OP register. **DBE:** DACB enable bit. Set DBE = 1 to power up DACB and the DACB output buffer in the MAX1358B. This bit is mirrored in the DACA\_OP register. **OP1E:** OP1 power-enable bit. Set OP1E = 1 to power up OP1 in the MAX1358B. This bit is mirrored in the DACA\_OP register. DACB<9:0>: DACB data bits. REF\_SDC Register (Power-On State: 0000 0000) | MSB | | | | | | | LSB | |-------|-------|------|-----|------|-------|-------|-------| | REFV1 | REFV0 | AOFF | AON | SDCE | TSEL2 | TSEL1 | TSEL0 | The REF\_SDC register contains bits to control the reference voltage and signal-detect comparator. **REFV<1:0>:** Reference buffer voltage gain and enable bits. Enables the output buffer, and sets the gain and the voltage at the REF pin as shown in Table 10. Poweron state is off to enable an external reference to drive the REF pin without contention. **AOFF:** ADC and DAC/op-amp power-off bit. This bit provides a method for turning off several analog functions with a single write. Setting AOFF = 1 deasserts the ADCE in the ADC register and the DAE, DBE, and OP1E bits in the DACA\_OP and DACB\_OP registers, powering down these analog blocks. Setting AOFF = 0 has no effect. The AON bit has priority when both AON and AOFF bits are asserted. Most of the analog functions can be disabled with a single write to the REF\_SDC register by using AOFF, REFV<1:0>, and SDCE. Table 10. Setting the Reference Output Voltage | REFERENCE<br>BUFFER GAIN<br>(V/V) | REF OUTPUT<br>VOLTAGE (V) | REFV1 | REFV0 | |-----------------------------------|-----------------------------------|-------|-------| | Disabled | Off (High<br>Impedance<br>at REF) | 0 | 0 | | 1.0 | 1.25 | 0 | 1 | | 1.638 | 2.048 | 1 | 0 | | 2.0 | 2.5 | 1 | 1 | **AON:** ADC and DAC/op-amp power-on bit. This bit provides a method of turning on several analog functions with a single write. Setting AON = 1 asserts the ADCE bit in the ADC register and DAE, DBE, and OP1E bits in the DACA\_OP and DACB\_OP register, powering up these blocks. Setting AON = 0 has no effect. The AON bit has priority when both AON and AOFF bits are asserted. Most of the analog functions can be enabled with a single write to the REF\_SDC register using AON, REFV<1:0>, and SDCE. **SDCE:** Signal-detect comparator power-enable bit. Set SDCE = 1 to power up the signal-detect comparator, and set SDCE = 0 to power down the signal-detect comparator. The ADCE bit in the ADC register must be set to 1 to use the signal-detect comparator. **TSEL<2:0>:** Threshold-select bits. These bits select the threshold for the signal-detect comparator as shown in Table 11. Table 11. Setting the Signal-Detect Comparator Threshold | NOMINAL<br>THRESHOLD (mV) | TSEL2 | TSEL1 | TSEL0 | |---------------------------|-------|-------|-------| | 0 | 0 | X | Χ | | 50 | 1 | 0 | 0 | | 100 | 1 | 0 | 1 | | 150 | 1 | 1 | 0 | | 200 | 1 | 1 | 1 | X = Don't care. ### AL DAY Register (Power-On State: 0000 0000 0000 0000 0000 XXXX) | MSB | | | | | | | | |--------|--------|--------|--------|--------|--------|--------|--------| | ASEC19 | ASEC18 | ASEC17 | ASEC16 | ASEC15 | ASEC14 | ASEC13 | ASEC12 | | | | | | | | | | | ASEC11 | ASEC10 | ASEC9 | ASEC8 | ASEC7 | ASEC6 | ASEC5 | ASEC4 | | | | | | | | | LSB | | ASEC3 | ASEC2 | ASEC1 | ASEC0 | X | Х | Х | Х | The AL\_DAY register stores the second information of the time-of-day alarm. **ASEC<19:0>:** Alarm-second bits. These 20 bits store the time-of-day alarm, which corresponds to the lower 20 bits of the RTC second counter or SEC<19:0>. Program the time-of-day alarm trigger between 1s to just over 12 days beyond the current RTC second counter value in increments of 1s. Assert the AWE bit in the CLK\_CTRL register (see the CLK\_CTRL Register section) to enable writing to the AL\_DAY register. Enabling the time-of-day alarm requires two writes to the CLK\_CTRL register. Write the 20 alarm-second bits in 3 bytes, MSB first. If $\overline{\text{CS}}$ is raised before the LSB is written, the alarm write is aborted, and the existing value remains. When the lower 20 bits in the RTC second counter match the contents of this register, the alarm triggers and asserts ALD in the STATUS register. It also asserts an interrupt on the INT pin unless masked by the MALD bit in the IMSK register. The part enters normal mode if an alarm triggers while in sleep mode. The time-of-day alarm is intended to trigger single events. Therefore, once it triggers, in the CLK\_CTRL register, the ADE bit is automatically cleared, disabling the time-of-day alarm. Implement a recurring alarm with repeated software writes over the serial interface each time the time-of-day alarm triggers. The time-of-day alarm can also be programmed to output at the UPIO pins. When configured this way the MALD bit does not mask the UPIO alarm output. CLK\_CTRL Register (Power-On State: 00X0 1111 0010 1110) | MSB | | | | | | | | |--------|--------|--------|-------|-------|------|------|------| | AWE | ADE | X | RWE | RTCE | OSCE | FLLE | HFCE | | | | | | | | | LSB | | CKSEL2 | CKSEL1 | CKSEL0 | IO32E | CK32E | CLKE | INTP | WDE | The CLK\_CTR register contains the control bits for the RTC alarms and clocks. **AWE:** Alarm write-enable bit. Set AWE = 1 to write data to the AL\_DAY register as well as the ADE bit in this register. When AWE = 0, all writes are prevented to the AL\_DAY register and the ADE bit in this register. A second write to this register is required to change the value of the ADE bit. The power-on default state is 0. **ADE:** Alarm (time-of-day) enable bit. Set ADE = 1 to enable the time-of-day alarm, and set ADE = 0 to disable the time-of-day alarm. When enabled, the ALD bit in the STATUS register asserts when the RTC second counter time matches AL\_DAY register. The device wakes up from sleep to normal mode if not already awake. The ADE bit can only be written if the AWE = 1 from a previous write. The power-on default state is 0. **RWE:** RTC write-enable bit. Set RWE = 1 prior to writing to the RTC register and the RTCE bit in this register. If RWE = 0, all writes are prevented to the RTC register as well as the RTCE bit in this register. The RWE signal takes effect after the rising edge of the 16th clock; therefore, a second write to this register is required to change the value of the RTCE bit. The power-on default state is 0. **RTCE:** Real-time-clock enable bit. Set RTCE = 1 to enable the RTC, and set RTCE = 0 to disable the RTC. The RTC has a 32-bit second and an 8-bit subsecond counter. The power-on default state is 1. **OSCE:** 32kHz crystal-oscillator enable bit. Set OSCE = 1 to power up the 32kHz oscillator, and set OSCE = 0 to power down the oscillator. The power-on default state is 1. **FLLE:** Frequency-locked-loop enable bit. Set FLLE = 1 to enable the FLL, and set FLLE = 0 to disable the FLL. If HFCE = 1 and FLLE = 0, the internal high-frequency oscillator is enabled, but it is not frequency-locked to the 32kHz clock. When FLLE is asserted, it typically takes 3.5ms for the high-frequency clock to settle to within 1% of the 32kHz reference clock frequency. Switching the FLL on or off with this bit does not cause high-frequency clock glitching. The power-on default state is 1. \_ /N/XI/M **HFCE:** High-frequency-clock enable bit. Set HFCE = 1 to enable the internal high-frequency clock source, and set HFCE = 0 to disable the high-frequency clock source. If HFCE = 1 and CLKE = 1, the internal high-frequency oscillator is enabled and is present at CLK. The power-on default state is 1. **CKSEL<2:0>:** Clock selection bits. These bits select the FLL-based output clock frequency at the high-frequency CLK pin as shown in Table 12. The power-on default state is 001. **IO32E:** Input/output 32kHz clock select bit. Set IO32E = 0 to configure the CLK32K pin as an output, and set IO32E = 1 to configure the CLK32K pin as an input, regardless of the signal on the 32KIN pin as shown in Table 13. External clock frequencies applied to CLK32K are clock sources to the FLL, charge pump, and the signal-detect comparator. The default power-on state is 0. **CK32E:** CLK32K output-buffer enable bit. Set CK32E = 1 to enable the CLK32K output buffer as long as OSCE = 1 and IO32E = 0; otherwise, the CK32E bit is not asserted. Set CK32E = 0 to disable the CLK32K output buffer. The power-on default state is 1. **CLKE:** CLK output-buffer enable bit. Set CLKE = 1 to enable the CLK output buffer. Set CLKE = 0 to disable the buffer. Disabling the buffer is useful for saving power in cases where the high-frequency clock is used internally but is not needed externally. If HFCE = 0, or if CLKE = 0, CLK remains low. The power-on default state is 1. **INTP:** Interrupt pin polarity bit. Set INTP = 1 to make INT an active-high output when asserted, and set INTP = 0 to make INT an active-low output when asserted. The power-on default state is 1. **WDE:** Watchdog-enable bit. Set WDE = 1 to enable the watchdog timer, which asserts $\overline{\text{RESET}}$ low within 500ms if the WATCHDOG register is not written. Set WDE = 0 to disable the watchdog timer. The power-on default state is 0. **Table 12. Setting the CLK Frequency** | CLOCK FREQUENCY<br>(kHz) | CKSEL2 | CKSEL1 | CKSEL0 | |--------------------------|--------|--------|--------| | 4915.2 | 0 | 0 | 0 | | 2457.6 | 0 | 0 | 1 | | 1228.8 | 0 | 1 | 0 | | 614.4 | 0 | 1 | 1 | | 32.768 | 1 | 0 | 0 | | 16.384 | 1 | 0 | 1 | | 8.192 | 1 | 1 | 0 | | 4.096 | 1 | 1 | 1 | Table 13. Configuring the CLK32K as an Input or Output | CLK32K | CLK32K | IO32E | 32KIN, 32KOUT | RTC, PWM, WDT<br>CLOCK SOURCE | FLL, C/P, SDC INPUT<br>SOURCE | ADC CLOCK SOURCE | |--------|--------|-------|---------------|-------------------------------|-------------------------------|------------------| | Output | 1 | 0 | XTAL attached | XTAL | XTAL | FLL/HFCLK | | Input | 0 | 1 | XTAL attached | XTAL | CLK32K | FLL/HFCLK | | MSB | | | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------| | SEC31 | SEC30 | SEC29 | SEC28 | SEC27 | SEC26 | SEC25 | SEC24 | | | | | | | | | | | SEC23 | SEC22 | SEC21 | SEC20 | SEC19 | SEC18 | SEC17 | SEC16 | | | | | | | | | | | SEC15 | SEC14 | SEC13 | SEC12 | SEC11 | SEC10 | SEC9 | SEC8 | | | | | | | | | | | SEC7 | SEC6 | SEC5 | SEC4 | SEC3 | SEC2 | SEC1 | SEC0 | | | | | | | | | LSB | | SUB7 | SUB6 | SUB5 | SUB4 | SUB3 | SUB2 | SUB1 | SUB0 | The RTC register stores the 40-bit second and subsecond count of the respective time-of-day and system clocks. SEC<31:0>: The second bits store the time-of-day clock settings. It is a 32-bit binary counter with 1s resolution that can keep time for a span of over 136 years. Firmware in the $\mu C$ can translate this time count to units that are meaningful to the system (i.e., translate to calendar time or as an elapsed time from some predefined time = 0, such as January 1, 2000). The RTC runs continuously as long as RTCE = 1 (see the CLK\_CNTL Register section) and does not stop for reads or writes. The counter increments when the subsecond counter overflows. Set RWE = 1 to enable writing to the RTC register. After writing to RWE, perform another write and set RTCE = 1 to enable the RTC. A 40-bit burst write operation, starting with SEC31 and finishing with SUB0 is required to set the RTC second and subsecond bits. If CS is brought high before the 40th rising SCLK edge, the write is aborted and the RTC contents are unchanged. The RTC register is loaded on the rising SCLK edge of the 40th bit (SUB0). A 40-bit burst read operation, starting with SEC31 and finishing with SUBO, is required to retrieve the current RTC second and subsecond counts. The read command can be aborted prior to receiving the 40th bit (SUB0) by raising CS and any RTC data read to that point is valid. When the read command is received, a snapshot of a valid RTC second count is latched to avoid reading an erroneous, transitioning RTC value. Due to the asynchronous nature of RTC reads, it is possible to have a maximum 1s error between the actual and reported times from the time-of-day clock. To prevent the data from changing during a read operation, complete reads of the RTC register in less than 1ms. The power-on default state is 0000 0000 hex. **SUB<7:0>:** The subsecond bits store the system clock. This 8-bit binary counter has 3.9ms resolution (1/256Hz) and a span of 1s. The subsecond counter increments in single counts from 00 hex to FF hex before rolling over again to 00 hex, at which time the RTC second counter (SEC<31:0>) increments. The RTC runs continuously (as long as RTCE = 1) and does not stop for reads or writes. A 256Hz clock, derived from the 32kHz crystal, increments this counter. Set the RWE = 1 bit to enable writing to the RTC register. After writing to RWE, perform another write, setting RTCE = 1, to enable the RTC. A 40-bit burst write operation, starting with SEC31 and finishing with SUBO, is required to set the RTC second and subsecond bits. If CS is brought high before the 40th rising SCLK edge, the write is aborted and the RTC contents are unchanged. The RTC register is loaded on the rising SCLK edge of the 40th bit (SUB0). A 40-bit burst read operation, starting with SEC31 and finishing with SUBO, is required to retrieve the current RTC second and subsecond counts. The read command can be aborted prior to receiving the 40th bit (SUB0) by raising CS, and any RTC data read to that point is valid. When the read command is received, a snapshot of a valid RTC second count is latched to avoid reading an erroneous, transitioning RTC value. Due to the asynchronous nature of RTC reads, it is possible to have a maximum 1s error between the actual and reported times from the time-of-day clock. To prevent the data from changing during a read operation, complete reads of the RTC registers occur in less than 1ms. The poweron default state is 00 hex. PWM\_CTRL Register (Power-On State: 0000 0000 00XX XXXX) | MSB | | | | | | | | |------|-------|-------|-------|------|------|------|------| | PWME | FSEL2 | FSEL1 | FSEL0 | SWAH | SWAL | SWBH | SWBL | | | | | | | | | LSB | | SPD1 | SPD2 | Х | Х | Х | X | Х | X | The PWM\_CTRL register contains control bits for the 8-bit PWM. **PWME:** PWM-enable bit. Set PWME = 1 to enable the internal PWM, and set PWME = 0 to disable the internal PWM. Enable the high-frequency clock before enabling the PWM when using input clock frequencies above 32.768kHz. The power-on default state is 0. **FSEL<2:0>:** Frequency selection bits. Selects the PWM input clock frequency as shown in Table 14. The power-on default is 000. **Table 14. Setting the PWM Frequency** | PWM INPUT FREQUENCY* (kHz) | FSEL2 | FSEL1 | FSEL0 | |----------------------------|-------|-------|-------| | 4915.2** | 0 | 0 | 0 | | 2457.6** | 0 | 0 | 1 | | 1228.8** | 0 | 1 | 0 | | 32.768 | 0 | 1 | 1 | | 8.192 | 1 | 0 | 0 | | 1.024 | 1 | 0 | 1 | | 0.256 | 1 | 1 | 0 | | 0.032 | 1 | 1 | 1 | <sup>\*</sup>The lower PWM frequencies are useful for power-supply duty cycling to conserve battery life and enable a single-battery cell-powered system. The higher frequencies allow reasonably small, external components for RC filtering when used as a DAC for bias adjustments. **SWAH:** SWA-switch PWM-high control bit. Set SWAH = 1 to enable the PWM output to directly control the SWA switch. When SWAH = SWAL, the PWM output is disabled from controlling the SWA switch. When SWAH = 1, a PWM high output closes the SWA switch and a PWM low output opens the SWA switch. The PWM high output refers to the beginning of the period when the output is logic-high. See Table 17 for more details. The power-on default is 0. **SWAL:** SWA-switch PWM-low control bit. Set SWAL = 1 to enable the inverted PWM output to directly control the SWA switch. When SWAH = SWAL, the PWM output is disabled from controlling the SWA switch. When SWAL = 1, a PWM low output closes the SWA switch and a PWM high output opens the SWA switch. The PWM low output refers to the end of the period when the output is logic-low. See Table 17 for more details. The power-on default is 0. **SPD1:** SPDT1-switch PWM drive control bit. Set SPD1 = 1 to enable the PWM output to directly control the SPDT1 switch, and set SPD1 = 0 to disable the PWM output controlling the SPDT1 switch. The SPDT1<1:0> bits, the UPIO pins (if programmed), and the PWM output (if enabled), determine the SPDT1-switch state. See Table 18 for more details. The power-on default is 0. **SPD2:** SPDT2-switch PWM drive control bit. Set SPD2 = 1 to enable the PWM output to directly control the SPDT2 switch, and set SPD2 = 0 to disable the PWM output controlling the SPDT2 switch. The SPDT2<1:0> bits, the UPIO pins (if programmed), and the PWM output (if enabled), determine the SPDT2-switch state. See Table 19 for more details. The power-on default is 0. <sup>\*\*</sup>When the part is in sleep mode, the HFCLK is shut down. In this case, PWM frequencies above 32kHz are not available (see SPWME in the SLEEP\_CFG Register section). ### PWM THTP Register (Power-On State: 0000 0000 0000 0000) | MSB | | | | | | | | |--------|--------|--------|--------|--------|--------|--------|--------| | PWMTH7 | PWMTH6 | PWMTH5 | PWMTH4 | PWMTH3 | PWMTH2 | PWMTH1 | PWMTH0 | | | | | | | | | LSB | | PWMTP7 | PWMTP6 | PWMTP5 | PWMTP4 | PWMTP3 | PWMTP2 | PWMTP1 | PWMTP0 | The PWM\_THTP register contains the bits that set the PWM on-time and period. **PWMTH<7:0>:** PWM time high bits. These bits define the PWM on (or high)-time and when combined with the PWMTP<7:0> bits, they determine the duty cycle and period. The on-time duty cycle is defined as: (PWMTH < 7:0 > + 1)/(PWMTP < 7:0 > + 1) To get 50% duty cycle, set PWMTH<7:0> to 126 decimal and PWMTP<7:0> to 253 decimal. Note that setting PWMTP<7:0> to 255 decimal is not valid as the denominator in the above formula becomes 0. A 100% duty cycle (i.e., always on) is possible with a value of $PWMTH<7:0> \ge PWMTP<7:0> > 0$ . A 0% duty cycle is possible by setting PWMTH<7:0> = 0 or PWME = 0 in the PWM\_CTRL register. If the PWM is selected to drive the UPIO\_pin(s), the ALH\_bit(s) (UPIO\_CTRL register) determine the on-time polarity at the beginning of the PWM cycle. If ALH\_ = 1, the on-time at the start of the PWM period causes a logic-high level (DVDD or CPOUT) at the UPIO\_ pin. When ALH\_ = 0, it causes a logic-low level (DGND) during the on-time. When the PWM output drives the SWA/B switches, the SWA(B)H or SWA(B)L bits in the PWM\_CTRL register determine which PWM phase closes these switches. The SPDT1 and SPDT2 switches do not have PWM polarity inversion bits (see the SPDT1<1:0> and SPDT2<1:0> bit descriptions in the SW\_CTRL Register section), but their effective polarity is set by how the switches are connected externally. The power-on default is 00 hex. **PWMTP<7:0>:** PWM time period bits. These bits control the PWM output period defined. The PWM output period is defined as: (PWMTP<7:0> + 1)/(PWM input frequency) Set the PWM input frequency by selecting the FSEL<2:0> bits as described in Table 14. The power-on default is 00 hex. ### WATCHDOG Register (Power-On State: N/A) Writing to the WATCHDOG register address sets the watchdog timer to 0ms. If the watchdog is enabled (WDE = 1) and the WATCHDOG register is not written to before the 750ms expiration, $\overline{\text{RESET}}$ asserts low for 250ms and the watchdog timer restarts at 0ms when the watchdog timer is enabled. There are no data bits for this register, and the watchdog timer is reset on the rising edge of SCLK during the ADR0 bit in the WATCHDOG register address control byte. Figure 17 shows an example of watchdog timing. ### NORM\_MD Register (Power-On State: N/A) Exit sleep mode and enter normal mode by writing to the NORM\_MD register. The specific normal-mode state of all circuit blocks is set by the user, who must configure the individual power-enable bits before entering sleep mode (Table 15). There are no data bits for this register, and normal mode begins on the rising edge of SCLK during the ADR0 bit in the NORM\_MD register address control byte. ### SLEEP Register (Power-On State: N/A) Enter sleep mode by writing to the SLEEP register. This low-power state overrides most of the normal power-control bits. Table 15 shows which functions are off, which functions are unaffected (ADE, RTCE, LSDE, and HYSE), and which functions are controlled by special sleep-mode bits (SOSCE, SCK32E, and SPWME) while in sleep mode. There are no data bits for this register, and sleep mode begins on the rising edge of SCLK during the ADR0 bit in the SLEEP register address control byte. Table 15. Normal-Mode and Sleep-Register Summary | REGISTER<br>NAME | CIRCUIT BLOCK<br>DESCRIPTION | POR DEFAULT | NORMAL MODE | SLEEP | |---------------------|---------------------------------------|--------------------|-------------|------------| | ADC | ADC | ADCE = 0 | ADCE | OFF | | D.1.0.1. O.D. | DACA | DAE = 0 | DAE | OFF | | DACA_OP,<br>DACB_OP | DACB | DBE = 0 | DBE | OFF | | D/ (OB_O) | OP1 | OP1E = 0 | OP1E | OFF | | REF_SDC | Reference Buffer Gain and<br>Enable | REFV<1:0> = 00 | REFV<1:0> | OFF | | | Signal-Detect Comparator | SDCE = 0 | SDCE | OFF | | | Time-of-Day Alarm Enable | ADE = 0 | ADE | ADE | | | RTC | RTCE = 1 | RTCE | RTCE | | | CK32 XTAL Oscillator | OSCE = 1 | OSCE | SOSCE | | | CK32 Output Buffer | CK32E = 1 | CK32E | SCK32E | | CLK_CTRL | High-Frequency Clock | HFCE = 1 | HFCE | OFF | | | High-Frequency Clock Output<br>Buffer | CLKE = 1 | CLKE | OFF | | | FLL Enable | FLLE = 1 | FLLE | OFF | | | Watchdog Timer | WDE = 0 | WDE | OFF | | PWM_CTRL | PWM | PWME = 0 | PWME | SPWME | | | Linear Regulator | LDOE = 0 | LDOE | OFF | | | Charge-Pump Doubler | CPE = 0 | CPE | OFF | | PS_VMONS | CPOUT Voltage Monitor | CPDE = 0 | CPDE | OFF | | | 1.8V DV <sub>DD</sub> Monitor | LSDE = 1 | LSDE | LSDE | | | 1.8V Monitor Hysteresis | HYSE = 0 | HYSE | HYSE | | TEMP_CTRL | Temperature Sense Source | IMUX<1:0> = 00 | IMUX<1:0> | OFF | | | UPIO_ Function | UP_MD<3:0> = 0 hex | UP_MD<3:0> | UP_MD<3:0> | | UPIO_CTRL | UPIO_ Pullup | PUP_ = 1 | PUP_ | PUP_ | | UI-IO_CINL | UPIO_ Supply Voltage | SV_ = 0 | SV_ | SV_ | | | UPIO_ Assertion Level | ALH_ = 0 | ALH_ | ALH_ | SLEEP\_CFG Register (Power-On State: 1100 XXXX) | | MSB | | | | | | | LSB | |------------|-------|--------|-------|------|---|---|---|-----| | SLP (ADR0) | SOSCE | SCK32E | SPWME | SHDN | Χ | Χ | Х | Χ | The SLEEP\_CFG register allows users to program specific behavior for the 32kHz oscillator, buffer, and PWM in sleep mode. It also contains a sleep-control bit (SLP) to enable sleep mode. **SLP (ADR0):** Sleep bit. The SLP bit is the LSB in the SLEEP\_CFG address control byte. Set SLP = 1 to assert the SHDN bit and enter sleep mode. Writing the register with SLP = 0 or reading with SLP = 0 or SLP = 1 has no effect on the SHDN bit. **SOSCE:** Sleep-mode 32kHz crystal oscillator enable bit. SOSCE = 1 enables the 32kHz oscillator in sleep mode, and SOSCE = 0 disables it in sleep mode, regardless of the state of the OSCE bit. The power-on default is 1. **SCK32E:** Sleep-mode CK32K-pin output-buffer enable bit. SCK32E = 1 enables the 32kHz output buffer in sleep mode, and SCK32E = 0 disables it in sleep mode, regardless of the state of the CK32E bit. The power-on default is 1. **SPWME:** Sleep-mode PWM enable bit. SPWME = 1 enables the internal PWM in sleep mode, and SPWME = 0 disables it in sleep mode, regardless of the state of the PWME bit. Input frequencies are limited to 32.768kHz or lower since the high-frequency clock is disabled in sleep mode. SOSCE must be asserted to have 32kHz available as an input to the PWM. The power-on default is 0. **SHDN:** Shutdown bit. This bit is read only. SHDN is asserted by writing to the SLEEP register address or by writing to the SLEEP\_CFG register with SLP = 1. When SHDN is asserted, the device is in sleep mode even if the SLEEP or SLEEP function on the UPIO is deasserted. The SHDN bit is deasserted by writing to the NORM\_MD register or by other defined events. Events that cause SHDN to be deasserted are a day alarm or an edge on the UPIO wake-up pin causing wake-up to be asserted. The power-on default is 0. Figure 17. Watchdog Timer Architecture UPIO4 CTRL Register (Power-On State: 0000 1000) | MSB | | | | | | | LSB | |--------|--------|--------|--------|------|-----|------|-----| | UP4MD3 | UP4MD2 | UP4MD1 | UP4MD0 | PUP4 | SV4 | ALH4 | LL4 | The UPIO4\_CTRL register configures the UPIO4 pin functionality. **UP4MD<3:0>:** UPIO4-mode selection bits. These bits configure the mode for the UPIO4 pin. See Table 16 for a detailed description. The power-on default is 0 hex. **PUP4:** Pullup UPIO4 control bit. Set PUP4 = 1 to enable a weak pullup resistor on the UPIO4 pin, and set PUP4 = 0 to disable it. The pullup resistor is connected to either DV<sub>DD</sub> or CPOUT as programmed by the SV4 bit. The pullup is enabled only when UPIO4 is configured as an input. Open-drain behavior can be simulated at UPIO4 by setting the mode to GPO with LL4 = 0 and by changing the mode to GPI with PUP4 = 0, allowing external high pullup. The power-on default is 1. **SV4:** Supply-voltage UPIO4 selection bit. Set SV4 = 0 to select DV<sub>DD</sub> as the supply voltage for the UPIO4 pin, and set SV4 = 1 to select CPOUT as the supply voltage. The selected supply voltage applies to all modes for the UPIO4 pin. The power-on default is 0. **ALH4:** Active logic-level assertion high UPIO4 bit. Set ALH4 = 0 to define the input or output assertion level for UPIO4 as low except when in GPI and GPO modes. Set ALH4 = 1 to define the input or output assertion level as high. For example, asserting ALH4 defines the UPIO4 output signal as ALARM, while deasserting ALH4 defines it as ALARM. Similarly, asserting ALH4 defines the UPIO4 input signal as WU, while deasserting ALH4 defines it as WU. The power-on default is 0. **LL4:** Logic-level UPIO4 bit. When UPIO4 is configured as GPO, LL4 = 0 sets the output to a logic-low and LL4 = 1 sets the output to a logic-high. A read of LL4 returns the voltage level at the UPIO4 pin at the time of the read, regardless of how it is programmed. The power-on default is 0. #### UPIO3 CTRL Register (Power-On State: 0000 1000) | MSB | | | | | | | LSB | |--------|--------|--------|--------|------|-----|------|-----| | UP3MD3 | UP3MD2 | UP3MD1 | UP3MD0 | PUP3 | SV3 | ALH3 | LL3 | The UPIO3\_CTRL register configures the UPIO3 pin functionality. **UP3MD<3:0>:** UPIO3-mode selection bits. These bits configure the mode for the UPIO3 pin. See Table 16 for a detailed description. The power-on default is 0 hex. **PUP3:** Pullup UPIO3 control bit. Set PUP3 = 1 to enable a weak pullup resistor on the UPIO3 pin, and set PUP3 = 0 to disable it. The pullup resistor is connected to either DV<sub>DD</sub> or CPOUT as programmed by the SV3 bit. The pullup is enabled only when UPIO3 is configured as an input. Open-drain behavior can be simulated at UPIO3 by setting the mode to GPO with LL3 = 0 and by changing the mode to GPI with PUP3 = 0, allowing external high pullup. The power-on default is 1. **SV3:** Supply-voltage UPIO3 selection bit. Set SV3 = 0 to select DV<sub>DD</sub> as the supply voltage for the UPIO3 pin, and set SV3 = 1 to select CPOUT as the supply voltage. The selected supply voltage applies to all modes for the UPIO3 pin. The power-on default is 0. **ALH3:** Active logic-level assertion high UPIO3 bit. Set ALH3 = 0 to define the input or output assertion level for UPIO3 as low except when in GPI and GPO modes. Set ALH3 = 1 to define the input or output assertion level as high. For example, asserting ALH3 defines the UPIO3 output signal as ALARM, while deasserting ALH3 defines it as ALARM. Similarly, asserting ALH3 defines the UPIO3 input signal as WU, while deasserting ALH3 defines it as WU. The power-on default is 0. **LL3:** Logic-level UPIO3 bit. When UPIO3 is configured as GPO, LL3 = 0 sets the output to a logic-low and LL3 = 1 sets the output to a logic-high. A read of LL3 returns the voltage level at the UPIO3 pin at the time of the read, regardless of how it is programmed. The power-on default is 0. UPIO2 CTRL Register (Power-On State: 0000 1000) | MSB | | | | | | | LSB | |--------|--------|--------|--------|------|-----|------|-----| | UP2MD3 | UP2MD2 | UP2MD1 | UP2MD0 | PUP2 | SV2 | ALH2 | LL2 | The UPIO2\_CTRL register configures the UPIO2 pin functionality. **UP2MD<3:0>:** UPIO2-mode selection bits. These bits configure the mode for the UPIO2 pin. See Table 16 for a detailed description. The power-on default is 0 hex. **PUP2:** Pullup UPIO2 control bit. Set PUP2 = 1 to enable a weak pullup resistor on the UPIO2 pin, and set PUP2 = 0 to disable it. The pullup resistor is connected to either DV<sub>DD</sub> or CPOUT as programmed by the SV2 bit. The pullup is enabled only when UPIO2 is configured as an input. Open-drain behavior can be simulated at UPIO2 by setting the mode to GPO with LL2 = 0 and by changing the mode to GPI with PUP2 = 0, allowing external high pullup. The power-on default is 1. **SV2:** Supply-voltage UPIO2 selection bit. Set SV2 = 0 to select DV<sub>DD</sub> as the supply voltage for the UPIO2 pin, and set SV2 = 1 to select CPOUT as the supply voltage. The selected supply voltage applies to all modes for the UPIO2 pin. The power-on default is 0. **ALH2:** Active logic-level assertion high UPIO2 bit. Set ALH2 = 0 to define the input or output assertion level for UPIO2 as low except when in GPI and GPO modes. Set ALH2 = 1 to define the input or output assertion level as high. For example, asserting ALH2 defines the UPIO2 output signal as ALARM, while deasserting ALH2 defines it as ALARM. Similarly, asserting ALH2 defines the UPIO2 input signal as WU, while deasserting ALH2 defines it as WU. The power-on default is 0. **LL2:** Logic-level UPIO2 bit. When UPIO2 is configured as GPO, LL2 = 0 sets the output to a logic-low and LL2 = 1 sets the output to a logic-high. A read of LL2 returns the voltage level at the UPIO2 pin at the time of the read, regardless of how it is programmed. The power-on default is 0. ### UPIO1\_CTRL Register (Power-On State: 0000 1000) | MSB | | | | | | | LSB | |--------|--------|--------|--------|------|-----|------|-----| | UP1MD3 | UP1MD2 | UP1MD1 | UP1MD0 | PUP1 | SV1 | ALH1 | LL1 | The UPIO1\_CTRL register configures the UPIO1 pin functionality. **UP1MD<3:0>:** UPIO1-mode selection bits. These bits configure the mode for the UPIO1 pin. See Table 16 for a detailed description. The power-on default is 0 hex. **PUP1:** Pullup UPIO1 control bit. Set PUP1 = 1 to enable a weak pullup resistor on the UPIO1 pin, and set PUP1 = 0 to disable it. The pullup resistor is connected to either DVDD or CPOUT as programmed by the SV1 bit. The pullup is enabled only when UPIO1 is configured as an input. Open-drain behavior can be simulated at UPIO1 by setting the mode to GPO with LL1 = 0 and by changing the mode to GPI with PUP1 = 0, allowing external high pullup. The power-on default is 1. **SV1:** Supply-voltage UPIO1 selection bit. Set SV1 = 0 to select $DV_{DD}$ as the supply voltage for the UPIO1 pin, and set SV1 = 1 to select CPOUT as the supply volt- age. The selected supply voltage applies to all modes for the UPIO1 pin. The power-on default is 0. **ALH1:** Active logic-level assertion high UPIO1 bit. Set ALH1 = 0 to define the input or output assertion level for UPIO1 as low except when in GPI and GPO modes. Set ALH1 = 1 to define the input or output assertion level as high. For example, asserting ALH1 defines the UPIO1 output signal as ALARM, while deasserting ALH1 defines it as ALARM. Similarly, asserting ALH1 defines the UPIO1 input signal as WU, while deasserting ALH1 defines it as WU. The power-on default is 0. **LL1:** Logic-level UPIO1 bit. When UPIO1 is configured as GPO, LL1 = 0 sets the output to a logic-low and LL1 = 1 sets the output to a logic-high. A read of LL1 returns the voltage level at the UPIO1 pin at the time of the read, regardless of how it is programmed. The power-on default is 0. **Table 16. UPIO Mode Configuration** | UP2M | | D<3:0>,<br>D<3:0>,<br>UP1MI | | MODE | DESCRIPTION | | |------|---|-----------------------------|---|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0 | 0 | 0 | GPI | General-purpose digital input. Active edges detected by UPR_ or UPF_ status register bits. ALH_ has no effect with this setting. | | | 0 | 0 | 0 | 1 | GPO | General-purpose digital output. Logic level set by LL_ bit. ALH_ has no effect with this setting. | | | 0 | 0 | 1 | 0 | SWA or SWA | Digital input. DAC A buffer switch control. See the SWA bit description in the <i>SW_CTRL Register</i> section. | | | 0 | 0 | 1 | 1 | SWB or SWB | Digital input. DAC B buffer switch control. See the SWB bit description in the <i>SW_CTRL Register</i> section. | | | 0 | 1 | 0 | 0 | SPDT1 or SPDT1 | Digital input. SPDT1 switch control. See the SPDT1<1:0> bit description in the SW_CTRL Register section. | | | 0 | 1 | 0 | 1 | SPDT2 or SPDT2 | Digital input. SPDT2 switch control. See the SPDT2<1:0> bit description in the SW_CTRL Register section. | | | 0 | 1 | 1 | 0 | SLEEP or SLEEP | Sleep-mode digital input. Overrides power-control register and puts the part into sleep mode when asserted. The clock buffers must be powered down separately. When deasserted, power mode is determined by the SHDN bit. | | | 0 | 1 | 1 | 1 | WU or WU | Wake-up digital input. Asserted edge clears SHDN bit. | | | 1 | 0 | 0 | 0 | | | | | 1 | 0 | 0 | 1 | Reserved | Reserved. Do not use these settings. | | | 1 | 0 | 1 | 0 | | | | | 1 | 0 | 1 | 1 | PWM or PWM | PWM digital output. Signal defined by the PWM_CTRL register. PWM on (or high or "1"); assertion level defined by the ALH_ bit. When PWM is disabled (PWME = 0), the UPIO pin idles high (DVDD or CPOUT) if ALH = 1, and low (DGND) if ALH = 0. | | | 1 | 1 | 0 | 0 | SHDN or SHDN | Power-supply shutdown digital output. Equivalent to SHDN bit. Power-on default of GPI with pullup ensures initial power-supply turn-on when UPIO is connected to a power supply with a SHDN input. | | | 1 | 1 | 0 | 1 | AL_DAY or AL_DAY | RTC alarm digital output. Asserts for time-of-day alarm events; equivalent to ALD in STATUS register. | | | 1 | 1 | 1 | 0 | Reserved | Reserved. Do not use these settings. | | | 1 | 1 | 1 | 1 | DRDY or DRDY | ADC data-ready digital output. Asserts when analog-to-digital conversion or calibration completes. Not masked by MADD bit. | | **Note:** When multiple UPIO inputs are configured for the same input function, the inputs are ORed together. UPIO SPI Register (Power-On State: 0000 XXXX) | MSB | | | | | | | LSB | |------|------|------|------|---|---|---|-----| | UP4S | UP3S | UP2S | UP1S | Χ | Χ | Χ | X | The UPIO\_SPI pass-through control register bits map the serial interface signals to the UPIO pins, allowing the DAS to drive other devices at CPOUT or DVDD voltage levels, depending on the SV\_ bit setting found in the UPIO\_CTRL register. Individual bits are provided to set only the desired UPIO inputs to the SPI pass-through mode. This mode becomes active when $\overline{\text{CS}}$ is driven high to complete the write to this register, and remains active as long as $\overline{\text{CS}}$ stays high (i.e., multiple pass-through writes are possible). The SPI pass-through mode is deactivated immediately when $\overline{\text{CS}}$ is pulled low for the next DAS write. The UPIO\_ state (both before and after the SPI pass-through mode) is set by the UP\_MD<3:0> and LL\_ bits. When a UPIO is configured for SPI pass-through mode and the $\overline{\text{CS}}$ is high, UPR\_, UPF\_, and LL\_ continue to detect UPIO\_ edges, which can still generate interrupts. See Figure 18 for an SPI pass-through timing diagram. **UP4S:** UPIO4 SPI pass-through-mode enable bit. A logic 1 maps the inverted $\overline{\text{CS}}$ signal to the UPIO4 pin. Therefore, UPIO4 is low (near DGND) when SPI pass-through mode is active, and is high (near DVDD or CPOUT) when the mode is inactive. A logic 0 disables the UPIO4 SPI pass-through mode. The power-on default is 0. **UP3S:** UPIO3 SPI pass-through-mode enable bit. A logic 1 maps the SCLK signal to UPIO3 (directly with no inversion), while a logic 0 disables the UPIO3 SPI pass-through mode. The power-on default is 0. **UP2S:** UPIO2 SPI pass-through-mode enable bit. A logic 1 maps the DIN signal to UPIO2 (directly with no inversion), while a logic 0 disables the UPIO2 SPI pass-through mode. The power-on default is 0. **UP1S:** UPIO1 SPI pass-through-mode enable bit. A logic 1 maps the UPIO1 input signal to DOUT (directly with no inversion), while a logic 0 disables the UPIO1 SPI pass-through mode. The power-on default is 0. Figure 18. SPI Pass-Through Timing Diagram SW CTRL Register (Power-On State: 0000 00XX) | MSB | | | | | | | LSB | |-----|-----|--------|--------|--------|--------|---|-----| | SWA | SWB | SPDT11 | SPDT10 | SPDT21 | SPDT20 | Χ | Χ | The switch-control register controls the two SPDT switches (SPDT1 and SPDT2) and the DACA output buffer SPST switch (SWA). Control this switch by the serial bits in this register, by any of the UPIO pins that are enabled for that function, or by the PWM. **SWA:** DACA output buffer SPST-switch A control bit. The SWA bit, the UPIO inputs (if configured), and the PWM (if configured) control the state of the SWA switch as shown in Table 17. The UPIO\_ states of 0 and 1 in the table correspond to respective deasserted and asserted logic states as defined by the ALH\_ bit of the UPIO\_CTRL register. If a UPIO is not configured for this mode, its value applied to the table is 0. The PWM states of 0 and 1 in the table correspond to the respective PWM off (or low) and on (or high) states defined by the SWAH and SWAL bits (see the *PWM\_CTRL Register* section). If the PWM is not configured for this mode, its value applied to the table is 0. The power-on default is 0. **SWB:** DACB output buffer SPST-switch B control bit. The SWB bit, the UPIO inputs (if configured), and the PWM (if configured) control the state of the SWB switch as shown in Table 18. The UPIO\_ states of 0 and 1 in the table correspond to respective deasserted and asserted logic states as defined by the ALH\_ bit (see the UPIO\_CTRL Register section). If a UPIO is not configured for this mode, its value applied to the table is 0. The PWM states of 0 and 1 in the table correspond to the respective PWM off (or low) and on (or high) states defined by the SWBH and SWBL bits (see the PWM\_CTRL Register section). If the PWM is not configured for this mode, its value applied to the table is 0. The power-on default is 0. **SPDT1<1:0>:** Single-pole double-throw switch 1 control bits. The SPDT1<1:0> bits, the UPIO pins (if configured), and the PWM (if configured) control the state of the switch as shown in Table 18. The UPIO\_ states of 0 and 1 in the table correspond to respective deasserted and asserted logic states as defined by the ALH\_ bit of the UPIO\_CTRL register. If a UPIO is not configured for this mode, its value applied to Table 18 is 0. The PWM states of 0 and 1 in Table 18 correspond to the respective PWM off (low) and on (high) states defined by the SPD1 bit in the PWM\_CTRL register. If the PWM is not configured for this mode, its value applied to Table 18 is 0. The power-on default is 00. **Table 17. SWA States** | SW_ BIT* | UPIO_* | PWM* | SW_SWITCH STATE | |----------|--------|------|-----------------| | 0 | 0 | 0 | Switch open | | Х | Χ | 1 | Switch closed | | Х | 1 | Χ | Switch closed | | 1 | Χ | Χ | Switch closed | X = Don't care. Table 18. SPDT Switch 1 States | SPDT | 1<1:0> | UPIO_* | PWM* | SPDT1 SWITCH STATE | |------|--------|--------|------|--------------------------| | 0 | 0 | 0 | 0 | SNO1 open, SNC1 open | | 0 | X | Χ | 1 | SNO1 closed, SNC1 closed | | 0 | Χ | 1 | Χ | SNO1 closed, SNC1 closed | | 0 | 1 | Χ | Χ | SNO1 closed, SNC1 closed | | 1 | 0 | 0 | 0 | SNC1 closed, SNO1 open | | 1 | X | Χ | 1 | SNC1 open, SNO1 closed | | 1 | Χ | 1 | Х | SNC1 open, SNO1 closed | | 1 | 1 | Х | Х | SNC1 open, SNO1 closed | X = Don't care. Table 19. SPDT Switch 2 States | SPDT2 | 2<1:0> | UPIO_* | PWM* | SPDT2 SWITCH STATE | |-------|--------|--------|------|--------------------------| | 0 | 0 | 0 | 0 | SNO2 open, SNC2 open | | 0 | Χ | Χ | 1 | SNO2 closed, SNC2 closed | | 0 | Χ | 1 | Χ | SNO2 closed, SNC2 closed | | 0 | 1 | Χ | Χ | SNO2 closed, SNC2 closed | | 1 | 0 | 0 | 0 | SNC2 closed, SNO2 open | | 1 | Χ | Χ | 1 | SNC2 open, SNO2 closed | | 1 | Χ | 1 | Χ | SNC2 open, SNO2 closed | | 1 | 1 | Χ | Χ | SNC2 open, SNO2 closed | X = Don't care. <sup>\*</sup>Switch SW\_ control is effectively an OR of the SW\_ bit, UPIO\_ pins. and PWM. <sup>\*</sup>Switch SPDT1 control is effectively an OR of the SPDT10 bit, the UPIO\_ pins, and the PWM output. The SPDT11 bit determines if the switches open and close together or if they toggle. <sup>\*</sup>Switch SPDT2 control is effectively an OR of the SPDT20 bit, the UPIO\_ pins, and the PWM output. The SPDT21 bit determines if the switches open and close together or if they toggle. **SPDT2<1:0>:** Single-pole double-throw switch 2 control bits. The SPDT2<1:0> bits, the UPIO pins (if configured), and the PWM (if configured) control the state of the switch as shown in Table 19. The UPIO\_ states of 0 and 1 in the table correspond to respective deasserted and asserted logic states as defined by the ALH\_ bit in the UPIO\_CTRL register. If a UPIO is not configured for this mode, its value applied to Table 19 is 0. The PWM states of 0 and 1 in Table 19 correspond to the respective PWM off (low) and on (high) states defined by the SPD2 bit in the PWM\_CTRL register. If the PWM is not configured for this mode, its value applied to Table 19 is 0. The power-on default is 00. TEMP\_CTRL Register (Power-On State: 0000 XXXX) | MSB | | | | | | | LSB | |-------|-------|-------|-------|---|---|---|-----| | IMUX1 | IMUX0 | IVAL1 | IVAL0 | Х | X | X | X | The temperature-sensor control register controls the internal and external temperature measurement. **IMUX<1:0>:** Internal current-source MUX bits. Selects the pin to be driven by the internal current sources as shown in Table 20. The power-on default is 00. **IVAL<1:0>:** Internal current-source value bits. Selects the value of the internal current source as shown in Table 21. The power-on default is 00. **Table 20. Selecting Internal Current Source** | • | | | |-----------------------------|-------|-------| | CURRENT SOURCE | IMUX1 | IMUX0 | | Disabled | 0 | 0 | | Internal temperature sensor | 0 | 1 | | AIN1 | 1 | 0 | | AIN2 | 1 | 1 | **Table 21. Setting the Current Level** | CURRENT | TYPICAL CURRENT (μA) | IVAL1 | IVAL0 | |----------------|----------------------|-------|-------| | I <sub>1</sub> | 4 | 0 | 0 | | l <sub>2</sub> | 60 | 0 | 1 | | l <sub>3</sub> | 64 | 1 | 0 | | 14 | 120 | 1 | 1 | IMSK Register (Power-On State: 1111 011X 1111 1111) | MSB | | | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------| | MLDVD | MLCPD | MADO | MSDC | MCRDY | MADD | MALD | X | | | | | | | | | LSB | | MUPR4 | MUPR3 | MUPR2 | MUPR1 | MUPF4 | MUPF3 | MUPF2 | MUPF1 | The IMSK register determines which bits of the STATUS register generate an interrupt on INT. The bits in this register do not mask output signals routed to UPIO since the output signals are masked by disabling that UPIO function. **MLDVD:** LDVD status bit mask. Set MLDVD = 0 to enable the LDVD status bit interrupt to INT, and set MLDVD = 1 to mask the LDVD status bit interrupt. The power-on default value is 1. **MLCPD:** LCP status bit mask. Set MLCPD = 0 to enable the LCP status bit interrupt to INT, and set MLCPD = 1 to mask the LCP status bit interrupt. The power-on default value is 1. **MADO:** ADO status bit mask. Set MADO = 0 to enable the ADO status bit interrupt to INT, and set MADO = 1 to mask the ADO status bit interrupt. The power-on default value is 1. **MSDC:** SDC status bit mask. Set MSDC = 0 to enable the SDC status bit interrupt to INT, and set MSDC = 1 to mask the SDC status bit interrupt. The power-on default value is 1. **MCRDY:** CRD status bit mask. Set MCRDY = 0 to enable the CRDY status bit interrupt to INT, and set MCRDY = 1 to mask the CRDY status bit interrupt. The power-on default value is 0. **MADD:** ADD status bit mask. Set MADD = 0 to enable the ADD status bit interrupt to INT, and set MADD = 1 to mask the ADD status bit interrupt. The power-on default value is 1. **MALD:** ALD status bit mask. Set MALD = 0 to enable the ALD status bit interrupt to INT, and set MALD = 1 to mask the ALD status bit interrupt. The power-on default value is 1. **MUPR<4:1>:** UPR<4:1> status bits mask. Set MUPR\_ = 0 to enable the UPR\_ status bit interrupt to INT, and set MUPR\_ = 1 to mask the UPR\_ status bit interrupt. (\_ = 1, 2, 3, or 4 and corresponds to the UPIO1, UPIO2, UPIO3, or UPIO4 pins, respectively.) The power-on default value is F hex. **MUPF<4:1>:** UPF<4:1> status bits mask. Set MUPF\_ = 0 to enable the UPF\_ status bit interrupt to INT, and set MUPF\_ = 1 to mask the UPF\_ status bit interrupt. (\_ = 1, 2, 3, or 4 and corresponds to the UPIO1, UPIO2, UPIO3, or UPIO4 pins, respectively.) The power-on default value is F hex. ### PS\_VMONS Register (Power-On State: 0010 01XX) | MSB | | | | | | | LSB | |------|-----|------|------|------|------|---|-----| | LDOE | CPE | LSDE | CPDE | HYSE | RSTE | Χ | X | This register is the power-supply and voltage monitors control register. **LDOE:** Low-dropout linear-regulator enable bit. Set LDOE = 1 to enable the low-dropout linear regulator to provide the internal source voltage for the charge pump. Set LDOE = 0 to disable the LDO, allowing an external drive to the charge-pump input through REG. The power-on default value is 0. **CPE:** Charge-pump enable bit. Set CPE = 1 to enable the charge-pump doubler, and set CPE = 0 to disable the charge-pump doubler. The power-on default value is 0. **LSDE:** DV<sub>DD</sub> low-supply voltage-detector powerenable bit. Set LSDE = 1 to enable the +1.8V (DV<sub>DD</sub>) low-supply-voltage detector, and set LSDE = 0 to disable the $DV_{DD}$ low-supply-voltage detector. The power-on default value is 1. **CPDE:** CPOUT low-supply voltage-detector power-enable bit. Set CPDE = 1 to enable the +2.7V CPOUT low-supply voltage-detector comparator, and set CPDE = 0 to disable the CPOUT low-supply voltage-detector comparator. The power-on default value is 0. **HYSE:** DV<sub>DD</sub> low-supply voltage-detector hysteresisenable bit. Set HYSE = 1 to set the hysteresis for the +1.8V (DV<sub>DD</sub>) low-supply-voltage detector to +200mV, and set HYSE = 0 to set the hysteresis to +20mV. On initial power-up, the hysteresis is +20mV and can be programmed to 200mV once $\overline{\text{RESET}}$ goes high. Once programmed to +200mV, the DV<sub>DD</sub> falling threshold is +1.8V nominally and the rising threshold is +2.0V nominally. The hysteresis helps eliminate chatter when running directly off unregulated batteries. If DV<sub>DD</sub> falls below +1.3V (typ), the power-on reset circuitry is enabled and the HYSE bit is deasserted setting the hysteresis back to +20mV. The power-on default is 0. **RSTE:** RESET output enable bit. Set RSTE = 1 to enable RESET to be controlled by the +1.8V DV<sub>DD</sub> low-supply-voltage detector, and set RSTE = 0 to disable this control. The power-on default is 1. ### STATUS Register (Power-On State: 0000 000X 0000 0000) | MSB | | | | | | | | |------|------|------|------|------|------|------|------| | LDVD | LCPD | ADOU | SDC | CRDY | ADD | ALD | Х | | | | | | | | | LSB | | UPR4 | UPR3 | UPR2 | UPR1 | UPF4 | UPF3 | UPF2 | UPF1 | The STATUS register contains the status bits of events in various system blocks. Any status bits not masked in the IMSK register cause an interrupt on INT. Some of the status bit setting events (GPI, WAKEUP, ALARM, DRDY) can be directed to UPIO\_ to provide multiple µC interrupt inputs. There are no specific mask bits for the UPIO interrupt signals since the bits are effectively masked by selecting a different function for UPIO. The STATUS bits always record the triggering event(s), even for masked bits, which do not generate an interrupt on INT. It is possible to set multiple STATUS bits during a single INT interrupt event. Clear all STATUS bits except for ADD and ADOU by reading the STATUS register. During a STATUS register read, INT deasserts when the first STATUS data bit (LDVD) reads out (9th rising SCLK) and remains deasserted until shortly after the last STATUS data bit (~15ns). At this point, INT reasserts if any STATUS bit is set during the STATUS register read. If the STATUS register is partially read (i.e., the read is aborted midway), none of the STATUS bits are cleared. New events occurring during a STATUS register read, or events that persist after reading the STATUS bits result in another interrupt immediately after the STATUS register read finishes. This is a read-only register. **LDVD:** Low DV<sub>DD</sub> voltage-detector status bit. LDVD = 1 indicates DV<sub>DD</sub> is below the +1.8V threshold; otherwise LDVD = 0. LDVD clears during the STATUS register read as long as the condition does not persist. Otherwise, the LDVD bit reasserts immediately. If the DV<sub>DD</sub> low voltage detector is disabled, LDVD = 0. The power-on default is 0. **LCPD:** Low CPOUT voltage-detector status bit. LCPD = 1 indicates CPOUT is below the +2.7V threshold; otherwise LCPD = 0. LCPD clears during the STATUS register read as long as the condition does not persist. Otherwise the LCPD bit reasserts immediately. LCPD = 0 when the CPOUT low voltage detector is disabled. The power-on default is 0. **ADOU:** ADC overflow/underflow status bit. ADOU = 1 indicates an ADC underflow or overflow condition in the current ADC result. New conversions that are valid clear the ADOU bit. ADOU = 0 when the ADC data is valid or the ADC is disabled (ADCE = 0). An underflow condition occurs when the ADC data is theoretically less than 0000 hex in unipolar mode and less than 8000 hex in bipolar mode. An overflow condition occurs when the ADC data is theoretically greater than FFFF hex in unipolar mode and greater than 7FFF hex in bipolar mode. Use this bit to determine the validity of an ADC result at the maximum or minimum code values (i.e., 0000 hex or FFFF hex for unipolar mode and 8000 hex and 7FFF hex for bipolar mode). The power-on default is 0. Reading the STATUS register does not clear the ADOU bit. **SDC:** Signal-detect comparator status bit. When SDC = 1, the positive input to the signal-detect comparator exceeds the negative input plus the programmed threshold voltage. The SDC bit clears during the STATUS register read unless the condition remains true. The SDC bit also deasserts when the signal-detect comparator powers down (SDCE = 0). The power-on default is 0. **CRDY:** High-frequency-clock ready status bit. CRDY = 1 indicates a locked high-frequency clock to the 32kHz reference frequency by the FLL. The CRDY bit clears during the STATUS register read. This bit only asserts after power-up or after enabling the FLL using the FLLE bit. The power-on default is 0. **ADD:** ADC-done status bit. ADD = 1 indicates a completed ADC conversion or calibration. Clear the ADD bit by reading the appropriate ADC data, offset, or gain-calibration registers. The ADC status bit also clears when a new ADC result updates to the data or calibration registers (i.e., it follows the assertion level of the UPIO = DRDY signal). Reading the STATUS register does not clear this bit. This bit is equivalent to the DRDY signal available through UPIO\_. The power-on default is 0. **ALD:** Alarm (day) status bit. ALD = 1 when the value programmed in ASEC<19:0> in the AL\_DAY register matches SEC<19:0> in the RTC register. Clear the ALD bit by reading the STATUS register or by disabling the day alarm (ADE = 0). The power-on default is 0. **UPR<4:1>:** User-programmable I/O rising-edge status bits. UPR\_ = 1 indicates a rising edge on the respective UPIO\_ pin has occurred. Clear UPR\_ by reading the STATUS register. Rising edges are detected independent of UPIO\_ configuration, providing the ability to capture and record rising input (e.g., WU) or output (e.g., PWM) edge events on the UPIO\_. Set the appropriate mask to determine if the edge will generate an interrupt on INT. If the UPIO\_ is configured as an output, INT provides confirmation that an intended rising edge output occurred and has reached the desired DVDD or CPOUT level (i.e., was not loaded down externally). The power-on default is 0. **UPF<4:1>:** User-programmable I/O falling-edge status bit. UPF\_ = 1 indicates a falling edge on the respective UPIO\_ has occurred. Clear UPF\_ by reading the STATUS register. Falling edges are detected independent of UPIO\_ configuration, providing the ability to capture and record falling input (e.g., WU) or output (e.g., PWM) edge events on the UPIO\_. Set the appropriate mask to determine if that edge should generate an interrupt on the INT pin. If the UPIO is configured as an output, INT provides confirmation that an intended falling edge output occurred at the pin and it reached the desired DGND level. The power-on default is 0. ### \_Applications Information ### **Analog Filtering** The internal digital filter does not provide rejection close to the harmonics of the modulator sample frequency. However, due to high oversampling ratios in the MAX1358B, these bands typically occupy a small fraction of the spectrum and most broadband noise is filtered. Therefore, the analog filtering requirements in front of the MAX1358B are considerably reduced compared to a conventional converter with no on-chip filtering. In addition, because the device's common-mode rejection (60dB) extends out to several kHz, the common-mode noise susceptibility in this frequency range is substantially reduced. Depending on the application, provide filtering prior to the MAX1358B to eliminate unwanted frequencies the digital filter does not reject. Providing additional filtering in some applications ensures that differential noise signals outside the frequency band of interest do not saturate the analog modulator. When placing passive components in front of the MAX1358B, ensure a low enough source impedance to prevent introducing gain errors to the system. This configuration significantly limits the amount of passive antialiasing filtering that can be applied in front of the MAX1358B. See Table 3 for acceptable source impedances. ### **Power-On Reset or Power-Up** After a power-on reset, the DV<sub>DD</sub> voltage supervisor is enabled and all UPIOs are configured as inputs with pullups enabled. The internal oscillators are enabled and are output at CLK and CLK32K once the DV<sub>DD</sub> voltage supervisor is cleared and the subsequent timeout period has expired. All interrupts are masked except CRDY. Figure 19 illustrates the timing of various signals during initial power-up, sleep mode, and wake-up events. The ADC, charge pump, internal reference, op amp(s), DAC, and switches are disabled after power-up. ### **Power Modes** Two power modes are available for the MAX1358B: sleep and normal mode. In sleep mode, all functional blocks are powered down except the serial interface, data registers, internal bandgap, wake-up circuitry (if enabled), DV<sub>DD</sub> voltage supervisor (if enabled), and the 32kHz oscillator (if enabled), which remain active. See Table 15 for details of the sleep-mode and normal-mode power states of the various internal blocks. Each analog block can be shut down individually through its respective control register with the exception of the bandgap reference. Sleep Mode Sleep mode is entered one of three ways: - Writing to the SLEEP register address. The result is the SHDN bit is set to 1. - Asserting the SLEEP or SLEEP function on a UPIO (SLEEP takes precedence over software writes or wake-up events). The SHDN bit is unaffected. - Asserting the SHDN bit by writing SLP = 1 in the SLEEP\_CFG register. Entering sleep mode is an OR function of the UPIO or SHDN bit. Before entering sleep mode, configure the normal mode conditions. Exit sleep mode and enter normal mode by one of the following methods: With the SHDN bit = 0, deassert the SLEEP or SLEEP function on UPIO, only if SLEEP or SLEEP function is used for entering sleep mode. Figure 19. Initial Power-Up, Sleep Mode, and Wake-Up Timing Diagram with AVDD > 1.8V Figure 20. ADC Unipolar Transfer Function - With the SLEEP or SLEEP function deasserted on UPIO, clear the SHDN bit by writing to the normalmode register address control byte. - With the SLEEP or SLEEP function deasserted, assert WU or WU (wake-up) function on UPIO. - With the SLEEP or SLEEP function deasserted, the day alarm triggers. ### Wake-Up A wake-up event, such as an assertion of a UPIO configured as WU or a time-of-day alarm causes the MAX1358B to exit sleep mode, if in sleep mode. A wake-up event in normal mode results only in a wake-up event being recorded in the STATUS register. ### RESET The RESET output pulls low for any one of the following cases: power-on reset, DVDD monitor trips and RSTE = 0, watchdog timer expires, crystal oscillator is attached, and 32kHz clock not ready. The RESET output can be turned off through the RSTE bit in the PS\_VMONS register, causing DV\_DD low supply voltage events to issue an interrupt or poll through the LDVD status bit. This allows brownout detection $\mu$ Cs that operate with DV\_DD < 1.8V. ### **Driving UPIO Outputs to AVDD Levels** UPIO outputs can be driven to AV<sub>DD</sub> levels in systems with separate AV<sub>DD</sub> and DV<sub>DD</sub> supplies. Disable the charge-pump doubler by setting CPE = 0 in the PS\_VMONS register, and connect the system's analog supply to AV<sub>DD</sub> and CPOUT. Setting UPIO outputs to drive to CPOUT results in AV<sub>DD</sub>-referenced logic levels. Figure 21. ADC Bipolar Transfer Function Figure 22. DAC Unipolar Output Circuit ### **Supply Voltage Measurement** The AVDD supply voltage can be measured with the ADC by reversing the normal input and reference signals. The REF voltage is applied to one multiplexer input, and AGND is selected in the other. The AVDD signal is then switched in as the ADC reference voltage and a conversion is performed. The AVDD value can then be calculated directly as: $$V_{AVDD} = (V_{REF} \times Gain \times 65,536)/N$$ where V<sub>REF</sub> is the reference voltage for the ADC, Gain is the PGA gain before the ADC, and N is the ADC result. Note the AV<sub>DD</sub> voltage must be greater than the gained-up REF voltage (AV<sub>DD</sub> > V<sub>REF</sub> x Gain). This measurement must be done in unipolar mode. Figure 23. DAC Unipolar Rail-to-Rail Output Circuit ### **Power Supplies** AVDD and DVDD provide power to the MAX1358B. The AVDD powers up the analog section, while the DVDD powers up the digital section. The power supply for both AVDD and DVDD ranges from +1.8V to +3.6V. Both AVDD and DVDD must be greater than +1.8V for device operation. AVDD and DVDD can connect to the same power supply. Bypass AVDD to AGND with a 10µF electrolytic capacitor in parallel with a 0.1µF ceramic capacitor, and bypass DVDD to DGND with a 10µF electrolytic capacitor in parallel with a 0.1µF ceramic capacitor. For improved performance, place the bypass capacitors as close to the device as possible. #### **ADC Transfer Functions** Figures 20 and 21 provide the ADC transfer functions for unipolar and bipolar mode. The digital output code format is binary for unipolar mode and two's complement for bipolar mode. Calculate 1 LSB using the following equations: - 1 LSB (Unipolar Mode) = V<sub>REF</sub>/(Gain x 65,536) - 1 LSB (Bipolar Mode) = $\pm 2V_{REF}/(Gain \times 65,536)$ where $\mbox{\sc V}_{\mbox{\scriptsize REF}}$ equals the reference voltage at REF and Gain equals the PGA gain. Table 22. Unipolar Code | DAC CONTENTS | - ANALOG OUTPUT | |--------------|-----------------------------------------------------| | MSB LSB | | | 1111 1111 11 | +V <sub>REF</sub> (1023/1024) | | 1000 0000 01 | +V <sub>REF</sub> (513/1024) | | 1000 0000 00 | +V <sub>REF</sub> (512/1024) = +V <sub>REF</sub> /2 | | 0111 1111 11 | +V <sub>REF</sub> (511/1024) | | 0000 0000 01 | +V <sub>REF</sub> (1/1024) | | 0000 0000 00 | 0 | Figure 24. DAC Bipolar Output Circuit In unipolar mode, the output code ranges from 0 to 65,535 for inputs from zero to full-scale. In bipolar mode, the output code ranges from -32,768 to +32,767 for inputs from negative full-scale to positive full-scale. ### **DAC Unipolar Output** For a unipolar output, the output voltages and the reference have the same polarity. Figure 22 shows the unipolar output circuit of the MAX1358B, which is also the typical operating circuit for the DAC. Table 22 lists some unipolar input codes and their corresponding output voltages. For larger output swing, see Figure 23. This circuit shows the output amplifiers configured with a closed-loop gain of +2V/V to provide 0 to 2.5V full-scale range with the 1.25V reference. ### **DAC Bipolar Output** The MAX1358B DAC output can be configured for bipolar operation using the application circuit in Figure 24: $$V_{OUT} = V_{REF} \left[ \left( \frac{2N}{1024} \right) - 1 \right]$$ where N is the decimal value of the DAC's binary input code. Table 23 shows digital codes (offset binary) and corresponding output voltages for Figure 24 assuming $R_1 = R_2$ . Table 23. Bipolar Code | DAC CONTENTS | ANALOG OUTDUT | | | |--------------|-------------------------------------------------|--|--| | MSB LSB | ANALOG OUTPUT | | | | 1111 1111 11 | +V <sub>REF</sub> (511/512) | | | | 1000 0000 01 | +V <sub>REF</sub> (1/512) | | | | 1000 0000 00 | 0 | | | | 0111 1111 11 | -V <sub>REF</sub> (1/512) | | | | 0000 0000 01 | -V <sub>REF</sub> (511/512) | | | | 0000 0000 00 | -V <sub>REF</sub> (512/512) = -V <sub>REF</sub> | | | ### Clocking with a CMOS Signal A CMOS signal can be used to drive 32KIN if it is divided down. Figure 25 is an example circuit, which works well. ### **Input Multiplexer** The mux inputs can range between AGND and AV<sub>DD</sub>. However, when the internal temperature sensor is enabled, AIN1 and AIN2 cannot exceed 0.7V. This necessitates additional circuitry to divide down the input signal. See Figure 26 for an example circuit that divides down backlight $V_{DD}$ to work properly with the AIN1 pin. ### Optical Reflectometry Application with Dual LED and Single Photodiode Figure 27 illustrates the MAX1358B in a complete optical reflectometry application with two transmitting LEDs and one receiving photodiode. The LEDs transmit light at a specific wavelength onto the sample strip, and the photodiode receives the reflections from the strip. Set the DAC to provide appropriate bias currents for the LEDs. Always keep the photodiodes reverse-biased or zero-biased. SPDT1 and SPDT2 switch between the two LEDs. ### **Electrochemical Sensor Operation** The MAX1358B family interface with electrochemical sensors. The 10-bit DAC with the force-sense buffers have the flexibility to connect to many different types of sensors. An external precision resistor completes the transimpedance amplifier configuration to convert the current generated by the sensor to a voltage measurement using the ADC. The induced error from this source is negligible due to FBA's extremely low input bias current. Internally, the ADC can differentially measure directly across the external transimpedance resistor, RF, eliminating any errors due to voltages drifting over time, temperature, or supply voltage. Figure 25. Clocking with a CMOS Signal ### Temperature Measurement with Two Remote Sensors Use two diode-connected 2N3904 transistors for external temperature sensing in Figure 29. Select AIN1 and AIN2 through the positive and negative mux, respectively. For internal temperature sensor measurements, set MUXP<3:0> to 0111, and set MUXN<3:0> to 0000. The analog input signals feed through a PGA to the ADC for conversion. The MAX1358B integrated PWM is available for LCD bias control, sensor-bias voltage trimming, buzzer drive, and duty-cycled sleep-mode power-control schemes. Figure 30 shows the MAX1358B performing LCD bias control. A sensor-bias voltage trimming application is shown in Figure 31. Figures 33 and 34 show the PWM circuitry being used in a single-ended and differential piezoelectric buzzer-driving application. ### **ADC Calibration** Internal to the MAX1358B, the ADC is 24 bits and is always in bipolar mode. The OFFSET CAL and GAIN CAL data is also 24 bits. The conversion to unipolar and the gain are performed digitally. The default values for the OFFSET CAL and GAIN CAL registers in the MAX1358B are 00 0000h and 80 0000h, respectively. The calibration works as follows: where ADC is the conversion result in the DATA register, RAW is the output of the decimation filter internal to the MAX1358B, OFFSET is the value stored in the OFFSET CAL register, Gain is the value stored in the GAIN CAL register, and PGA is the selected PGA gain found in the ADC register as GAIN<1:0>. In unipolar mode, all negative values return a zero result and an additional gain of 2 is added. Figure 26. Input Multiplexer Figure 27. Optical Reflectometry Application with Dual LED and Single Photodiode 64 \_\_\_\_\_\_*NIXIN* Figure 28. Electrochemical Meter Application Circuit (Traditional and Counter Configuration) For self-calibration, the offset value is the RAW result when the inputs are shorted internally and the gain value is 1/(RAW - OFFSET) with the reference connected to the input. This is done automatically when these modes are selected. The self-offset and gain calibration corrects for errors internal to the ADC and the results are stored and used automatically in the OFFSET CAL and GAIN CAL registers. For best results, use the ADC in the same configuration as the calibration. This pertains to conversion rate only because the PGA gain and unipolar/bipolar modes are performed digitally. For system calibration, the offset and gain values correct for errors in the whole signal path including the internal ADC and any external circuits in the signal path. For the system calibration, a user-provided zero-input condition is required for the offset calibration and a user-provided full-scale input is required for the gain calibration. These values are automatically written to the OFFSET CAL and GAIN CAL registers. The order of the calibrations should be offset followed by gain. The offset correction value is in two's complement. The default value is 000000h, 00...00b, or 0 decimal. The gain correction value is an unsigned binary number with 23 bits to the right of the decimal point. The largest number is therefore 1.1111...1b = $2 - 2^{-23}$ and the smallest is 0.000...0b = 0, although it does not make sense to use a number smaller than 0.1000...0b = 0.5. The default value is 800000h, 1.000...0b or 1 decimal. Changing the offset or gain calibration values does not affect the value in the DATA register until a new conversion has completed. This applies to all the mode bits for PGA gain, unipolar/bipolar, etc. #### **Grounding and Layout** For best performance, use a PCB with separate analog and digital ground planes. Design the PCB so that the analog and digital sections are separated and confined to different areas of the board. Join the digital and analog ground planes at one point. If the DAS is the only device requiring an AGND-to-DGND connection, connect planes to the AGND pin of the DAS. In systems where multiple devices require AGND-to-DGND connections, the connection should still be made at only one point. Make the star ground as close as possible to the MAX1358B. Avoid running digital lines under the device because these may couple noise onto the device. Run the analog ground plane under the MAX1358B to minimize coupling of digital noise. Make the power-supply lines to the MAX1358B as wide as possible to provide low-impedance paths and reduce the effects of glitches on the power-supply line. Shield fast-switching signals such as clocks with digital ground to avoid radiating noise to other sections of the board. Avoid running clock signals near the analog inputs. Avoid crossover of digital and analog signals. Good decoupling is important when using high-resolution ADCs. Decouple all analog supplies with 10µF capacitors in parallel with 0.1µF HF ceramic capacitors to AGND. Place these components as close to the device as possible to achieve the best decoupling. ### **Crystal Layout** Follow basic layout guidelines when placing a crystal on a PCB with a DAS to avoid coupled noise: - 1) Place the crystal as close as possible to 32KIN and 32KOUT. Keeping the trace lengths between the crystal and inputs as short as possible reduces the probability of noise coupling by reducing the length of the "antennae". Keep the 32KIN and 32KOUT lines close to each other to minimize the loop area of the clock lines. Keeping the trace lengths short also decreases the amount of stray capacitance. - 2) Keep the crystal solder pads and trace width to 32KIN and 32KOUT as small as possible. The larger these bond pads and traces are, the more likely it is that noise will couple from adjacent signals. - 3) Place a guard ring (connect to ground) around the crystal to isolate the crystal from noise coupled from adjacent signals. - 4) Ensure that no signals on other PCB layers run directly below the crystal or below the traces to 32KIN and 32KOUT. The more the crystal is isolated from other signals on the board, the less likely it is that noise will be coupled into the crystal. Maintain a minimum distance of 5mm between any digital signal and any trace connected to 32KIN or 32KOUT. - 5) Place a local ground plane on the PCB layer immediately below the crystal guard ring. This helps to isolate the crystal from noise coupling from signals on other PCB layers. **Note:** The ground plane must be in the vicinity of the crystal only and not on the entire board. Figure 29. Temperature Measurement with Two Remote Sensors ### **Parameter Definitions** ### INL Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line is either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nulled. INL for the MAX1358B is measured using the end-point method. #### DNI Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of greater than -1 LSB guarantees no missing codes and a monotonic transfer function. ### **Gain Error** Gain error is the amount of deviation between the measured full-scale transition point and the ideal full-scale transition point. ### **Common-Mode Rejection** Common-mode rejection (CMR) is the ability of a device to reject a signal that is common to both input terminals. The common-mode signal can be either an AC or a DC signal or a combination of the two. CMR is often expressed in decibels. ### **Power-Supply Rejection Ratio (PSRR)** Power-supply rejection ratio (PSRR) is the ratio of the input supply change (in volts) to the change in the converter output (in volts). It is typically measured in decibels. Figure 30. LCD Contrast-Adjustment Application Figure 31. Sensor-Bias Voltage Trim Application Figure 32. Power-Supply Sleep-Mode Duty-Cycle Control Figure 33. Single-Ended Piezoelectric Buzzer Drive Figure 34. Differential Piezoelectric Buzzer Drive ### Chip Information PROCESS: BICMOS ### \_Package Information For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|---------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 40 TQFN-EP | T4066+5 | 21-0141 | | \_\_\_ /VIXI/VI **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|--------------------------------------------------------------------------------------------|------------------| | 0 | 8/10 | Initial release of data sheet. The MAX1358B previously appeared on a different data sheet. | 1–70 | | 1 | 12/10 | Changed test conditions | 2–10, 12 | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.