# **Data Sheet** # LH7A404 32-Bit System-on-Chip ## **FEATURES** - ARM922T™ Core: - 32-bit ARM9TDMI™ RISC Core (200 MHz) - 16KB Cache: 8KB Instruction Cache and 8KB Data Cache - MMU (Windows CE<sup>™</sup> Enabled) - 80KB On-Chip Memory - · Vectored Interrupt Controller - · External Bus Interface - 100 MHz - Asynchronous SRAM/ROM/Flash - Synchronous DRAM/Flash - PCMCIA - CompactFlash - · Clock and Power Management - 32.768 kHz and 14.7456 MHz Oscillators - Programmable PLL - Low Power Modes (Typical) - Run (147 mA), Halt (41 mA), Standby (70 μA) - Programmable LCD Controller - Up to 1,024 × 768 Resolution - Supports STN, Color STN, AD-TFT, HR-TFT, TFT - Up to 64 K-Colors and 15 Gray Shades - 9 Channel, 10-bit A/D Converter - Touch Screen Controller - Brownout Detector - DMA (12 Channels) - External DMA Channels - AC97 - MMC - USB - USB 2.0 Full Speed Host (two downstream ports) - USB 2.0 Full Speed Device - Synchronous Serial Port (SSP) - Motorola SPI™ - Texas Instruments SSI - National MICROWIRE™ - On-board Boot ROM - Supports booting from NAND Flash, I<sup>2</sup>C, EEPROM, or XMODEM - PS/2 Keyboard/Mouse Interface (KMI) - Three Programmable Timers - Three UARTs - Classic IrDA (115 kbit/s) - Smart Card Interface (ISO7816) - Four Pulse Width Modulators (PWMs) - MultiMediaCard Interface with Secure Digital (MMC 2.11/SD 1.0) - AC97 Codec Interface - · Smart Battery Monitor Interface - Real Time Clock (RTC) - Up to 64 General Purpose I/O Channels - · Watchdog Timer - · JTAG Debug Interface and Boundary Scan - Operating Voltage - 1.8 V Core - 3.3 V Input/Output - 5 V Tolerant Digital Inputs (excludes oscillator pins) - The oscillator pins T19, T20, Y18, and Y19 are $1.8~V \pm 10\%$ - Operating Temperature - 0°C to +70°C Commercial - -40°C to +85°C Industrial with Clock Frequency Reduction (See Recommended Operating Conditions) - 324-Ball CABGA Package # **DESCRIPTION** The advent of 3G technology opens the door for a wide range of multimedia applications in mobile information appliances. These appliances require high processing performance and low power consumption. The LH7A404 is designed from the ground up to provide high processing performance, low power consumption, and a high level of integration. The LH7A404 contains a high performance 32-bit ARM922T Core. Power consumption is reduced by the high level of integration, 80KB on-chip SRAM, fully static design, power management unit, low voltage operation (1.8 V Core, 3.3 V I/O) and on-chip PLL. SPI is a trademark of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corporation. ARM922T and ARM9TDMI are trademarks of Advanced RISC Machines Ltd. Windows CE is a trademark of Microsoft Corporation. Figure 1. LH7A404 Block Diagram Table 1. LH7A404 Functional Pin List | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-----------|--------|-----------------|----------------|------------------|-----------------|-----|-------| | E10 | | | | | | | | | E11 | | | | | | | | | H10 | | | | | | | | | H11 | | | | | | | | | K5 | | | | | | | | | K8 | | | | | | | | | K13 | | | | | | | | | K16 | | | | | | | | | L5 | VDD | I/O Ring Power | | | | | | | L8 | | | | | | | | | L13 | | | | | | | | | L16 | | | | | | | | | N10 | | | | | | | | | N11 | | | | | | | | | T10 | | | | | | | | | T11 | | | | | | | | | U18<br>J9 | | | | | | | | | J10 | - | | | | | | | | J11 | - | | | | | | | | J12 | - | | | | | | | | K9 | - | | | | | | | | K10 | - | | | | | | | | K11 | - | | | | | | | | K12 | | | | | | | | | L9 | vss | I/O Ring Ground | | | | | | | L10 | | | | | | | | | L11 | | | | | | | | | L12 | | | | | | | | | M9 | | | | | | | | | M10 | | | | | | | | | M11 | | | | | | | | | M12 | | | | | | | | | T18 | | | | | | | | | E7 | | | | | | | | | E9 | | | | | | | | | E14 | - | | | | | | | | G5 | - | | | | | | | | G16<br>P5 | VDDC | Core Power | | | | | | | P16 | - | | | | | | | | T7 | - | | | | | | | | T12 | - | | | | | | | | T14 | - | | | | | | | | 114 | | | | | | | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-----------------|-----|-------| | E6 | | | | | | | | | E15 | | | | | | | | | F5 | | | | | | | | | F16 | | | | | | | | | J16 | VSSC | Core Cround | | | | | | | M5 | V55C | Core Ground | | | | | | | R5 | 1 | | | | | | | | R16 | | | | | | | | | T6 | | | | | | | | | T15 | 1 | | | | | | | | Y17 | VDDA | Analog Dawer for DLL1 and DLL0 | | | | | | | W17 | VDDA | Analog Power for PLL1 and PLL2 | | | | | | | V16 | VSSA | Analog Craund for DLL1 and DLL0 | | | | | | | U15 | V 3 3 A | Analog Ground for PLL1 and PLL2 | | | | | | | W16 | VDDAD | Analog Power for A/D, Touch Screen Controller | | | | | | | V13 | VSSAD | Analog Ground for A/D, Touch Screen Controller | | | | | | | D2 | nPOR | Power on Reset | Input | Input | | I | 3 | | E1 | nURESET | User Reset | Input | Input | | I | 3 | | F3 | WAKEUP | Wake Up | Input | Input | | Ι | 3 | | F4 | nPWRFL | Power Fail Signal | Input | Input | | I | 3 | | C1 | nEXTPWR | External Power | Input | Input | | I | 3 | | C5 | nRESETOUT | Reset Output to external devices. This pin carries the same state as the internal SoC reset signal. | | | 12 mA | | | | Y18 | XTALIN | 14.7456 MHz Crystal Oscillator pins. To drive the device | | | | | | | Y19 | XTALOUT | from an external clock source, XTALIN can be used while XTALOUT is left unconnected. | | | | | | | T19 | XTAL32IN | 32.768 kHz Real Time Clock, Crystal Oscillator pins. To | | | | | | | T20 | XTAL32OUT | drive the device from an external clock source, XTAL32IN can be used while XTAL32OUT is left unconnected. | | | | | | | L2 | PGMCLK | Programmable Clock (14.7456 MHz MAX.) | LOW | LOW | 8 mA | 0 | | | T16 | CLKEN | External Oscillator Enable Output | LOW | LOW | 8 mA | I/O | 4 | | Y13 | WIDTH0 | Boot Width Pins. Used with the MEDCHG and INTBOOT bits for internal Boot ROM. On power up, the values on | Input with | Input with | | | | | W13 | WIDTH1 | these pins are latched to determine the width and type of<br>Boot device. Boot width can be 8-, 16-, or 32-bit. These<br>pins have a weak internal pull-up resistor | pull-up | pull-up | · | | 3 | | E4 | MEDCHG | Media Change bit; used at power on with INTBOOT and WIDTHx pins to determine boot device. | Input | No Change | | I | 3 | | Y20 | INTBOOT | When LOW, boot device is selected according to the MEDCHG bit. When HIGH, the lower 64KB addresses are mapped to the internal Boot ROM. | Input | No Change | | I | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|--------|--------------------------|----------------|------------------|-----------------|-----|-------| | N19 | D0 | | | | | | | | P20 | D1 | | | | | | | | N18 | D2 | | | | | | | | N20 | D3 | | | | | | | | M16 | D4 | | | | | | | | M18 | D5 | | | | | | | | L18 | D6 | | | | | | | | L17 | D7 | | | | | | | | L19 | D8 | | | | | | | | J19 | D9 | | | | | | | | K17 | D10 | | | | | | | | J18 | D11 | | | | | | | | H19 | D12 | | | | | | | | G20 | D13 | | | | | | | | G19 | D14 | | | | | | | | H17 | D15 | Data Bus | LOW | LOW | 12 mA | I/O | 6 | | F19 | D16 | Daia Bus | LOVV | LOW | 12 IIIA | 1/0 | 6 | | E20 | D17 | | | | | | | | E19 | D18 | | | | | | | | D20 | D19 | | | | | | | | E18 | D20 | | | | | | | | C20 | D21 | | | | | | | | D18 | D22 | | | | | | | | B20 | D23 | | | | | | | | C18 | D24 | | | | | | | | A20 | D25 | | | | | | | | B18 | D26 | | | | | | | | C16 | D27 | | | | | | | | B17 | D28 | | | | | | | | A18 | D29 | | | | | | | | A17 | D30 | | | | | | | | B15 | D31 | | | | | | | | P17 | A0 | Asynchronous Address Bus | HIGH | LOW | 12 mA | 0 | | | N16 | A1 | Asynonionous Address Dus | ПІВП | LOVV | 12111114 | | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|----------|----------------------------------------------------------------|----------------|------------------|-----------------|-----|-------| | N17 | A2/SA0 | | | | | | | | M19 | A3/SA1 | 1 | | | | | | | M20 | A4/SA2 | ] | | | | | | | L20 | A5/SA3 | 1 | | | | | | | M17 | A6/SA4 | 1 | | | | | | | K18 | A7/SA5 | ] | | | | | | | K20 | A8/SA6 | Asynchronous Address Bus and | LOW | 100 | 10 m A | 0 | | | K19 | A9/SA7 | Synchronous Address Bus | LOW | LOW | 12 mA | | | | J20 | A10/SA8 | ] | | | | | | | H20 | A11/SA9 | ] | | | | | | | J17 | A12/SA10 | ] | | | | | | | H18 | A13/SA11 | ] | | | | | | | F20 | A14/SA12 | ] | | | | | | | G18 | A15/SA13 | | | | | | | | H16 | A16/SB0 | Asynchronous Address Bus Synchronous Device Bank Address 0 | LOW | LOW | 12 mA | 0 | | | F18 | A17/SB1 | Asynchronous Address Bus Synchronous Device Bank Address 1 | LOW | LOW | 12 mA | 0 | | | G17 | A18 | | | | | 0 | | | F17 | A19 | Asynchronous Address Bus | LOW | LOW | 12 mA | | | | D19 | A20 | Asynchronous Address Bus | LOW | LOW | 12 mA | 0 | 6 | | E17 | A21 | | LOW | LOW | 12 IIIA | | | | C19 | A22 | | | | | | | | D17 | A23 | | | | | | | | B19 | A24 | Asynchronous Address Bus | LOW | LOW | 12 mA | 0 | | | A16 | A25 | | LOVV | LOW | 12 IIIA | | | | D15 | A26 | | | | | | | | B14 | A27 | | | | | | | | V18 | nCS0 | Asynchronous Memory Chip Select 0 | HIGH | HIGH | 12 mA | 0 | | | R19 | nCS1 | Asynchronous Memory Chip Select 1 | HIGH | HIGH | 12 mA | 0 | | | R18 | nCS2 | Asynchronous Memory Chip Select 2 | HIGH | HIGH | 12 mA | 0 | | | P19 | nCS3 | Asynchronous Memory Chip Select 3 | HIGH | HIGH | 12 mA | 0 | | | R20 | nCS6 | Asynchronous Memory Chip Select 6 | HIGH | No Change | 12 mA | 0 | | | R17 | nCS7 | Asynchronous Memory Chip Select 7 | HIGH | No Change | 12 mA | 0 | | | C12 | nOE | Asynchronous Memory Output Enable | HIGH | HIGH | 12 mA | 0 | 6 | | D12 | nWE | Asynchronous Memory Write Enable | HIGH | HIGH | 12 mA | 0 | 6 | | P18 | nWAIT | Asynchronous Memory Controller Wait | Input | No Change | | I | | | C17 | nSCS0 | Synchronous Memory Chip Select 0 | HIGH | HIGH | 12 mA | I/O | 4 | | A19 | nSCS1 | Synchronous Memory Chip Select 1 | HIGH | HIGH | 12 mA | I/O | 4 | | D16 | nSCS2 | Synchronous Memory Chip Select 2 | HIGH | HIGH | 12 mA | I/O | 4 | | E16 | nSCS3 | Synchronous Memory Chip Select 3 | HIGH | HIGH | 12 mA | I/O | 4 | | B16 | nSWE | Synchronous Memory Write Enable | HIGH | HIGH | 12 mA | 0 | | | A14 | SCKE0 | Clock Enable 0 for Synchronous Memory | HIGH | No Change | 12 mA | 0 | | | B13 | SCKE1_2 | Clock Enable 1 OR 2 for Synchronous Memory | HIGH | No Change | 12 mA | 0 | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|-----------------------|---------------------------------------------------------------------------------------|-------------------|------------------|-----------------|-----|-------| | C14 | SCKE3 | Clock Enable 3 for Synchronous Memory | Depends on MEDCHG | LOW | 12 mA | I/O | 4 | | D14 | SCLK | Synchronous Memory Clock | LOW | No Change | 24 mA | I/O | 2, 4 | | A13 | nBLE0 | Byte Lane Enable 0 | HIGH | HIGH | 12 mA | I/O | 4 | | U9 | nBLE1 | Byte Lane Enable 1 | HIGH | HIGH | 12 mA | 0 | | | Y7 | nBLE2 | Byte Lane Enable 2 | HIGH | HIGH | 12 mA | 0 | | | C13 | nBLE3 | Byte Lane Enable 3 | HIGH | HIGH | 8 mA | 0 | | | C15 | nCAS | Synchronous Memory Column Address Strobe | HIGH | HIGH | 12 mA | I/O | 4 | | A15 | nRAS | Synchronous Memory Row Address Strobe | HIGH | HIGH | 12 mA | I/O | 4 | | D13 | DQM0 | | | | | | | | E13 | DQM1 | Data Mack for Synchronous Momorios | HIGH | No Change | 12 mA | 0 | | | B12 | DQM2 | Data Mask for Synchronous Memories | nign | No Change | 12 IIIA | U | | | A12 | DQM3 | | | | | | | | M2 | PA0/<br>LCDVD16 | GPIO Port A0 LCD Data pin 16 | PA0: Input | No Change | 8 mA | I/O | | | L4 | PA1/<br>LCDVD17 | GPIO Port A1 LCD Data pin 17 | PA1: Input | No Change | 8 mA | I/O | | | МЗ | PA2 | | | | | | | | M4 | PA3 | | | | | | | | M1 | PA4 | GPIO Port A[6:2] | PAx: Input | No Change | 8 mA | I/O | | | N3 | PA5 | | | | | | | | N2 | PA6 | | | | | | | | N1 | PA7 | GPIO Port A7 Boot Width Selection (See Table 5) | PA7: Input | No Change | 8 mA | I/O | 6 | | N4 | PB0/<br>UARTRX1 | GPIO Port B0 UART1 Receive Data Input | PB0: Input | No Change | 8 mA | I/O | | | Р3 | PB1/<br>UARTTX3 | GPIO Port B1 UART3 Transmit Data Out | PB1: Input | No Change | 8 mA | I/O | | | P2 | PB2/<br>UARTRX3 | GPIO Port B2 UART3 Receive Data In | PB2: Input | No Change | 8 mA | I/O | | | P1 | PB3/<br>UARTCTS3 | GPIO Port B3 UART3 Clear to Send | PB3: Input | No Change | 8 mA | I/O | | | R3 | PB4/<br>UARTDCD3 | GPIO Port B4 UART3 Data Carrier Detect | PB4: Input | No Change | 8 mA | I/O | | | N5 | PB5/<br>UARTDSR3 | GPIO Port B5 UART3 Data Set Ready | PB5: Input | No Change | 8 mA | I/O | | | R2 | PB6/<br>SWID/<br>SMBD | <ul><li> GPIO Port B6</li><li> Single Wire Data</li><li> Smart Battery Data</li></ul> | PB6: Input | No Change | 8 mA | I/O | | | R1 | PB7/<br>SMBCLK | GPIO Port B7 Smart Battery Clock | PB7: Input | No Change | 8 mA | I/O | | | P4 | PC0/<br>UARTTX1 | GPIO Port C0 UART1 Transmit Data Output | PC0: LOW | No Change | 12 mA | I/O | | | T1 | PC1 | | | | | | | | T2 | PC2 | | | | | | | | Т3 | PC3 | GPIO Port C[5:1] | PCx: LOW | No Change | 12 mA | I/O | | | R4 | PC4 | | | | | | | | U1 | PC5 | 1 | | | | | | | U2 | PC6 | GPIO Port C6 | PC6: LOW | No Change | 12 mA | I/O | 6 | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|---------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|----------------------------|-----------------|-----|-------| | V1 | PC7 | GPIO Port C7 | PC7: LOW | No Change | 12 mA | I/O | | | Y11 | PD0/LCDVD8 | | | | | | | | U10 | PD1/LCDVD9 | | | | | | | | W12 | PD2/LCDVD10 | 1 | | LOW if | | | | | V11 | PD3/LCDVD11 | GPIO Port D[7:0] | PDx: LOW | 8-bit LCD | 12 mA | I/O | | | W11 | PD4/LCDVD12 | LCD Video Data Interface | 1 Dx. LOVV | enabled; else<br>No Change | 12 IIIA | 1/0 | | | U11 | PD5/LCDVD13 | | | No Change | | | | | V12 | PD6/LCDVD14 | | | | | | | | Y12 | PD7/LCDVD15 | | | | | | | | Y9 | PE0/LCDVD4 | | | LOW if | | | | | W10 | PE1/LCDVD5 | GPIO Port E[3:0] | PEx: Input | 8-bit LCD | 12 mA | I/O | | | V10 | PE2/LCDVD6 | LCD Video Data Interface | 1 Lx. Input | enabled; else<br>No Change | 12 1117 | 1,0 | | | Т9 | PE3/LCDVD7 | | | No Change | | | | | D4 | PE4/<br>SCCLKIN | GPIO Port E4 Smart Card Push-Pull Mode Clock Input | PE4: Input | No Change | 12 mA | I/O | | | C3 | PE5/<br>SCCLKEN | GPIO Port E5 Smart Card Push-Pull Mode External Clock Buffer Enable | PE5: Input | No Change | 12 mA | I/O | | | B2 | PE6/<br>SCIN | GPIO Port E6 Smart Card Push-Pull Mode Data Input | PE6: Input | No Change | 12 mA | I/O | | | A1 | PE7/<br>SCDATEN | GPIO Port E7 Smart Card Push-Pull Mode Data Out External Buffer Enable | PE7: Input | No Change | 12 mA | I/O | | | A9 | PF0/<br>INT0 | GPIO Port F0 Interrupt 0 | PF0: Input | No Change | 8 mA | I/O | 3 | | D9 | PF1/<br>INT1 | GPIO Port F1 Interrupt 1 | PF1: Input | No Change | 8 mA | I/O | 3 | | A8 | PF2/<br>INT2 | GPIO Port F2 Interrupt 2 | PF2: Input | No Change | 8 mA | I/O | 3 | | C8 | PF3/<br>INT3 | GPIO Port F3 Interrupt 3 | PF3: Input | No Change | 8 mA | I/O | 3 | | B8 | PF4/<br>INT4 | GPIO Port F4 Interrupt 4 | PF4: Input | No Change | 8 mA | I/O | 3 | | D8 | PF5/<br>INT5/<br>SCDETECT | GPIO Port F5 Interrupt 5 Smart Card Interface Card Detect Signal | PF5: Input | No Change | 8 mA | I/O | 3 | | A7 | PF6/<br>INT6/<br>PCRDY1 | GPIO Port F6 Interrupt 6 Ready for Card 1 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | PF6: Input | No Change | 8 mA | I/O | 3 | | E8 | PF7/<br>INT7/<br>PCRDY2 | GPIO Port F7 Interrupt 7 Ready for Card 2 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | PF7: Input | No Change | 8 mA | I/O | 3 | | Y2 | PG0/<br>nPCOE | GPIO Port G0 Output Enable for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | | W4 | PG1/<br>nPCWE | GPIO Port G1 Write Enable for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-----------------|-----|-------| | Y3 | PG2/<br>nPCIOR | GPIO Port G2 I/O Read Strobe for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | | U5 | PG3/<br>nPCIOW | GPIO Port G3 I/O Write Strobe for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | | T5 | PG4/<br>nPCREG | GPIO Port G4 Register Memory Access for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | | W5 | PG5/<br>nPCCE1 | GPIO Port G5 Card Enable 1 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode. This signal and nPCCE2 are used by the PC Card for decoding low and high byte accesses. | LOW | No Change | 8 mA | I/O | | | Y4 | PG6/<br>nPCCE2 | GPIO Port G6 Card Enable 2 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode. This signal and nPCCE1 are used by the PC Card for decoding low and high byte accesses. | LOW | No Change | 8 mA | I/O | | | W6 | PG7/<br>PCDIR | GPIO Port G7 Direction for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | LOW | No Change | 8 mA | I/O | | | V6 | PH0/<br>PCRESET1 | GPIO Port H0 Reset Card 1 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | PHx: Input | No Change | 8 mA | I/O | | | Y5 | PH1/<br>CFA8/<br>PCRESET2 | GPIO Port H1 Address Bit 8 for PC Card (CompactFlash) in Single Card mode Reset Card 2 for PC Card (PCMCIA or CompactFlash) in Dual Card mode | PHx: Input | No Change | 8 mA | I/O | | | W7 | PH2/<br>nPCSLOTE1 | GPIO Port H2 Enable Card 1 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode. This signal is used for gating other control signals to the appropriate PC Card. | PHx: Input | No Change | 8 mA | I/O | | | U6 | PH3/CFA9/<br>PCMCIAA25/<br>nPCSLOTE2 | GPIO Port H3 Address Bit 9 for PC Card (CompactFlash) in Single Card mode Address Bit 25 for PC Card (PCMCIA) in Single Card mode Enable Card 2 for PC Card (PCMCIA or CompactFlash) in Dual Card mode. Used for gating other control signals to the appropriate PC Card. | PHx: Input | No Change | 8 mA | I/O | | | W8 | PH4/<br>nPCWAIT1 | GPIO Port H4 WAIT Signal for Card 1 for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | PHx: Input | No Change | 8 mA | I/O | | | Y6 | PH5/CFA10/<br>PCMCIAA24/<br>nPCWAIT2 | GPIO Port H5 Address Bit 10 for PC Card (CompactFlash) in Single Card mode Address Bit 24 for PC Card (PCMCIA) in Single Card mode WAIT Signal for Card 2 for PC Card (PCMCIA or CompactFlash) in Dual Card mode | PHx: Input | No Change | 8 mA | I/O | | | V7 | PH6/<br>nAC97RESET | GPIO Port H6 AC97 Reset | PHx: Input | No Change | 8 mA | I/O | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|-------------------|------------------------------------------------------------------------------------------------------|----------------|---------------------------|-----------------|-----|-------| | U7 | PH7/<br>nPCSTATRE | GPIO Port H7 Status Read Enable for PC Card (PCMCIA or CompactFlash) in Single or Dual Card mode | PHx: Input | No Change | 8 mA | I/O | | | T4 | LCDFP/<br>LCDSPS | LCD Frame Pulse ALI Reset Row Driver Counter | LOW | LOW if not in<br>ALI mode | 12 mA | 0 | | | V2 | LCDLP/<br>LCDHRLP | LCD Linepulse ALI Latch Pulse | LOW | LOW if not in<br>ALI mode | 12 mA | 0 | | | U3 | LCDCLS | ALI Clock for Row Drivers | Input | No Change | 12 mA | 0 | | | V3 | LCDSPL | ALI Start Pulse Left for reverse scanning | LOW | No Change | 12 mA | 0 | | | U4 | LCDUBL | ALI Up, Down signal for reverse scanning | Input | No Change | 12 mA | 0 | | | W1 | LCDSPR | ALI Start Pulse Right for normal scanning | Input | No Change | 12 mA | 0 | | | V4 | LCDLBR | ALI Output for reverse scanning | HIGH | No Change | 12 mA | 0 | | | W2 | LCDMOD | ALI MOD Signal used by the row driver | LOW | No Change | 12 mA | 0 | | | V5 | LCDPS | ALI Power Save | HIGH | No Change | 12 mA | 0 | | | Y1 | LCDVDDEN | ALI Power Sequence Control | LOW | No Change | 12 mA | 0 | | | W3 | LCDREV | ALI Reverse | HIGH | No Change | 12 mA | 0 | | | U8 | LCDCLKIN | External Clock Input for LCD controller | Input | No Change | | I | | | V8 | LCDVD0 | | | | | | | | T8 | LCDVD1 | 100/51 0 1 1 1 | 1.014 | 1.014/ | 40.4 | | | | W9 | LCDVD2 | LCD Video Data Interface | LOW | LOW | 12 mA | 0 | | | Y8 | LCDVD3 | | | | | | | | V9 | LCDENAB/<br>LCDM | LCD TFT Data Enable LCD STN AC Bias | LOW | LOW | 12 mA | 0 | | | Y10 | LCDDCLK | LCD Pixel Clock | LOW | LOW | 12 mA | 0 | | | U17 | USBDCP | USB Device Full Speed Pull-up Resistor Control | Input | Input | 12 mA | I | | | U20 | USBDP | USB Device Data Positive (Differential Pair) | Input | Input | 12 mA | I/O | | | U19 | USBDN | USB Device Data Negative (Differential Pair) | Input | Input | 12 mA | I/O | | | W19 | USBHDP0 | USB Data Host Positive 0 (Differential Pair) | Input | HIGH | 12 mA | I/O | | | W20 | USBHDN0 | USB Data Host Negative 0 (Differential Pair) | Input | LOW | 12 mA | I/O | | | V19 | USBHDP1 | USB Data Host Positive 1 (Differential Pair) | Input | Input | 12 mA | I/O | | | V20 | USBHDN1 | USB Data Host Negative 1 (Differential Pair) | Input | Input | 12 mA | I/O | | | T17 | USBHPWR | USB Host Power | LOW | Input | 12 mA | 0 | | | V17 | USBHOVRCURR | USB Host Overcurrent | Input | Input | 12 mA | I | | | D11 | nPWME0 | DC-DC Converter 0 PWM 0 Enable | Input | Input | 8 mA | I/O | 5 | | A10 | nPWME1 | DC-DC Converter 1 PWM 1 Enable | Input | Input | 8 mA | I/O | 5 | | C11 | PWM0 | DC-DC Converter 0 Output (Pulse Width Modulated) | Input | Input | 8 mA | I/O | 4 | | C10 | PWM1 | DC-DC Converter 1 Output (Pulse Width Modulated) | Input | Input | 8 mA | I/O | 4 | | В9 | PWM2 | PWM Output 2 | Input | No Change | 8 mA | 0 | | | D10 | PWM3 | PWM Output 3 | Input | No Change | | 0 | | | C9 | PWMSYNC | PWM Synchronizing Input for PWM2 | Input | No Change | 8 mA | I | | | C7 | ACBITCLK | Audio Codec (AC97) Clock Audio Codec (ACI) Clock | Input | No Change | 8 mA | I/O | | | В7 | ACOUT | Audio Codec (AC97) Output Audio Codec (ACI) Output | LOW | LOW | 8 mA | 0 | | | A6 | ACSYNC | Audio Codec (AC97) Synchronization Audio Codec (ACI) Synchronization | LOW | LOW | 8 mA | 0 | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | 1/0 | NOTES | |-------|-------------|-------------------------------------------------------------------------------------------|----------------|------------------|-----------------|-----|-------| | В6 | ACIN | Audio Codec (AC97) Input Audio Codec (ACI) Input | Input | No Change | 8 mA | I/O | 5 | | A5 | MMCCLK | MultiMediaCard Clock (20 MHz MAX.) | LOW | LOW | 8 mA | I/O | 4 | | D7 | MMCCMD | MultiMediaCard Command | Input | Input | 8 mA | I/O | | | C6 | MMCDATA0 | MultiMediaCard Data 0 | Input | Input | 8 mA | I/O | | | B5 | MMCDATA1 | MultiMediaCard Data 1 | Input | Input | 8 mA | I/O | | | A4 | MMCDATA2 | MultiMediaCard Data 2 | Input | Input | 8 mA | I/O | | | B4 | MMCDATA3 | MultiMediaCard Data 3 | Input | Input | 8 mA | I/O | | | F2 | UARTCTS2 | UART2 Clear to Send Signal | Input | Input | 8 mA | I/O | 5 | | F1 | UARTDCD2 | UART2 Data Carrier Detect Signal | Input | Input | 8 mA | I/O | 5 | | G2 | UARTDSR2 | UART2 Data Set Ready Signal | Input | Input | 8 mA | I/O | 5 | | G3 | UARTIRTX1 | IrDA Transmit | LOW | No Change | 8 mA | I/O | 4 | | G1 | UARTIRRX1 | IrDA Receive | Input | Input | 8 mA | I/O | 5 | | H2 | UARTTX2 | UART2 Transmit Data Output | HIGH | No Change | 8 mA | I/O | 4 | | G4 | UARTRX2 | UART2 Receive Data Input | Input | Input | 8 mA | I/O | 5 | | K3 | SSPCLK | Synchronous Serial Port Clock | LOW | LOW | 8 mA | 0 | | | L1 | SSPRX | Synchronous Serial Port Receive | Input | Input | 8 mA | I/O | 5 | | L3 | SSPTX | Synchronous Serial Port Transmit | Input | INput | 8 mA | 0 | | | K4 | SSPFRM | Synchronous Serial Port Frame Sync | HIGH | HIGH | 8 mA | 0 | | | J2 | COL0 | | | | | | | | H4 | COL1 | 7 | | | | | | | H5 | COL2 | 7 | | | | | | | J1 | COL3 | T., | | | | | | | J3 | COL4 | Keyboard Interface | HIGH | HIGH | 8 mA | I/O | 4 | | J4 | COL5 | 7 | | | | | | | J5 | COL6 | 7 | | | | | | | K2 | COL7 | 7 | | | | | | | E2 | ВАТОК | Battery OK | Input | Input | | I | 3 | | D1 | nBATCHG | Battery Change | Input | Input | | I | 3 | | U12 | BATCNTL | Battery Control for A/D controller battery monitor. | LOW | No Change | 12 mA | 0 | | | H1 | KMIDAT | Keyboard/Mouse Data | Input | No Change | 12 mA | I/O | | | НЗ | KMICLK | Keyboard/Mouse Clock | Input | No Change | 12 mA | I/O | | | K1 | TBUZ | Timer Buzzer Output (254 kHz MAX.) | LOW | LOW | 8 mA | I/O | 4 | | Y16 | AN0/UL/X+ | ADC channel 0 Touch Screen Controller Upper Left Touch Screen Controller X-plus | Input | Input | | ı | | | Y15 | AN1/UR/X- | ADC channel 1 Touch Screen Controller Upper Right Touch Screen Controller X-minus | Input | Input | | I | | | W14 | AN2/LL/Y+ | ADC channel 2 Touch Screen Controller Lower Left Touch Screen Controller Y-plus | Input | Input | | ı | | | U13 | AN3/LR/Y- | ADC channel 3 Touch Screen Controller Lower Right Touch Screen Controller Y-minus | Input | Input | | ı | | | V14 | AN4/WIPER | ADC channel 4 Wiper input from 5-wire Touch Screen | Input | Input | | I | | | U14 | VSS or VSSA | Connect pin to either VSS or VSSA | Input | Input | | I | | Table 1. LH7A404 Functional Pin List (Cont'd) | CABGA | SIGNAL | DESCRIPTION | RESET<br>STATE | STANDBY<br>STATE | OUTPUT<br>DRIVE | I/O | NOTES | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------|-----|-------| | V15 | AN6 | ADC channel 6 | Input | Input | | I | | | W15 | AN7 | ADC channel 7 | Input | Input | | I | | | T13 | AN8 | ADC channel 8 | Input | Input | | I | | | Y14 | AN9 | ADC channel 9 | Input | Input | | I | | | E12 | SCIO | Smart Card Interface I/O | LOW | LOW | 12 mA | I/O | | | A11 | SCCLK | Smart Card Interface Clock | LOW | LOW | 12 mA | I/O | | | B11 | nSCRESET | Smart Card Interface Reset | LOW | LOW | 12 mA | 0 | | | B10 | SCVCCEN | Smart Card Interface VCC Enable | LOW | No Change | 12 mA | 0 | | | D6 | CTCLKIN | Counter Timer Clock Input | Input | No Change | | I | | | А3 | DREQ0 | DMA Request 0 | Input | No Change | | ı | | | D5 | DACK0 | DMA Acknowledge 0 | Input | No Change | 12 mA | 0 | | | C4 | DEOT0 | DMA End of Transfer 0 | Input | No Change | 12 mA | I/O | | | В3 | DREQ1 | DMA Request 1 | Input | No Change | | I | | | A2 | DACK1 | DMA Acknowledge 1 | Input | No Change | 12 mA | 0 | | | E5 | DEOT1 | DMA End of Transfer 1 | Input | No Change | 12 mA | I/O | | | U16 | nTEST0 | Test Pin 0. Internal weak pull up to VDD. Status latched at nPOR going HIGH. Pull LOW for JTAG mode. Pull HIGH (or leave open) for Normal mode. See Table 2. | Input with pull-up | Input with pull-up | | ı | | | W18 | nTEST1 | Test Pin 1. Internal weak pull up to VDD. Status latched at nPOR going HIGH. Pull HIGH (or leave open) for both JTAG and Normal mode. See Table 2. | Input with pull-up | Input with pull-up | | ı | | | D3 | TDI | JTAG Data In. Internal weak pull up to VDD. | Input | No Change | | Ι | | | C2 | TCK | JTAG Clock. Internal weak pull up to VDD. | Input | No Change | | I | 3 | | B1 | TDO | JTAG Data Out | High Z | No Change | 4 mA | 0 | 5 | | E3 | TMS | JTAG Test Mode Select. Internal weak pull up to VDD. | Input | No Change | | I | | ## NOTES: - 1. Signals beginning with 'n' are Active LOW. - The SCLK pin can source up to 12 mA and sink up to 20 mA. See 'DC Characteristics'. - 3. Schmitt trigger input - 4. Input only for JTAG boundary scan mode. - 5. Output only for JTAG boundary scan mode. - These pins have alternate NAND Flash functions during boot-up when using the internal Boot ROM. Consult the Boot ROM Chapter of the User's Guide for more information. Table 2. nTEST Pin Function | MODE | nTEST0 | nTEST1 | nURESET | |--------|--------|--------|---------| | JTAG | 0 | 1 | 1 | | Normal | 1 | 1 | Х | **Table 3. LCD Controller Pins** | | | | | | S1 | ΓN | | | | | |-------|----------|-------------------|-----------------|---------------|-----------------|---------------|-----------------|---------------|-----------|-----------| | CABGA | RESET | LCD | MONO | 4-BIT | MONO | 8-BIT | COI | _OR | TFT | AD-TFT/ | | PIN | STATE | SIGNAL | SINGLE<br>PANEL | DUAL<br>PANEL | SINGLE<br>PANEL | DUAL<br>PANEL | SINGLE<br>PANEL | DUAL<br>PANEL | | HR-TFT | | L4 | PA1 | LCDVD17 | | | | | | | | LOW | | M2 | PA0 | LCDVD16 | | | | | | | | LOW | | Y12 | PD7 | LCDVD15 | | | | MLSTN7 | | CLSTN7 | Intensity | Intensity | | V12 | PD6 | LCDVD14 | | | | MLSTN6 | | CLSTN6 | BLUE4 | BLUE4 | | U11 | PD5 | LCDVD13 | | | | MLSTN5 | | CLSTN5 | BLUE3 | BLUE3 | | W11 | PD4 | LCDVD12 | | | | MLSTN4 | | CLSTN4 | BLUE2 | BLUE2 | | V11 | PD3 | LCDVD11 | | | | MLSTN3 | | CLSTN3 | BLUE1 | BLUE1 | | W12 | PD2 | LCDVD10 | | | | MLSTN2 | | CLSTN2 | BLUE0 | BLUE0 | | U10 | PD1 | LCDVD9 | | | | MLSTN1 | | CLSTN1 | GREEN4 | GREEN4 | | Y11 | PD0 | LCDVD8 | | | | MLSTN0 | | CLSTN0 | GREEN3 | GREEN3 | | Т9 | PE3 | LCDVD7 | | MLSTN3 | MUSTN7 | MUSTN7 | CUSTN7 | CUSTN7 | GREEN2 | GREEN2 | | V10 | PE2 | LCDVD6 | | MLSTN2 | MUSTN6 | MUSTN6 | CUSTN6 | CUSTN6 | GREEN1 | GREEN1 | | W10 | PE1 | LCDVD5 | | MLSTN1 | MUSTN5 | MUSTN5 | CUSTN5 | CUSTN5 | GREEN0 | GREEN0 | | Y9 | PE0 | LCDVD4 | | MLSTN0 | MUSTN4 | MUSTN4 | CUSTN4 | CUSTN4 | RED4 | RED4 | | Y8 | LCDVD3 | LCDVD3 | MUSTN3 | MUSTN3 | MUSTN3 | MUSTN3 | CUSTN3 | CUSTN3 | RED3 | RED3 | | W9 | LCDVD2 | LCDVD2 | MUSTN2 | MUSTN2 | MUSTN2 | MUSTN2 | CUSTN2 | CUSTN2 | RED2 | RED2 | | T8 | LCDVD1 | LCDVD1 | MUSTN1 | MUSTN1 | MUSTN1 | MUSTN1 | CUSTN1 | CUSTN1 | RED1 | RED1 | | V8 | LCDVD0 | LCDVD0 | MUSTN0 | MUSTN0 | MUSTN0 | MUSTN0 | CUSTN0 | CUSTN0 | RED0 | RED0 | | U3 | LCDCLS | LCDCLS | | | | | | | | LCDCLS | | Y10 | LCDDCLK | T4 | LCDFP | LCDFP/<br>LCDSPS | LCDFP LCDSPS | | V2 | LCDLP | LCDLP/<br>LCDHRLP | LCDLP LCDHRLP | | W2 | LCDMOD | LCDMOD | | | | | | | | LCDMOD | | V5 | LCDPS | LCDPS | | | | | | | | LCDPS | | W3 | LCDREV | LCDREV | | | | | | | | LCDREV | | V3 | LCDSPL | LCDSPL | | | | | | | | LCDSPL | | V4 | LCDLBR | LCDLBR | | | | | | | | LCDLBR | | W1 | LCDSPR | LCDSPR | | | | | | | | LCDSPR | | U4 | LCDUBL | LCDUBL | | | | | | | | LCDUBL | | Y1 | LCDVDDEN | LCDVDDEN | | | | | | | | LCDVDDEN | | U8 | LCDCLKIN | V9 | LCDENAB | LCDENAB/<br>LCDM | LCDM | LCDM | LCDM | LCDM | LCDM | LCDM | LCDENAB | | # NOTES: - 1. The Intensity bit is identically generated for all three colors. - 2. MU = Monochrome Upper Panel - CU = Color Upper Panel CL = Color Lower Panel **Table 4. CABGA Numerical Pin List** | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | |-------|-----------------|--------------|-----------------| | A1 | PE7/SCDATEN | 95 mV/ns | 12 mA | | A2 | DACK1 | 95 mV/ns | 12 mA | | A3 | DREQ0 | | | | A4 | MMCDATA2 | 110 mV/ns | 8 mA | | A5 | MMCCLK | 110 mV/ns | 8 mA | | A6 | ACSYNC | 110 mV/ns | 8 mA | | A7 | PF6/INT6/PCRDY1 | 110 mV/ns | 8 mA | | A8 | PF2/INT2 | 110 mV/ns | 8 mA | | A9 | PF0/INT0 | 110 mV/ns | 8 mA | | A10 | nPWME1 | 95 mV/ns | 12 mA | | A11 | SCCLK | 95 mV/ns | 12 mA | | A12 | DQM3 | 110 mV/ns | 8 mA | | A13 | nBLE0 | 95 mV/ns | 12 mA | | A14 | SCKE0 | 95 mV/ns | 12 mA | | A15 | nRAS | 95 mV/ns | 12 mA | | A16 | A25 | 95 mV/ns | 12 mA | | A17 | D30 | 95 mV/ns | 12 mA | | A18 | D29 | 95 mV/ns | 12 mA | | A19 | nSCS1 | 95 mV/ns | 12 mA | | A20 | D25 | 95 mV/ns | 12 mA | | B1 | TDO | 100 mV/ns | 4 mA | | B2 | PE6/SCIN | 95 mV/ns | 12 mA | | В3 | DREQ1 | | | | B4 | MMCDATA3 | 110 mV/ns | 8 mA | | B5 | MMCDATA1 | 110 mV/ns | 8 mA | | B6 | ACIN | 110 mV/ns | 8 mA | | B7 | ACOUT | 110 mV/ns | 8 mA | | B8 | PF4/INT4 | 110 mV/ns | 8 mA | | В9 | PWM2 | 110 mV/ns | 8 mA | | B10 | SCVCCEN | 95 mV/ns | 12 mA | | B11 | nSCRESET | 95 mV/ns | 12 mA | | B12 | DQM2 | 95 mV/ns | 12 mA | | B13 | SCKE1_2 | 95 mV/ns | 12 mA | | B14 | A27 | 95 mV/ns | 12 mA | | B15 | D31 | 95 mV/ns | 12 mA | | B16 | nSWE | 95 mV/ns | 12 mA | | B17 | D28 | 95 mV/ns | 12 mA | | B18 | D26 | 95 mV/ns | 12 mA | | B19 | A24 | 95 mV/ns | 12 mA | | B20 | D23 | 95 mV/ns | 12 mA | | C1 | nEXTPWR | | | | C2 | TCK | | | | C3 | PE5/SCCLKEN | 95 mV/ns | 12 mA | | C4 | DEOT0 | 95 mV/ns | 12 mA | | C5 | nRESETOUT | | | Table 4. CABGA Numerical Pin List (Cont'd) | CARCA | CARCA SIGNAL SLEW OUTPUT | | | | | | |-------|--------------------------|-----------|-------|--|--|--| | CABGA | SIGNAL | RATE | DRIVE | | | | | C6 | MMCDATA | 110 mV/ns | 8 mA | | | | | C7 | ACBITCLK | 110 mV/ns | 8 mA | | | | | C8 | PF3/INT3 | 110 mV/ns | 8 mA | | | | | C9 | PWMSYNC | | | | | | | C10 | PWM1 | 110 mV/ns | 8 mA | | | | | C11 | PWM0 | 110 mV/ns | 8 mA | | | | | C12 | nOE | 95 mV/ns | 12 mA | | | | | C13 | nBLE3 | 110 mV/ns | 8 mA | | | | | C14 | SCKE3 | 95 mV/ns | 12 mA | | | | | C15 | nCAS | 95 mV/ns | 12 mA | | | | | C16 | D27 | 95 mV/ns | 12 mA | | | | | C17 | nSCS0 | 95 mV/ns | 12 mA | | | | | C18 | D24 | 95 mV/ns | 12 mA | | | | | C19 | A22 | 95 mV/ns | 12 mA | | | | | C20 | D21 | 95 mV/ns | 12 mA | | | | | D1 | nBATCHG | | | | | | | D2 | nPOR | | | | | | | D3 | TDI | | | | | | | D4 | PE4/SCCLKIN | 95 mV/ns | 12 mA | | | | | D5 | DACK0 | 95 mV/ns | 12 mA | | | | | D6 | CTCLKIN | | | | | | | D7 | MMCCMD | 110 mV/ns | 8 mA | | | | | D8 | PF5/INT5/SCDETECT | 110 mV/ns | 8 mA | | | | | D9 | PF1/INT1 | 110 mV/ns | 8 mA | | | | | D10 | PWM3 | 110 mV/ns | 8 mA | | | | | D11 | nPWME0 | 110 mV/ns | 8 mA | | | | | D12 | nWE | 95 mV/ns | 12 mA | | | | | D13 | DQM0 | 95 mV/ns | 12 mA | | | | | D14 | SCLK | 190 mV/ns | 24 mA | | | | | D15 | A26 | 95 mV/ns | 12 mA | | | | | D16 | nSCS2 | 95 mV/ns | 12 mA | | | | | D17 | A23 | 95 mV/ns | 12 mA | | | | | D18 | D22 | 95 mV/ns | 12 mA | | | | | D19 | A20 | 95 mV/ns | 12 mA | | | | | D20 | D19 | 95 mV/ns | 12 mA | | | | | E1 | nURESET | | | | | | | E2 | ВАТОК | | | | | | | E3 | TMS | | | | | | | E4 | MEDCHG | | | | | | | E5 | DEOT1 | 95 mV/ns | 12 mA | | | | | E6 | VSSC | | | | | | | E7 | VDDC | | | | | | | E8 | PF7/INT7/PCRDY2 | 110 mV/ns | 8 mA | | | | | E9 | VDDC | | | | | | | E10 | VDD | | | | | | Table 4. CABGA Numerical Pin List (Cont'd) OUTPUT DRIVE SLEW RATE **CABGA SIGNAL** E11 VDD E12 SCIO 95 mV/ns 12 mA E13 DQM1 95 mV/ns 12 mA E14 **VDDC VSSC** E15 E16 nSCS3 95 mV/ns 12 mA E17 A21 95 mV/ns 12 mA E18 D20 95 mV/ns 12 mA E19 D18 95 mV/ns 12 mA E20 D17 95 mV/ns 12 mA UARTDCD2 F1 110 mV/ns 8 mA F2 **UARTCTS2** 110 mV/ns 8 mA F3 WAKEUP nPWRFL F4 F5 VSSC F16 **VSSC** F17 A19 95 mV/ns 12 mA F18 A17/SBANK1 95 mV/ns 12 mA F19 95 mV/ns 12 mA A14/SA12 F20 95 mV/ns 12 mA G1 **UARTIRRX1** 110 mV/ns 8 mA G2 **UARTDSR2** 110 mV/ns 8 mA **UARTIRTX1** 110 mV/ns G3 8 mA **UARTRX2** G4 110 mV/ns 8 mA G5 **VDDC VDDC** G16 G17 A18 95 mV/ns 12 mA G18 A15/SA13 95 mV/ns 12 mA G19 D14 95 mV/ns 12 mA G20 D13 95 mV/ns 12 mA H1 **KMIDAT** 95 mV/ns 12 mA H2 **UARTTX2** 110 mV/ns 8 mA НЗ **KMICLK** 95 mV/ns 12 mA COL<sub>1</sub> H4 100 mV/ns 8 mA COL<sub>2</sub> H5 100 mV/ns 8 mA H10 VDD **VDD** H11 H16 A16/SBANK0 95 mV/ns 12 mA H17 D15 95 mV/ns 12 mA H18 A13/SA11 95 mV/ns 12 mA H19 D12 95 mV/ns 12 mA H20 A11/SA9 95 mV/ns 12 mA J1 COL<sub>3</sub> 100 mV/ns 8 mA J2 COL<sub>0</sub> 100 mV/ns 8 mA J3 COL4 100 mV/ns 8 mA Table 4. CABGA Numerical Pin List (Cont'd) | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | |-------|-------------|--------------|-----------------| | J4 | COL5 | 100 mV/ns | 8 mA | | J5 | COL6 | 100 mV/ns | 8 mA | | J9 | VSS | | | | J10 | VSS | | | | J11 | VSS | | | | J12 | VSS | | | | J16 | VSSC | | | | J17 | A12/SA10 | 95 mV/ns | 12 mA | | J18 | D11 | 95 mV/ns | 12 mA | | J19 | D9 | 95 mV/ns | 12 mA | | J20 | A10/SA8 | 95 mV/ns | 12 mA | | K1 | TBUZ | 110 mV/ns | 8 mA | | K2 | COL7 | 100 mV/ns | 8 mA | | K3 | SSPCLK | 110 mV/ns | 8 mA | | K4 | SSPFRM | 110 mV/ns | 8 mA | | K5 | VDD | | | | K8 | VDD | | | | K9 | VSS | | | | K10 | VSS | | | | K11 | VSS | | | | K12 | VSS | | | | K13 | VDD | | | | K16 | VDD | | | | K17 | D10 | 95 mV/ns | 12 mA | | K18 | A7/SA5 | 95 mV/ns | 12 mA | | K19 | A9/SA7 | 95 mV/ns | 12 mA | | K20 | A8/SA6 | 95 mV/ns | 12 mA | | L1 | SSPRX | 110 mV/ns | 8 mA | | L2 | PGMCLK | 110 mV/ns | 8 mA | | L3 | SSPTX | 110 mV/ns | 8 mA | | L4 | PA1/LCDVD17 | 110 mV/ns | 8 mA | | L5 | VDD | | | | L8 | VDD | | | | L9 | VSS | | | | L10 | VSS | | | | L11 | VSS | | | | L12 | VSS | | | | L13 | VDD | | | | L16 | VDD | | | | L17 | D7 | 95 mV/ns | 12 mA | | L18 | D6 | 95 mV/ns | 12 mA | | L19 | D8 | 95 mV/ns | 12 mA | | L20 | A5/SA3 | 95 mV/ns | 12 mA | | M1 | PA4 | 110 mV/ns | 8 mA | | M2 | PA0/LCDVD16 | 110 mV/ns | 8 mA | Table 4. CABGA Numerical Pin List (Cont'd) | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | |-------|---------------|--------------|-----------------| | МЗ | PA2 | 110 mV/ns | 8 mA | | M4 | PA3 | 110 mV/ns | 8 mA | | M5 | VSSC | | | | M9 | VSS | | | | M10 | VSS | | | | M11 | VSS | | | | M12 | VSS | | | | M16 | D4 | 95 mV/ns | 12 mA | | M17 | A6/SA4 | 95 mV/ns | 12 mA | | M18 | D5 | 95 mV/ns | 12 mA | | M19 | A3/SA1 | 95 mV/ns | 12 mA | | M20 | A4/SA2 | 95 mV/ns | 12 mA | | N1 | PA7 | 110 mV/ns | 8 mA | | N2 | PA6 | 110 mV/ns | 8 mA | | N3 | PA5 | 110 mV/ns | 8 mA | | N4 | PB0/UARTRX1 | 110 mV/ns | 8 mA | | N5 | PB5/UARTDSR3 | 110 mV/ns | 8 mA | | N10 | VDD | | | | N11 | VDD | | | | N16 | A1 | 95 mV/ns | 12 mA | | N17 | A2/SA0 | 95 mV/ns | 12 mA | | N18 | D2 | 95 mV/ns | 12 mA | | N19 | D0 | 95 mV/ns | 12 mA | | N20 | D3 | 95 mV/ns | 12 mA | | P1 | PB3/UARTCTS3 | 110 mV/ns | 8 mA | | P2 | PB2/UARTRX3 | 110 mV/ns | 8 mA | | P3 | PB1/UARTTX3 | 110 mV/ns | 8 mA | | P4 | PC0/UARTTX1 | 95 mV/ns | 12 mA | | P5 | VDDC | | | | P16 | VDDC | | | | P17 | A0 | 95 mV/ns | 12 mA | | P18 | nWAIT | | | | P19 | nCS3 | 95 mV/ns | 12 mA | | P20 | D1 | 95 mV/ns | 12 mA | | R1 | PB7/SMBCLK | 110 mV/ns | 8 mA | | R2 | PB6/SWID/SMBD | 110 mV/ns | 8 mA | | R3 | PB4/UARTDCD3 | 110 mV/ns | 8 mA | | R4 | PC4 | 95 mV/ns | 12 mA | | R5 | VSSC | | | | R16 | VSSC | | | | R17 | nCS7 | 95 mV/ns | 12 mA | | R18 | nCS2 | 95 mV/ns | 12 mA | | R19 | nCS1 | 95 mV/ns | 12 mA | | R20 | nCS6 | 95 mV/ns | 12 mA | | T1 | PC1 | 95 mV/ns | 12 mA | Table 4. CABGA Numerical Pin List (Cont'd) | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | |-------|----------------------------------|--------------|-----------------| | T2 | PC2 | 95 mV/ns | 12 mA | | Т3 | PC3 | 95 mV/ns | 12 mA | | T4 | LCDFP/LCDSPS | 95 mV/ns | 12 mA | | T5 | PG4/nPCREG | 110 mV/ns | 8 mA | | T6 | VSSC | | | | T7 | VDDC | | | | T8 | LCDVD1 | 95 mV/ns | 12 mA | | Т9 | PE3/LCDVD7 | 95 mV/ns | 12 mA | | T10 | VDD | | | | T11 | VDD | | | | T12 | VDDC | | | | T13 | AN8 | | | | T14 | VDDC | | | | T15 | VSSC | | | | T16 | CLKEN | 110 mV/ns | 8 mA | | T17 | USBHPWR | 95 mV/ns | 12 mA | | T18 | VSS | | | | T19 | XTAL32IN | | | | T20 | XTAL32OUT | | | | U1 | PC5 | 95 mV/ns | 12 mA | | U2 | PC6 | 95 mV/ns | 12 mA | | U3 | LCDCLS | 95 mV/ns | 12 mA | | U4 | LCDUBL | 95 mV/ns | 12 mA | | U5 | PG3/nPCIOW | 110 mV/ns | 8 mA | | U6 | PH3/CFA9/PCMCIAA25/<br>nPCSLOTE2 | 110 mV/ns | 8 mA | | U7 | PH7/nPCSTATRE | 110 mV/ns | 8 mA | | U8 | LCDCLKIN | | | | U9 | nBLE1 | 95 mV/ns | 12 mA | | U10 | PD1/LCDVD9 | 95 mV/ns | 12 mA | | U11 | PD5/LCDVD13 | 95 mV/ns | 12 mA | | U12 | BATCTL | 95 mV/ns | 12 mA | | U13 | AN3/LR/Y- | | | | U14 | VSS or VSSA | | | | U15 | VSSA | | | | U16 | nTEST0 | | | | U17 | USBDCP | | | | U18 | VDD | | | | U19 | USBDN | | | | U20 | USBDP | | | | V1 | PC7 | 95 mV/ns | 12 mA | | V2 | LCDLP/LCDHRLP | 95 mV/ns | 12 mA | | V3 | LCDSPL | 95 mV/ns | 12 mA | | V4 | LCDLBR | 95 mV/ns | 12 mA | | V5 | LCDPS | 95 mV/ns | 12 mA | Table 4. CABGA Numerical Pin List (Cont'd) | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | |-------|----------------|--------------|-----------------| | V6 | PH0/PCRESET1 | 110 mV/ns | 8 mA | | V7 | PH6/nAC97RESET | 110 mV/ns | 8 mA | | V8 | LCDVD0 | 95 mV/ns | 12 mA | | V9 | LCDENAB/LCDM | 95 mV/ns | 12 mA | | V10 | PE2/LCDVD6 | 95 mV/ns | 12 mA | | V11 | PD3/LCDVD11 | 95 mV/ns | 12 mA | | V12 | PD6/LCDVD14 | 95 mV/ns | 12 mA | | V13 | VSSAD | | | | V14 | AN4/WIPER | | | | V15 | AN6 | | | | V16 | VSSA | | | | V17 | USBHOVRCURR | | | | V18 | nCS0 | 95 mV/ns | 12 mA | | V19 | USBHDP1 | | | | V20 | USBHDN1 | | | | W1 | LCDSPR | 95 mV/ns | 12 mA | | W2 | LCDMOD | 95 mV/ns | 12 mA | | W3 | LCDREV | 95 mV/ns | 12 mA | | W4 | PG1/nPCWE | 110 mV/ns | 8 mA | | W5 | PG5/nPCCE1 | 110 mV/ns | 8 mA | | W6 | PG7/PCDIR | 110 mV/ns | 8 mA | | W7 | PH2/nPCSLOTE1 | 110 mV/ns | 8 mA | | W8 | PH4/nPCWAIT1 | 110 mV/ns | 8 mA | | W9 | LCDVD2 | 95 mV/ns | 12 mA | | W10 | PE1/LCDVD5 | 95 mV/ns | 12 mA | | W11 | PD4/LCDVD12 | 95 mV/ns | 12 mA | | W12 | PD2/LCDVD10 | 95 mV/ns | 12 mA | Table 4. CABGA Numerical Pin List (Cont'd) | | | T | | |-------|----------------------------------|--------------|-----------------| | CABGA | SIGNAL | SLEW<br>RATE | OUTPUT<br>DRIVE | | W13 | WIDTH1 | | | | W14 | AN2/LL/Y+ | | | | W15 | AN7 | | | | W16 | VDDAD | | | | W17 | VDDA | | | | W18 | nTEST1 | | | | W19 | USBHDP0 | | | | W20 | USBHDN0 | | | | Y1 | LCDVDDEN | 95 mV/ns | 12 mA | | Y2 | PG0/nPCOE | 110 mV/ns | 8 mA | | Y3 | PG2/nPCIOR | 110 mV/ns | 8 mA | | Y4 | PG6/nPCCE2 | 110 mV/ns | 8 mA | | Y5 | PH1/CFA8/PCRESET2 | 110 mV/ns | 8 mA | | Y6 | PH5/CFA10/PCMCIAA24/<br>nPCWAIT2 | 110 mV/ns | 8 mA | | Y7 | nBLE2 | 95 mV/ns | 12 mA | | Y8 | LCDVD3 | 95 mV/ns | 12 mA | | Y9 | PE0/LCDVD4 | 95 mV/ns | 12 mA | | Y10 | LCDDCLK | 95 mV/ns | 12 mA | | Y11 | PD0/LCDVD8 | 95 mV/ns | 12 mA | | Y12 | PD7/LCDVD15 | 95 mV/ns | 12 mA | | Y13 | WIDTH0 | | | | Y14 | AN9 | | | | Y15 | AN1/UR/X- | | | | Y16 | AN0/UL/X+ | | | | Y17 | VDDA | | | | Y18 | XTALIN | | | | Y19 | XTALOUT | | | | Y20 | INTBOOT | | | | | | | | Figure 2. Application Diagram ## SYSTEM DESCRIPTIONS ## **ARM922T Processor** The LH7A404 microcontroller features the ARM922T cached core with an Advanced High-performance Bus (AHB) interface. The processor is a member of the ARM9T family of processors. For more information, see the ARM document, 'ARM922T Technical Reference Manual', available on ARM's website at www.arm.com. ## **Clock and State Controller** The clocking scheme in the LH7A404 is based around two primary oscillator inputs. These are the 14.7456 MHz input crystal and the 32.768 kHz real time clock oscillator; see Figure 3. The 14.7456 MHz oscillator supplies the main system clock domains for the LH7A404. The 32.768 kHz oscillator controls the power-down operations and real time clock peripheral. The clock and state controller provides the clock gating and frequency division necessary, and then supplies the clocks to the processor and rest of the system. The amount of clock gating that actually takes place depends on the power saving mode selected. The 32.768 kHz clock provides the source for the Real Time Clock tree and power-down logic. This clock is used for the power state control and is the only clock in the LH7A404 that runs continuously. The 32.768 kHz clock is divided down to 1 Hz for the Real Time Clock counter using a ripple divider to save power. The 14.7456 MHz source is used to generate the main system clocks for the LH7A404. It is the source for PLL1 and PLL2, the primary clock for the peripherals, and the source clock to the programmable clock (PGM) divider. PLL1 provides the main clock tree for the chip. It generates the following clocks: FCLK, HCLK, and PCLK. FCLK is the clock that drives the ARM922T core. HCLK is the main bus (AHB) clock, as such it clocks all memory interfaces, bus arbitrators and the AHB peripherals. HCLK is generated by dividing FCLK by 1, 2, 3, or 4. HCLK can be gated by the system to enable low power operation. PCLK is the peripheral bus (APB) clock. It is generated by dividing HCLK by either 2, 4, or 8. PLL2 generates a fixed 48 MHz clock signal for the USB peripheral. ## **Power Modes** The LH7A404 has three operational states: Run, Halt, and Standby. During Run all clocks are hardware enabled and the processor is clocked. In the Halt mode the device is functioning, but the processor clock is halted while it waits for an event such as a key press. Standby equates to the computer being switched 'off', i.e. no display (LCD disabled) and the main oscillator is shut down. #### **Reset Modes** Three external signals can generate resets to the LH7A404: nPOR (power on reset), nPWRFL (power failure) and nURESET (user reset). If any of these are active, a system reset is internally generated. An nPOR reset performs a full system reset. The nPWRFL and nURESET resets perform a full system reset except for the SDRAM refresh control, SDRAM Global Configuration, SDRAM Device Configuration, and the RTC peripheral registers. The SDRAM controller issues a self-refresh command to external SDRAM before the system enters an nPWRFL and nURESET reset. This allows the system to maintain its Real Time Clock and SDRAM contents. Upon release of Reset, the chip enters Standby mode. Once in the Run mode the PWRSR register can be interrogated to determine the nature of the reset and the trigger source, after which software can then take appropriate actions. #### **Data Paths** The data paths in the LH7A404 are: - The AMBA AHB bus - The AMBA APB bus - The External Bus Interface - · The LCD AHB bus - The DMA busses. #### **AMBA AHB BUS** The Advanced Microprocessor Bus Architecture AHB (AMBA AHB) is a high speed 32-bit-wide data bus. The AMBA AHB is for high-performance, high-clock-frequency system modules. LH7A404 peripherals and memory with high bandwidth requirements are connected to the ARM922T processor and other bus masters using a multi-master AHB bus. These peripherals include the external memory interfaces, on-chip SRAM, LCD Controller (bus master), DMA Controller (bus master), and USB Host (bus master). Remaining peripherals reside on the lower bandwidth Advanced Peripheral Bus (APB), which is accessed from the AHB via the APB Bridge. The APB Bridge is the only master on the APB, and its operation is transparent to the user as it converts AHB accesses into slower APB accesses automatically. Figure 3. Clock and State Controller Block Diagram #### **AMBA APB BUS** The AMBA APB provides a lower-bandwidth bus for peripherals accessed less frequently. This reduces the loading on the AHB, allowing it to run faster to maximize system performance, while the APB can operate at a lower clock rate to conserve power. The APB Bridge is the only master on the APB. All AHB masters can access APB peripherals via the ABP Bridge. The APB clock frequency can be selected by software to divide the clock speed of the AHB bus by 2, 4, or 8. ## **EXTERNAL BUS INTERFACE (EBI)** The External Bus Interface (EBI) provides a 32-bitwide, high speed gateway to external memory devices. The supported memory devices include: - Asynchronous RAM/ROM/Flash - Synchronous DRAM/Flash - · PCMCIA interfaces - · CompactFlash interfaces. The EBI can be controlled by either the Asynchronous Memory Controller or Synchronous Memory Controller. There is an arbiter on the EBI input, with priority given to the Synchronous Memory Controller interface. #### **LCD BUS** The LCD controller has its own local memory bus that connects it to the system's embedded memory and external SDRAM. The function of this local data bus is to allow the LCD controller to perform its video refresh function without congesting the main AHB bus. This leads to better system performance and lower power consumption. There is an arbiter on both the embedded memory and the synchronous memory controller. In both cases the LCD bus is given priority. #### **DMA BUSES** The LH7A404 has a DMA system that connects the higher speed/higher data volume APB peripherals (MMC, USB Device and AC97) to the AHB bus. This enables the efficient transfer of data between these peripherals and external memory without the intervention of the ARM922T core. #### **USB HOST CONTROLLER DMA BUS** The USB Host Controller has its own DMA controller. It acts as another bus master on the AHB bus. It does not interact with the non-USB DMA controller except in bus arbritration. # **Memory Map** The LH7A404 system has a 32-bit-wide address bus, allowing addressing up to 4GB of memory. This memory space is subdivided into a number of memory banks, shown in Figure 4. Four of these banks (each 256MB) are allocated to the Synchronous Memory Controller. Eight banks (each 256MB) are allocated to the Asynchronous Memory Controller. Two of these eight banks are designed for PCMCIA systems. Part of the remaining memory space is allocated to the embedded SRAM, and to the control registers of the AHB and APB. The rest of the memory space is not used. The LH7A404 can boot from both internal and external devices. The selection is determined by the value of five pins at power-on reset as shown in Table 5. If booting is from an external device (with INTBOOT = 0), refer to Table 6. When booting from external synchronous memory, bank 4 (nSCS3) is mapped into memory location zero. When booting from external asynchronous memory, memory bank 0 (nSCS0) is mapped into memory location zero. Figure 4 shows the memory map of the LH7A404 system for the two boot modes. Once the LH7A404 has booted, the boot code can configure the ARM922T MMU to remap the low memory space to a location in RAM. This allows the user to set the interrupt vector table. **Table 5. Internal Boot Modes** | BOOT DEVICE | GPIO<br>PA7 | LATCHED<br>MEDCHG | LATCHED<br>WIDTH1 | LATCHED<br>WIDTH0 | LATCHED INTBOOT | |---------------------------------------------|-------------|-------------------|-------------------|-------------------|-----------------| | External device | See Table 6 | | | | 0 | | 8-bit interface, 3-byte address NAND Flash | 0 | 0 | 0 | 0 | 1 | | 8-bit interface, 4-byte address NAND Flash | 0 | 0 | 0 | 1 | 1 | | 8-bit interface, 5-byte address NAND Flash | 0 | 0 | 1 | 0 | 1 | | 16-bit interface, 3-byte address NAND Flash | 1 | 0 | 0 | 0 | 1 | | 16-bit interface, 4-byte address NAND Flash | 1 | 0 | 0 | 1 | 1 | | 16-bit interface, 5-byte address NAND Flash | 1 | 0 | 1 | 0 | 1 | | XMODEM using UART2 | 0 | 1 | 0 | 0 | 1 | | I <sup>2</sup> C EEPROM | 0 | 1 | 0 | 1 | 1 | | | 0 | 0 | 1 | 1 | 1 | | Undefined | 0 | 1 | 1 | 1 | 1 | | Ondenned | 1 | 0 | 1 | 1 | 1 | | | 1 | 1 | х | х | 1 | Table 6. External Boot Modes | BOOT MODE | WIDTH1 | WIDTH0 | MEDCHG | INTBOOT | |------------------------------------------------------|--------|--------|--------|---------| | 8-bit ROM | 0 | 0 | 0 | 0 | | 16-bit ROM | 0 | 1 | 0 | 0 | | 32-bit ROM | 1 | 0 | 0 | 0 | | Invalid: Do not allow this condition. | 1 | 1 | 0 | 0 | | 16-bit SynchFlash (Initializes device MODE Register) | 0 | 0 | 1 | 0 | | 16-bit SROM (Initializes device MODE Register) | 0 | 1 | 1 | 0 | | 32-bit SynchFlash (Initializes device MODE Register) | 1 | 0 | 1 | 0 | | 32-bit SROM (Initializes device MODE Register) | 1 | 1 | 1 | 0 | | Boot from internal Boot ROM; see Table 5 | Х | Х | х | 1 | ## Vectored Interrupt Controller (VIC) The LH7A404 has two VICs working together to manage interrupt requests from on-chip and off-chip sources. Each VIC performs these primary functions: - Determine if an interrupt source is disabled or can generate an FIQ or IRQ to the ARM core - Prioritize up to 16 separate interrupt sources for simultaneous and nested processing - Obtain the address of the interrupt handler (vector) for up to 16 interrupt sources - Provide a default vector and a set of status registers for up to 16 non-vectored sources. Software determines the priority of these interrupts. Two VICs are daisy-chained together to support up to 64 different interrupts, 32 of which are vectored. The VIC supports both FIQ and IRQ interrupts. FIQ inter- rupts have a higher priority than IRQ interrupts. If two interrupts with the same priority become active at the same time, the priority must be resolved in software. When an interrupt becomes active, the VIC generates an FIQ or IRQ if the corresponding mask bit is set. Interrupts are not latched in the VIC, but may latch on a particular peripheral when applicable. After a power-on reset, all mask register bits are cleared, masking all interrupts. They must be set by software after power-on reset to enable interrupts. A vectored interrupt has improved latency as it provides direct information about where its service routine is located and eliminates software arbitration needed with a simple interrupt controller. The VICs continue to operate in Halt and Standby modes, so external interrupts may bring the chip out of these low power modes. ## **External Bus Interface** The ARM922T, LCD controller, and DMA engine have access to an external memory system. The LCD controller has access to an internal frame buffer in embedded SRAM and an extension buffer in Synchronous Memory for large displays. The processor and DMA engine share the main system bus, providing access to all external memory devices and the embedded SRAM frame buffer. An arbitration unit ensures that control over the External Bus Interface (EBI) is only granted when an existing access has been completed. See Figure 4. Figure 4. External Bus Interface Block Diagram ## **Embedded SRAM** The LH7A404 incorporates 80KB of embedded SRAM. This embedded memory is used for storing code, data, or LCD frame data and is contiguous with external SDRAM. The 80KB is large enough to store a QVGA frame ( $320 \times 240$ ) at 8 bits per pixel, equivalent to 70KB of information. Locating the frame buffer on chip reduces the overall power consumed by LH7A404 applications. Normally, the system performs external accesses to acquire this data. The LCD controller automatically uses an overflow frame buffer in SDRAM if a larger screen size is required. This overflow buffer can be located on any 4KB page boundary in SDRAM, allowing software to set the MMU (in the LCD controller) page tables so the two memory areas appear contiguous, allowing byte, half-word, and word accesses. # **Static Memory Controller (SMC)** The asynchronous Static Memory Controller (SMC) provides an interface between the AMBA AHB system bus and external (off-chip) memory devices. The SMC simultaneously supports up to eight independently configurable memory banks. Each memory bank can support: - SRAM - ROM - Flash EPROM - Burst ROM memory. Each memory bank may use devices with either 8-, 16-, or 32-bit external memory data paths. The memory controller can be configured to support either little-endian or big-endian operation. The memory banks can be configured to support: - Non-burst read and write accesses only to highspeed CMOS static RAM - Non-burst write accesses, nonburst read accesses and asynchronous page mode read accesses to fast-boot block flash memory. The SMC has six main functions: - · Memory bank select - Access sequencing - · Wait state generation - Byte lane write control - · External bus interface - CompactFlash or PCMCIA interfacing. # **SDRAM (Synchronous) Memory Controller** The SDRAM (Synchronous) Memory Controller provides a high speed memory interface to a wide variety of synchronous memory devices, including Synchronous DRAM, Synchronous Flash and Synchronous ROMs. The key features of the controller are: - · LCD DMA port for high bandwidth - Up to four Synchronous Memory banks can be independently set up - Includes special configuration bits for Synchronous ROM operation - Includes ability to program Synchronous Flash devices using write and erase commands - On booting from Synchronous ROM, (and optionally with Synchronous Flash), a configuration sequence is performed before releasing the processor from reset - Data is transferred between the controller and the Synchronous DRAM in four-word bursts. Longer transfers within the same page are concatenated, forming a seamless burst - Programmable for 16- or 32-bit data bus size - Two reset domains enable Synchronous DRAM contents to be preserved over a 'soft' reset - Power saving Synchronous Memory SCKE and external clock modes provided. # Secure Digital/MultiMediaCard (MMC) The SD Memory Card is a flash-based memory card that meets the security, capacity, performance, and environment requirements inherent in electronic devices. The SD Memory Card host supports MultiMediaCard (MMC) operation as well, and is compatible with MMC Cards. The SD/MMC controller can be used as an MMC card controller or as an SD Card controller, and supports the full SD/MMC bus protocol as defined in the MMC system specification 2.11 provided by the MMC Association and the SD Memory Card Spec v1.0 from the SD Association. #### SD/MMC INTERFACE DESCRIPTION The SD/MMC controller uses the three-wire signal bus (clock, command, and data) to input and output data to and from the MMC, and to configure and acquire status information from the card. The SD controller differs in that it has four data lines instead of one. The SD/MMC bus lines can be divided into three groups: - Power supply: VSS1, VSS2, and VDD - Data transfer group: MMCCMD, MMCDATA0, MMCDATA1, MMCDATA2, MMCDATA3 (for MMC, do not use MMCDATA1, MMCDATA2, MMCDATA3) - Clock: MMCCLK #### MMC CONTROLLER The MMC controller implements MMC-specific functions, serves as the bus master for the MMC Bus and implements the standard interface to the MMC (card initialization, CRC generation and validation, command/response transactions, etc.). ## **Smart Card Interface (SCI)** The SCI (ISO7816) connects to an external Smart Card reader. The SCI can autonomously control data transfer to and from the Smart Card. Transmit and receive data FIFOs are provided to reduce the required interaction between the CPU core and the peripheral. #### **SCI FEATURES** - Supports asynchronous T0 and T1 transmission protocols - Supports clock rate conversion factor F = 372, with bit rate adjustment factors of D = 1, 2, or 4 - Eight-character-deep buffered Tx and Rx paths - Direct interrupts for Tx and Rx FIFO level monitoring - · Interrupt status register - Hardware-initiated card deactivation sequence on detection of card removal - Software-initiated card deactivation sequence on transaction complete - Limited support for synchronous smart cards via registered input/output. #### PROGRAMMABLE PARAMETERS - Smart Card clock frequency - Communication baud rate - · Protocol convention - Card activation/deactivation time - Maximum time for first character of Answer to Reset (ATR) reception checking - · Maximum ATR character stream duration checking - Maximum time of receipt of first character of data stream checking - Maximum time allowed between characters checking - · Character guard time - · Block guard time - · Transmit/receive character retry. # **Direct Memory Access Controller (DMA)** The DMA Controller can be used to interface streams from 20 internal peripherals to the system memory using 10 fully-independent programmable channels which consist of five M2P (transmit) channels and five P2M (receive) channels. The following peripherals may be allocated to the 10 channels: - USB Device - USB Host - SD/MMC - AC97 - UART1 - UART2 - UART3 Each of the above peripherals contain one Tx and one Rx channel, except the AC97, which contains three Tx and Rx channels. These peripherals also have their own bi-directional DMA bus, capable of simultaneously transferring data in both directions. All memory transfers take place via the main system AHB bus. The DMA Controller can also be used to interface streams from memory-to-memory (M2M) or memory-to-external peripheral (M2P) using two dedicated M2M channels. External handshake signals are available to support memory-to-/from-external peripheral (M2P/P2M) transfers. A software trigger is available for M2M transfers only. The DMA Controller features: - Two dedicated channels for M2M and external M2P/P2M - Ten fully independent, programmable DMA controller internal M2P/P2M channels (5 Tx and 5 Rx) - Channels assignable to one of a number of different peripherals - Independent source and destination address registers. Source and destination can be programmed to auto-increment or not auto-increment for M2M channels - Two buffer descriptors per M2P and M2M channel to avoid potential data under/over-flow due to software introduced latency. A buffer refers to the area in system memory that is characterized by a buffer descriptor, i.e., a start address and the length of the buffer in bytes - No AMBA wrapping bursts for DMA channels; only incrementing bursts are supported - Buffer size independent of the peripheral's packet size for the internal M2P channels. Transfers can automatically switch between buffers - · Maskable interrupt generation - Internal arbitration between DMA channels, plus support for an AHB bus arbiter - DMA data transfer sizes, byte, word and quad-word data transfers are supported using a 16-byte data. Maximum data transfer size per M2M channel is programmable - Per-channel clock gating reducing power in channels that have not been enabled by software. See the 'Clock and State Controller' section. A set of control and status registers are available to the system processor for setting up DMA operations and monitoring their status. System interrupts are generated when any/all of the DMA channels wish to inform the processor to update the buffer descriptor. The DMA controller can service 10 out of 20 possible peripherals using the ten DMA channels, each with its own peripheral DMA bus capable of simultaneously transferring data in both directions. The SD/MMC, UART[3:1], USB Device, and USB Host peripherals can each use two DMA channels, one for transmit and one for receive. The AC97 peripheral can use six DMA channels (three transmit and three receive) to allow different sample frequency data queues to be handled with low software overhead. The DMA controller includes an M2M transfer feature allowing block moves of data from one memory address space to another with minimum of program effort and time. An M2M software trigger capability is provided. The DMA controller can also fill a block of memory with data from a single location. The DMA controller's M2M channels can also be used in M2P/P2M mode. A set of external handshake signals, DREQ, DACK and TC/DEOT are provided for each of two M2M channels. DREQ (input) can be programmed edge or level active, and active HIGH or LOW. The peripheral may hold DREQ active for the duration of the block transfers or may assert/deassert on each transfer. DACK (output) can be programmed active HIGH or LOW. DACK will assert and return to de-asserted with each Read or Write, the timing coinciding with nOE or nWE from the EBI. TC/DEOT is a bidirectional signal with programmable direction and active polarity. When configured as an Output, the DMA will assert Terminal Count (TC) on the final transfer to coincide with the DACK, typically when the byte count has expired. When configured as an Input, the peripheral must assert DEOT concurrent with DREQ for the final transfer in the block. Transfer is terminated when DEOT is asserted by the external peripheral or when the byte count expires, whichever occurs first. Status bits indicate if the actual byte count is equal to the programmed limit, and if the count was terminated by peripheral asserting DEOT. Terminating the transfer causes a DMA interrupt on that channel and rollover to the 'other' buffer if so configured. #### **USB Device** The features of the USB are: - Compliant with USB 2.0 Full Speed specification - Provides a high-level interface that removes the USB protocol details from firmware - Compatible with both OpenHCI and Intel UHCI standards - Supports full-speed (12 Mbit/s) functions - Supports Suspend and Resume signalling. ## **USB Host Controller** The features of the USB Host Controller are: - Open Host Controller Interface Specification (Open-HCI) Rev. 1.0 Compliant - Universal Serial Bus Specification 2.0 Full Speed compatible - · Supports Low Speed and High Speed USB devices - · Root Hub has two Downstream Ports - · DMA functionality. ## **Color LCD Controller** The LH7A404's LCD Controller is programmable to support up to 1,024 $\times$ 768, 16-bit color LCD panels. It interfaces directly to STN, color STN, TFT, AD-TFT, and HR-TFT panels. Unlike other LCD controllers, the LH7A404's LCD Controller saves an external timing ASIC by incorporating the timing conversion logic for thin LCD modules such as AD-TFT and HR-TFT. The Color LCD Controller features support for: - Up to 1,024 × 768 Resolution - · 16-bit Video Bus - 16 bits-per-pixel (bpp) 5:5:5:1 or 5:6:5 direct color or on-chip color palette for 1, 2, 4, and 8 bpp resolution - STN, Color STN, AD-TFT, HR-TFT, TFT panels - Single and Dual Scan STN panels - Up to 15 Gray Shades (mono STN) - Up to 3375 colors (color STN) - Up to 64 k-Colors - An on-chip SRAM frame buffer conserves bus bandwidth and saves active power. ## **AC97 Codec Controller** The AC97 Codec controller includes a 5-pin serial interface to an external audio codec. The AC97 link is a bi-directional, fixed rate, serial Pulse Code Modulated (PCM) digital stream, dividing each audio frame into 12 outgoing and 12 incoming data streams (slots), each with 20-bit resolution per sample. The AC97 controller contains logic that controls the AC97 link to the audio codec and an interface to the AMBA APB. Its main features include: - Serial-to-parallel conversion for data received from the external codec - Parallel-to-serial conversion for data transmitted to the external codec - Reception/transmission of control and status information via the AMBA APB interface - Support for up to 4 simultaneous codec sampling rates with its 4 transmit and 4 receive channels. The transmit and receive paths are buffered with internal FIFO memories, allowing data to be stored independently in both transmit and receive modes. Three of the outgoing FIFOs can be written via either the APB interface or with DMA channels 1-3. # **Audio Codec Interface (ACI)** The ACI provides: - A digital serial interface to an off-chip 8-bit codec - All the necessary clocks and timing pulses to perform serialization or de-serialization of the data stream to, or from the codec device. The interface supports full duplex operation and the transmit and receive paths are buffered with internal FIFO memories allowing up to 16 bytes to be stored independently in both transmit and receive modes. The ACI includes a programmable frequency divider that generates a common transmit and receive bit clock output from the on-chip ACI clock input (ACBITCLK). Transmit data values are output synchronous with the rising edge of the bit clock output. Receive data values are sampled on the falling edge of the bit clock output. The start of a data frame is indicated by a synchronization output signal that is coincident with the bit clock. # **Pulse Width Modulator (PWM)** The Pulse Width Modulator features: - Configurable dual output - · Separate input clocks for each PWM output - 16-bit resolution - Programmable synchronous mode support allows external input to start PWM - Programmable pulse width (duty cycle), interval (frequency), and polarity - Static programming: when the PWM is stopped - Dynamic programming: when the PWM is running - Updates duty cycle, frequency, and polarity at end of a PWM cycle The PWM is a configurable dual-output, dual-clock-input AMBA slave module, and connects to the APB. # **Synchronous Serial Port (SSP)** The SSP is a master-only interface for synchronous serial communication with peripheral devices that have either Motorola SPI, National Semiconductor MICROWIRE, or Texas Instruments Synchronous Serial Interfaces. The SSP performs serial-to-parallel conversion on data received from a peripheral. The transmit and receive paths are buffered with internal FIFO memories allowing up to eight 16-bit values to be stored independently in both transmit and receive modes. Serial data is transmitted on SSPTXD and received on SSPRXD. The LH7A404 SSP includes a programmable bit rate clock divider and prescaler to generate the serial output clock SCLK from the input clock SSPCLK. Bit rates are supported to 2 MHz and beyond, subject to choice of frequency for SSPCLK; the maximum bit rate will usually be determined by peripheral device's capability. ## **UART/IrDA** The LH7A404 contains three UARTs; UART1, UART2, and UART3. The UART performs: - Serial-to-Parallel conversion on data received from the peripheral device - Parallel-to-Serial conversion on data transmitted to the peripheral device. The transmit and receive paths can both be routed through the DMA separately or simultaneously, and are buffered with internal FIFO memories. This allows up to 16 bytes to be stored independently in both transmit and receive modes. The UART can generate: - Four individually maskable interrupts from the receive, transmit, and modem status logic blocks - A single combined interrupt so that the output is asserted if any of the individual interrupts are asserted and unmasked. If a framing, parity or break error occurs during reception, the appropriate error bit is set and stored in the FIFO. If an overrun condition occurs, the overrun register bit is set immediately and the FIFO data is prevented from being overwritten. UART1 also supports IrDA 1.0 (15.2 kbit/s). The modem status input signals Clear to Send (CTS), Data Carrier Detect (DCD) and Data Set Ready (DSR) are supported on UART2 and UART3. ## **Timers** The LH7A404 includes three programmable timers. Each of the timers can operate in two modes: free running and pre-scale. The timers are programmed using four registers; Load, Value, Control, and Clear. Two identical timers, Timer 1 (TC1) and Timer 2 (TC2), use clock sources of either 508 kHz or 2 kHz. The clock source and mode are selectable by writing to the appropriate bits in the system control register. Each timer has a 16-bit read/write data register and a control register. The timer is immediately loaded with the value written to the data register. This value is then decremented on the next active clock edge to arrive after the write. When the timer underflows, it immediately asserts its appropriate interrupt. Timer 3 (TC3) has the same basic operation, but is clocked from a single 7.3728 MHz source. Once the timer has been enabled and written to, it decrements on the next rising edge of the 7.3728 MHz clock after the data register has been updated. #### FREE-RUNNING MODE In free-running mode, the timer wraps around to 0xFFFF when it underflows and continues counting down. ### **PRE-SCALE MODE** In pre-scale (periodic) mode, the value written to each timer is automatically re-loaded when the timer underflows. This mode can be used to produce a programmable frequency to drive the buzzer or generate a periodic interrupt. ## Real Time Clock (RTC) The RTC provides a basic alarm function or long time-base counter. This is achieved by generating an interrupt signal after counting for a programmed number of cycles of a real-time clock input. Counting in one-second intervals is achieved by use of a 1 Hz clock input to the RTC. # **Keyboard and Mouse Interface (KMI)** The Keyboard and Mouse Interface has the following features: - IBM PS/2 or AT-compatible keyboard or mouse interface - Half-duplex, bidirectional synchronous serial interface using open-drain outputs for clock and data. - · Programmable 4-bit reference clock divider - · Polled or interrupt-driven mode - · Separately maskable transmit and receive interrupts - · Single combined interrupt output - · Odd parity generation and checking - Register bits for override of keyboard clock and data lines. Additional test registers and modes are implemented for functional verification and manufacturing test. # A/D Converter with Brownout Detector and Touch Screen Controller The LH7A404 includes an A/D Converter (ADC) with integrated Touch Screen Controller (TSC) and brownout detector. The TSC is a complete interface to a Touch Screen for portable personal devices. It combines the front-end biasing and control circuitry with A/D conversion, reference generation, and digital interface functions to completely replace external ICs used to implement this interface. The ADC features: - A 10-bit A/D converter with integrated sample-andhold, fully differential, high impedance signal and reference inputs - Active matrix for bias and control circuits necessary for connection to external 4-, 5-, 7-, and 8-wire touch panels, including pen pressure implementation - Battery voltage sense in addition to normal direct voltage inputs - A 9-channel multiplexer for routing user-selected inputs to A/D - A 16 × 16 FIFO for 10-bit digital output of A/D - A pen-down sensor to generate interrupts to the host - Low-power circuitry and power control modes to minimize on-chip power dissipation - Conversion automation for flexibility while minimizing CPU management and interrupt overhead - · A brownout detector with separate interrupt ## **Battery Monitor Interface (BMI)** The BMI is a serial communication interface specified for two types of battery monitors/gas gauges. The first type employs a single wire interface. The second interface employs a two-wire multi-master bus, implementing the Smart Battery System Specification. If both interfaces are enabled at the same time, the Single Wire Interface has priority. #### SINGLE WIRE INTERFACE The Single Wire Interface performs: - Serial-to-parallel conversion on data received from the peripheral device - Parallel-to-serial conversion on data transmitted to the peripheral device - Data packet coding/decoding on data transfers (incorporating Start/Data/Stop data packets) The Single Wire interface uses a command-based protocol in which the host initiates a data transfer by sending a WriteData/Command word to the battery monitor. #### **SMART BATTERY INTERFACE** The Smart Battery Interface performs: - Serial-to-parallel conversion on data received from the peripheral device - Parallel-to-serial conversion of data transmitted to the peripheral device. The Smart Battery Interface uses a two-wire multimaster bus (the SMBus), allowing multiple bus masters to be connected to it. A master device initiates a bus transfer and provides the clock signals. A slave device can receive data provided by the master or it can provide data to the master. Since more than one device may attempt to take control of the bus as a master, SMBus provides an arbitration mechanism by relying on the wired-AND connection of all SMBus interfaces to the SMBus. ## **DC-to-DC Converter** The features of the DC-DC Converter interface are: - Dual-drive PWM outputs with independent closed loop feedback - Software programmable configuration of one of 8 output frequencies (each being a fixed division of the input clock). - Software programmable configuration of duty cycle from 0 to 15/16, in intervals of 1/16. - Hardware-configured output polarity (for positive or negative voltage generation) during power-on reset via the polarity select inputs - Dynamically switched PWM outputs to one of a pair of preprogrammed frequency/duty cycle combinations via external pins. # Watchdog Timer (WDT) The Watchdog Timer provides hardware protection against malfunctions. It is a programmable timer that is reset by software at regular intervals. Failure to reset the timer will cause an FIQ interrupt. Failure to service the FIQ interrupt generates a system reset. Features of the WDT: - · Timing derived from the system clock - 16 programmable time-out periods: 2<sup>16</sup> through 2<sup>31</sup> clock cycles - Generates a system reset (resets LH7A404) or a FIQ interrupt whenever a time-out period is reached - Software enable, lockout, and counter-reset mechanisms add security against inadvertent writes - Protection mechanism guards against interruptservice-failure: - The first WDT time-out triggers FIQ and asserts nWDFIQ status flag - If FIQ service routine fails to clear nWDFIQ, then the next WDT time-out triggers a system reset. # **General Purpose I/O (GPIO)** The GPIO has eight ports, each with a data register and a data direction register. It also has added registers including Keyboard Scan, PINMUX, GPIO Interrupt Enable, INTYPE1/2, GPIOFEOI and PGHCON. The data direction register determines whether a port is configured as an input or an output while the data register is used to read the value of the GPIO pins. The GPIO Interrupt Enable, INTYPE[2:1], and the GPIOFEOI registers control edge-triggered Interrupts on Port F. The PINMUX register controls which signals are from Port D and Port E when they are set as outputs, while the PGHCON controls the operations of Port G and Port H. # **ELECTRICAL SPECIFICATIONS** # **Absolute Maximum Ratings** | PARAMETER | MINIMUM | MAXIMUM | |----------------------------------|---------|---------| | DC Core Supply Voltage (VDDC) | - 0.3 V | 2.4 V | | DC I/O Supply Voltage (VDD) | - 0.3 V | 4.6 V | | DC Analog Supply Voltage (VDDA) | - 0.3 V | 2.4 V | | DC Analog Supply Voltage (VDDAD) | - 0.3 V | 4.6 V | | Storage Temperature | -55°C | 125°C | **NOTE:** These stress ratings are only for transient conditions. Operation at or beyond absolute maximum rating conditions may affect reliability and cause permanent damage to the device. # **Recommended Operating Conditions** | PARAMETER | MINIMUM | TYPICAL | MAXIMUM | NOTES | |---------------------------------------|---------|-------------|---------|-------| | DC Core Supply Voltage (VDDC) | 1.7 V | 1.8 V | 1.9 V | 1 | | DC I/O Supply Voltage (VDD) | 3.0 V | 3.3 V | 3.6 V | | | DC Analog Supply Voltage (VDDA) | 1.7 V | 1.8 V | 1.9 V | | | DC A/D and TSC Supply Voltage (VDDAD) | 3.0 V | 3.3 V | 3.6 V | | | Clock Frequency (Commercial) | 10 MHz | | 200 MHz | 2, 3 | | Clock Frequency (Industrial) | 10 MHz | | 195 MHz | 2, 3 | | External Clock Input (XTALIN) | 14 MHz | 14.7456 MHz | 20 MHz | 4 | | Operating Temperature (Commercial) | 0°C | 25°C | 70°C | | | Operating Temperature (Industrial) | -40°C | 25°C | +85°C | | ## NOTES: - 1. Core Voltage should never exceed I/O Voltage after initial power up. - 2. VDDC = 1.7 V to 1.9 V. - 3. VDD = 3.0 V to 3.6 V. - 4. Many peripherals operate improperly at clock speeds other than 14.7456 MHz. Some (such as USB) function only at 14.7456 MHz. Table 7. Clock Frequency vs. Voltages (VDD) vs. Temperature | | PARAMETER | 1.7 V | 1.8 V | 1.9 V | |------|------------------------|---------|---------|---------| | 25°C | Clock Frequency (FCLK) | 213 MHz | 227 MHz | 253 MHz | | 25 C | Clock Period (FCLK) | 4.69 ns | 4.41 ns | 3.95 ns | | 70°C | Clock Frequency (FCLK) | 205 MHz | 220 MHz | 232 MHz | | 70 0 | Clock Period (FCLK) | 4.88 ns | 4.46 ns | 2.36 ns | | 85°C | Clock Frequency (FCLK) | 200 MHz | 212 MHz | 236 MHz | | 65 C | Clock Period (FCLK) | 5.00 ns | 4.72 ns | 4.24 ns | NOTE: Table 7 is representative of a typical wafer process. Guaranteed values are in the Recommended Operating Conditions table. Figure 5. Temperature/Voltage/Speed Chart ## DC/AC SPECIFICATIONS Unless otherwise noted, all data provided under commercial DC/AC specifications are based on -40°C to +85°C, VDDC = 1.7 V to 1.9 V, VDD = 3.0 V to 3.6 V, VDDA = 1.7 V to 1.9 V; VDDAD = 3.0 to 3.6 V. # **DC Specifications** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | CONDITIONS | NOTE | |----------|----------------------------------------------|------|------|------|------|--------------------|------| | VIH | CMOS/Schmitt Trigger Input HIGH Voltage | 2.0 | | | V | | | | VIL | CMOS/Schmitt Trigger Input LOW Voltage | | | 0.8 | V | | | | VHST | Schmitt Trigger Hysteresis | 0.25 | | | V | VIL to VIH | | | | CMOS Output HIGH Voltage, Output Drive 1 | 2.6 | | | V | IOH = -2 mA | | | VOH | Output Drive 2 | 2.6 | | | V | IOH = -4 mA | | | VOH | Output Drive 3 | 2.6 | | | V | IOH = -8 mA | | | | Output Drive 4 and 5 | 2.6 | | | V | IOH = -12 mA | 1 | | | CMOS Output LOW Voltage, Output Drive 1 | | | 0.4 | V | IOL = 2 mA | | | | Output Drive 2 | | | 0.4 | V | IOL = 4 mA | | | VOL | Output Drive 3 | | | 0.4 | V | IOL = 8 mA | | | | Output Drive 4 | | | 0.4 | V | IOL = 12 mA | | | | Output Drive 5 | | | 0.4 | V | IOL = 20 mA | 1 | | IIN | Input Leakage Current | -10 | | 10 | μΑ | VIN = VDD or GND | | | IIIN | Input Leakage Current, with pullup resistors | -95 | | 10 | μΑ | VIIN = VDD OF GIND | | | IOZ | Output Tri-state Leakage Current | -10 | | 10 | μΑ | VOUT = VDD or GND | | | IACTIVE | Active Current (Operating Current) | | 147 | 238 | mA | | | | IHALT | Halt Current | | 41 | 45 | mA | | 2 | | ISTANDBY | Standby Current | | 70 | | μΑ | | 3 | | ISTARTUP | Startup Current | | | 50 | μΑ | | 4 | | CIN | Input Capacitance | | | 4 | pF | | | | COUT | Output Capacitance | | | 4 | pF | | | #### NOTES: - 1. Output Drive 5 can sink 20 mA of current, but sources 12 mA of current. - 2. Both oscillators running, LCD Active; all other peripherals stopped. - 3. 32 kHz oscillator running; all other peripherals stopped. - 4. Current consumption until oscillators are stabilized. # **Power Supply Sequencing** SHARP recommends that the 1.8 V power supply be energized before the 3.3 V supply. If this is not possible, the 1.8 V supply may not lag the 3.3 V supply by more than 100 $\mu s$ . If longer delay time is needed, it is recommended that the voltage difference between the two power supplies be within 1.5 V during power supply ramp up. ## Analog-To-Digital Converter Electrical Characteristics Table 8 shows the derated specifications for extended temperature operation. See Figure 6 for the ADC transfer characteristics. Table 8. ADC Electrical Characteristics at Industrial Operating Range | PARAMETER | MIN. | TYP. | MAX. | UNITS | NOTES | |-------------------------------------|-------------|--------|--------------|------------|-------| | A/D Resolution | 10 | | 10 | Bits | | | Throughput Conversion | 17 | | | CLK Cycles | 1 | | Acquisition Time | 3 | | | CLK Cycles | | | Data Format | | binary | | | 2 | | Clk Frequency | 500 | | 5,000 | ns | | | Differential Non-Linearity (DNL) | -0.99 | | +4.5 | LSB | 3 | | Integral Non-Linearity (INL) | -4.5 | | +4.5 | LSB | 4 | | Offset Error | -42 | | +42 | mV | 5 | | Gain Error | -4.0 | | 4.0 | LSB | | | Reference Voltage Output | 1.85 | 2.0 | 2.15 | V | | | VREF- | VSSA | VSSA | (VREF+) -1.0 | V | 6 | | VREF+ | (VREF+)+1.0 | VREF | VDDA | V | 6 | | Crosstalk between channels | | -60 | | dB | | | Analog Input Voltage Range | 0 | | VDDA | V | 7 | | Analog Input Current | | | 5 | μΑ | | | Reference Input Current | | | 5 | μΑ | | | Analog Input capacitance | | | 15 | pF | | | Operating Supply Voltage | 3.0 | | 3.6 | V | | | Operating Current, VDDA | | 590 | 1000 | μΑ | | | Standby Current | | 180 | | μΑ | 8 | | Stop Current, VDDA | | 1 | | μΑ | | | Brownout Trip Point (falling point) | 2.36 | 2.63 | 2.9 | V | | | Brownout Hysteresis | | 120 | | mV | | | Operating Temperature | -40 | | 85 | °C | | #### NOTES: - The analog section of the ADC takes 16 × A2DCLK cycles per conversion, plus 1 × A2DCLK cycles to be made available in the PCLK domain. An additional 3 × PCLK cycles are required before being available on the APB. - Data out = 0000000000 when the analog input equals the negative reference. Data out = 1111111111 when the analog input equals the positive reference. - 3. Guaranteed monotonic. - 4. INL calculated as deviation from 'best fit' line after subtracting offset/gain errors over the center 90% of full scale output range. - 5. DC voltage error for the transition voltage from code 511 (0x1FF) to 512 (0x200) - The internal voltage reference is driven to nominal value VREF = 2.0 V. Using the Reference Multiplexer, alternative low impedance (RS < 500) voltages can be selected as reference voltages.</li> The range of voltages allowed are specified above. - 7. The analog input pins can be driven anywhere between the power supply rails. If the voltage at the input to the ADC exceeds VREF+ or is below VREF-, the A/D result will saturate appropriately at positive or negative full scale. Trying to pull the analog input pins above or below the power supply rails will cause protection diodes to be forward-biased, resulting in large current source/sink and possible damage to the ADC. - 8. Bandgap and other low-bandwidth circuitry operating. All other ADC blocks shut down. **Figure 6. ADC Transfer Characteristics** # **AC Test Conditions** | PARAMETER | RATING | UNIT | |------------------------------------------|------------|------| | DC I/O Supply Voltage (VDD) | 3.0 to 3.6 | V | | DC Core Supply Voltage (VDDC) | 1.7 to 1.9 | V | | Input Pulse Levels | VSS to 3 | V | | Input Rise and Fall Times | 2 | ns | | Input and Output Timing Reference Levels | VDD/2 | V | #### **CURRENT CONSUMPTION BY OPERATING MODE** Current consumption can depend on a number of parameters. To make these data more usable, the values presented in Table 9 were derived under the conditions described here. #### **Maximum Specified Value** The values specified in the MAXIMUM column were determined using these operating characteristics: - All IP blocks either operating or enabled at maximum frequency and size configuration - Core operating at maximum power configuration - · All voltages at maximum specified values - · Nominal specified ambient temperature. ## **Typical** The values in the TYPICAL column were determined using a 'typical' application under 'typical' environmental conditions and the following operating characteristics: - · LINUX operating system running from SDRAM - UART and AC97 peripherals operating; all other peripherals as needed by the OS - LCD enabled with 320 x 240 x 16-bit color, 60 Hz refresh rate, data in SDRAM - I/O loads at nominal - Cache enabled - FCLK = 200 MHz; HCLK = 100 MHz; PCLK = 50 MHz - · All voltages at typical values - Nominal case temperature. **Table 9. Current Consumption by Mode** | SYMBOL | PARAMETER | TYP. | MAX. | UNITS | | | |----------------------------------------|-----------------------|------|------|-------|--|--| | RUN MODE | | | | | | | | ICORE | Current drawn by core | 132 | 180 | mA | | | | IIO | Current drawn by I/O | 15 | 58 | mA | | | | HALT MODE (ALL PERIPHERALS DISABLED) | | | | | | | | ICORE | Current drawn by core | 40 | 44 | mA | | | | IIO | Current drawn by I/O | 1 | 1 | mA | | | | STANDBY MODE (TYPICAL CONDITIONS ONLY) | | | | | | | | ICORE | Current drawn by core | 66 | | μΑ | | | | IIO | Current drawn by I/O | 4 | | μА | | | #### PERIPHERAL CURRENT CONSUMPTION In addition to the modal current consumption, Table 10 shows the typical current consumption for each of the on-board peripheral blocks. The values were determined with the peripheral clock running at maximum frequency, typical conditions, and no I/O loads. This current is supplied by the 1.8 V power supply. **Table 10. Peripheral Current Consumption** | PERIPHERAL | TYPICAL | UNITS | | |-------------------|------------|-------|--| | AC97 | 1.3 | mA | | | UART (each) | 1.0 | mA | | | RTC | 0.005 | mA | | | Timers (each) | 0.1 | mA | | | LCD (+I/O) | 5.4 (1.0) | mA | | | MMC | 0.6 | mA | | | SCI | 23 | mA | | | PWM (each) | <0.1 | mA | | | BMI-SWI | 1.0 | mA | | | BMI-SBus | 1.0 | mA | | | SDRAM (+I/O) | 1.5 (14.8) | mA | | | USB Device (+PLL) | 5.6 (3.3) | mA | | | ACI | 0.8 | mA | | | USB Host | TBD | TBD | | | ADC/TSC | TBD | TBD | | | VIC | TBD | TBD | | | KMI | TBD | TBD | | | PWM (each) | TBD | TBD | | # **AC Specifications (Commercial)** All signals described in Table 11 relate to transitions following an internal reference clock signal. The illustration in Figure 7 represents all cases of these sets of measurement parameters. The reference clock signals in this design are: - HCLK, internal System Bus clock ('C' in timing data) - · PCLK, the Peripheral Bus clock - SSPCLK, the Synchronous Serial Port clock - · UARTCLK, the UART Interface clock - LCDDCLK, the LCD Data clock from the LCD Controller - · ACBITCLK, the AC97 and ACI clock - · SCLK, the Synchronous Memory clock. All signal transitions are measured from the 50% point of the clock to the 50% point of the signal. For outputs from the LH7A404, tOVXXX (e.g. tOVA) represents the amount of time for the output to become valid from the rising edge of the reference clock signal. Maximum requirements for tOVXXX are shown in Table 11. The signal tOHXXX (e.g. tOHA) represents the amount of time the output must be held valid after the rising edge of the reference clock signal. Minimum requirements for tOHXXX are listed in Table 11. For inputs, tISXXX (e.g. tISD) represents the amount of setup time the input signal must be valid after a valid address bus, or rising edge of the peripheral clock. Maximum requirements for tISXXX are shown in Table 11. The signal tIHXXX (e.g. tIHD) represents the amount of time the output must be held valid following the rising edge of the reference clock signal. Minimum requirements are shown in Table 11. Figure 7. LH7A404 Signal Timing **Table 11. AC Signal Characteristics** | SIGNAL | TYPE | LOAD | SYMBOL | MIN. | MAX. | DESCRIPTION | |----------------------------------------|--------|-------|--------------|--------------|-----------------|---------------------------------------------------------| | | | ASYN | ICHRONOUS ME | MORY INTERFA | CE SIGNALS ( | + wait states × C) <sup>1</sup> | | Output 50 pF tRC 4C ns Read Cycle Time | | | | | | | | | Output | 50 pF | tWC | 4C ns | | Write Cycle Time | | A[27:0] | Output | 50 pF | tAW | 2C – 10 ns | | Address Valid to Write Edge | | | NA | | None | 1C ns | 1C ns | Wait State Width | | D[31:0] | Output | | tDW | 1C – 9 ns | | Data Valid to Write Edge | | | | 50 pF | tDH | 1C + 3 ns | | Data Hold after Write Edge | | | | | tAA | 3C – 20 ns | | Address Valid to Data Valid | | | Input | | tOH | 0 ns | | Data Output Hold | | | | | tCO | 3C – 20 ns | | Chip Select Valid to Data Valid (Read) | | | | | tCW | | 1C – 10 ns | Chip Select Valid to Write edge | | nCS[3:0]/CS[7:6] | Output | 30 pF | tAS (Write) | 1C ns | | Address Valid to Chip Select Valid (Address setup time) | | | | | tAS (Read) | 0 | | Address Valid to Chip Select Valid (Address setup time) | | nWE[3:0] | Output | 30 pF | tWP | 1C – 10 ns | | Write Pulse Width | | [0.0] | Juipui | 30 pr | tWHZ | 0 ns | | Write Edge to High Z on SRAM | | nOE | Output | 30 pF | tOE | | 2C – 20 ns | Output Enable Valid to Data Valid | | 1102 | Output | 00 pi | tOHZ | 0 ns | | Output Enable invalid to High Z on SRAM | | | | | SYNCHRON | IOUS MEMORY | INTERFACE S | IGNALS | | SA[13:0] | Output | 50 pF | tOVA | | 7.5 ns | Address Valid | | G/1[10.0] | Output | · | tOHA | 1.5 ns | | Address Hold | | A[17:16]/SB[1:0] | Output | 50 pF | tOVB | | 7.5 ns | Bank Select Valid | | | Output | 50 pF | tOVD | 2 ns | 7.5 ns | Data Valid | | D[31:0] | Input | | tISD | 2.5 ns | | Data Setup | | | | | tIHD | 1.5 ns | | Data Hold | | nCAS | Output | 30 pF | tOVCA | 2 ns | 7.5 ns | CAS Valid | | 110710 | | 00 p. | tOHCA | 2 ns | | CAS Hold | | nRAS | Output | 30 pF | tOVRA | 2 ns | 7.5 ns | RAS Valid | | 1111110 | | 00 pi | tOHRA | 2 ns | | RAS Hold | | nSWE | Output | 30 pF | tOVSDW | 2 ns | 7.5 ns | Write Enable Valid | | | Output | · | tOHSDW | 2 ns | | Write Enable Hold | | SCKE[1:0] | Output | 30 pF | tOVC0 | 2 ns | 7.5 ns | Clock Enable Valid | | DQM[3:0] | Output | 30 pF | tOVDQ | 2 ns | 7.5 ns | Data Mask Valid | | nSCS[3:0] | Output | 30 pF | tOVSC | 2 ns | 7.5 ns | Synchronous Chip Select Valid | | 11000[0.0] | Output | 00 p. | tOHSC | 2 ns | | Synchronous Chip Select Hold | | | _ | | PCMCIA INT | ERFACE SIGNA | ALS (+ wait sta | tes × C) <sup>1</sup> | | nPCREG | Output | 30 pF | tOVDREG | | 1C + 5 ns | nREG Valid | | | | | tOHDREG | 4C – 5 ns | | nREG Hold | | D[31:0] | Output | | tOVD | | 1C + 5 ns | Data Valid | | | | | tOHD | 4C – 12 ns | | Data Hold | | 5[01.0] | | | tISD | | 1C - 10 ns | Data Setup Time | | | | | tIHD | 4C – 5 ns | | Data Hold Time | | nPCCE1 | Output | 30 pF | tOVCE1 | | 1C + 5 ns | Chip Enable 1 Valid | | | | 30 pi | tOHCE1 | 4C – 5 ns | | Chip Enable 1 Hold | | nPCCE2 | Output | 30 pF | tOVCE2 | | 1C + 5 ns | Chip Enable 2 Valid | | IIPUUE2 | | 30 pi | tOHCE2 | 4C – 5 ns | | Chip Enable 2 Hold | Table 11. AC Signal Characteristics (Cont'd) | SIGNAL | TYPE | LOAD | SYMBOL | MIN. | MAX. | DESCRIPTION | | |--------------|----------|--------|-----------|---------------|------------------------|------------------------------------|--| | nPCOE | Output | 30 pF | tOVOE | | 1C + 5 ns | Output Enable Valid | | | | | | tOHOE | 3C – 5 ns | | Output Enable Hold | | | nPCWE | Output | 30 pF | tOVWE | | 1C + 5 ns | Write Enable Valid | | | | | | tOHWE | 3C – 5 ns | | Write Enable Hold | | | PCDIR | Output | 30 pF | tOVPCD | | 1C + 5 ns | Card Direction Valid | | | | | | tOHPCD | 4C – 5 ns | | Card Direction Hold | | | | <b>.</b> | | N | IMC INTERFAC | E SIGNALS <sup>3</sup> | | | | MMCCMD | Output | 100 pF | tOVCMD | | ½tcyc – 3 ns | MMC Command Valid | | | MMCCMD | | | tOHCMD | ½tcyc + 3 ns | | MMC Command Hold | | | MMCDATA | Output | 100 pF | tOVDAT | | ½tcyc – 3 ns | MMC Data Valid | | | | | | tOHDAT | ½tcyc + 3 ns | | MMC Data Hold | | | | l | | tISDAT | 5 ns | | MMC Data Setup | | | MMCDATA | Input | | tIHDAT | 5 ns | | MMC Data Hold | | | MMCCMD | | | tISCMD | 5 ns | | MMC Command Setup | | | WINCCIVID | Input | | tIHCMD | 5 ns | | MMC Command Hold | | | | | | А | C97 INTERFAC | E SIGNALS <sup>4</sup> | | | | ACOUT | Output | 30 pF | tOVAC97 | | ½tcyc – 10 ns | AC97 Output Valid | | | ACOUT | | | tOHAC97 | ½tcyc + 10 ns | | AC97 Output Hold | | | ACIN | Input | | tISAC97 | 2.5 ns | | AC97 Input Setup | | | ACIN | | | tIHAC97 | 2.5 ns | | AC97 Input Hold | | | ACSYNC | Output | 30 pF | tOVAC97 | | ½tcyc – 10 ns | AC97 Synchronization Valid | | | ACCINC | | | tOHAC97 | ½tcyc + 10 ns | | AC97 Synchronization Hold | | | | | | SYNC | HRONOUS SER | RIAL PORT (SSF | P) | | | SSPFRM | Input | | tOVSSPFRM | | 10 ns | SSPFRM input Valid | | | OOI I I IIVI | | | tOHSSPFRM | 5 ns | | SSPFRM input Hold | | | SSPTX | Output | 50 pF | tOVSSPOUT | | 10 ns | SSP Transmit Valid | | | 331 TX | | | tOHSSPOUT | 5 ns | | SSP Transmit Hold | | | SSPRX | Input | | tISSSPIN | 14 ns | | SSP Receive Setup | | | SSPCLK | Input | | tSSPCLK | TBD | TBD | SSP Clock Period | | | | | | AUI | DIO CODEC INT | ERFACE (ACI) | | | | ACOUT | Output | 30 pF | tOVD | | 15 ns | ACOUT delay from rising clock edge | | | 7,0001 | | | tOHD | 10 ns | | ACOUT Hold | | | ACIN | Input | | tIS | 10 ns | | ACIN Setup | | | | | | tIH | 2.5 ns | | ACIN Hold | | #### NOTES: - 1. 'nC' in the MIN./MAX. columns indicates the number of system clock (HCLK) periods after valid address. - 2. For Output Drive strength specifications, refer to Table 1. - 3. 'tcyc' is the period of one MMC Clock - 4. 'tcyc' is the period of one AC97 Clock #### **SMC Waveforms** Figure 8 and Figure 9 show waveforms and timing for an external asynchronous memory Write. Note that the deassertion of nWE can precede the deassertion of nCS by a maximum of one HCLK period, or at minimum, can coincide (see Table 11). Figure 10 and Figure 11 show the waveforms and timing for an external asynchronous memory Read. Figure 8. External Asynchronous Memory Write, Zero Wait States (BCRx:WST1 = 0b000) Figure 9. External Asynchronous Memory Write, Four Wait States (BCRx:WST1 = 0b100) Figure 10. External Asynchronous Memory Read, Zero Wait States (BCRx:WST1 = 0b000) Figure 11. External Asynchronous Memory Read, Four Wait States (BCRx:WST1 = 0b100) ### **Synchronous Memory Controller Waveforms** Figure 12 shows the waveform and timing for a Synchronous Burst Read (page already open). Figure 13 shows the waveform and timing for synchronous memory to activate a bank and Write. Figure 12. Synchronous Burst Read Figure 13. Synchronous Bank Activate and Write #### **SSP Waveforms** The Synchronous Serial Port (SSP) supports three data frame formats: - Texas Instruments SSI - Motorola SPI - National Semiconductor MICROWIRE Each frame format is between 4 and 16 bits in length, depending upon the programmed data size. Each data frame is transmitted beginning with the Most Significant Bit (MSB) i.e. 'big endian'. For all three formats, the SSP serial clock is held LOW (inactive) while the SSP is idle. The SSP serial clock transitions only during active transmission of data. The SSPFRM signal marks the beginning and end of a frame. The SSPEN signal controls an off-chip line driver's output enable pin. Figure 14 and Figure 15 show Texas Instruments synchronous serial frame format, Figure 16 through Figure 23 show the Motorola SPI format, and Figure 24 and Figure 25 show National Semiconductor's MICRO-WIRE data frame format. For Texas Instruments SSI format, the SSPFRM pin is pulsed prior to each frame's transmission for one serial clock period beginning at its rising edge. For this frame format, both the SSP and the external slave device drive their output data on the rising edge of the clock and latch data from the other device on the falling edge. See Figure 14 and Figure 15. Figure 14. Texas Instruments Synchronous Serial Frame Format (Single Transfer) Figure 15. Texas Instruments Synchronous Serial Frame Format (Continuous Transfer) For Motorola SPI, the serial frame pin (SSPFRM) is active LOW. The SPO and SPH bits in SSP Control Register 0 determine SSPCLK and SSPFRM operation in single and continuous modes. See Figures 16 through 23. Figure 16. Motorola SPI Frame Format (Single Transfer) with SPO = 0 and SPH = 0 Figure 17. Motorola SPI Frame Format (Continuous Transfer) with SPO = 0 and SPH = 0 Figure 18. Motorola SPI Frame Format (Single Transfer) with SPO = 0 and SPH = 1 Figure 19. Motorola SPI Frame Format (Continuous Transfer) with SPO = 0 and SPH = 1 Figure 20. Motorola SPI Frame Format (Continuous Transfer) with SPO = 1 and SPH = 1 Figure 21. Motorola SPI Frame Format (Single Transfer) with SPO = 1 and SPH = 0 Figure 22. Motorola SPI Frame Format (Continuous Transfer) with SPO = 1 and SPH = 0 Figure 23. Motorola SPI Frame Format (Single Transfer) with SPO = 1 and SPH = 1 For National Semiconductor MICROWIRE format, the serial frame pin (SSPFRM) is active LOW. Both the SSP and external slave device drive their output data on the falling edge of the clock, and latch data from the other device on the rising edge of the clock. Unlike the full-duplex transmission of the other two frame formats, the National Semiconductor MICROWIRE format utilizes a master-slave messaging technique that operates in half-duplex. When a frame begins in this mode, an 8-bit control message is transmitted to the off-chip slave. During this transmission no incoming data is received by the SSP. After the message has been sent, the external slave device decodes the message. After waiting one serial clock period after the last bit of the 8-bit control message was received it responds by returning the requested data. The returned data can be 4 to 16 bits in length, making the total frame length between 13 to 25 bits. See Figure 24 and Figure 25. Figure 24. MICROWIRE Frame Format (Single Transfer) Figure 25. MICROWIRE Frame Format (Continuous Transfers) # PC Card (PCMCIA) Waveforms Figure 26 shows the waveforms for PCMCIA Read transactions and Figure 27 shows the waveforms and timing for Write transactions. Figure 26. PCMCIA Read Transfer Figure 27. PCMCIA Write Transfer #### **MMC Interface Waveforms** Figure 28 shows the waveforms and timing for an MMC command or data Write. Figure 29 shows the waveforms and timing for an MMC command or data Read. # **AC97 Interface Waveforms** Figure 30 shows the waveforms and timing for the AC97 interface Data Setup and Hold. Figure 28. MMC Command/Data Write Figure 29. MMC Command/Data Read Figure 30. AC97 Data Setup and Hold # **Audio Codec Interface (ACI) Timing** The timing for the Audio Codec Interface are shown in Figure 31 and Figure 32. Transmit data is clocked on the rising edge of ACBITCLK (whether transmitted by the LH7A404 ACI or by the external codec chip); receive data is clocked on the falling edge. This allows full-speed, full duplex operation. Figure 31. ACI Signal Timing Figure 32. ACI Data Stream # Clock and State Controller (CSC) Waveforms Figure 33 shows the behavior of the LH7A404 when coming out of Reset or Power-On. Figure 34 shows external reset timing, and Table 12 gives the timing parameters. **Table 12. Reset AC Timing** | PARAMETER | DESCRIPTION | MIN. | MAX. | UNIT | |-----------------|---------------------------------------------------------------|------|------|---------------------| | tOSC32 (32 kHz) | Oscillator stabilization time after Power Up (VDDC = VDDCMIN) | | 550 | ms | | tOSC14 (14 MHz) | Oscillator stabilization time after Power Up (VDDC = VDDCMIN) | | 2.5 | ms | | tPORH | nPOR Hold Time after tOSC32 | 0 | | ms | | tPLLL | Phase locked loop lockup time | | 250 | μs | | tURESET/tPWRFL | nURESET/nPWRFL Pulse Width (once sampled LOW) | 2 | | System Clock Cycles | NOTE: \*VDDC = VDDCmin Figure 33. PLL Start-up Figure 34. External Reset ### **Recommended Oscillator Circuit Design** Figure 35 and Figure 36 show the recommended oscillator design for both the 32.768 kHz and 14.7456 MHz clocks. Figure 35. 32.768 kHz External Oscillator Components and Schematic LH7A404-168 Figure 36. 14.7456 MHz External Oscillator Components and Schematic Load Capacitance Recommended Part ESR (MAX.) Drive Level 18 pF 40 Ω 100 μW (MAX.) MTRON SX2050 or equivalent 4. R1 must be in the circuit. processor's core ground pins. 6. Tolerance for R1, C1, C2 is $\leq$ 5%. Ground connections should be short and return to the ground plane which is connected to the # Printed Circuit Board Layout Practices LH7A404 POWER SUPPLY DECOUPLING The LH7A404 has separate power and ground pins for different internal circuitry sections. The VDD and VSS pins supply power to I/O buffers, while VDDC and VSSC supply power to the core logic, and VDDA/VSSA supply analog power to the PLLs. Each of the VDD and VDDC pins must be provided with a low impedance path to the corresponding board power supply. Likewise, the VSS and VSSC pins must be provided with a low impedance path to the board ground. Each power supply must be decoupled to ground using at least one 0.1 $\mu F$ high frequency capacitor located as close as possible to a VDDx-VSSx pin pair on each of the four sides of the chip. If room on the circuit board allows, add one 0.01 $\mu F$ high frequency capacitor near each VDDx-VSSx pair on the chip. To be effective, the capacitor leads and associated circuit board traces connecting to the chip VDDx-VSSx pins must be kept to less than half an inch (12.7 mm) per capacitor lead. There must be one bulk 10 $\mu\text{F}$ capacitor for each power supply placed near one side of the chip. #### RECOMMENDED PLL, VDDA, VSSA FILTER The VDDA pins supply power to the chip PLL circuitry. VSSA is the ground return path for the PLL circuit. SHARP recommends a low-pass filter attached as shown in Figure 37. The values of the inductor and capacitors are not critical. The low-pass filter prevents high frequency noise from adversely affecting the PLL circuits. The distance from the IC pin to the high frequency capacitor should be as short as possible. Figure 37. VDDA, VSSA Filter Circuit #### UNUSED INPUT SIGNAL CONDITIONING Floating input signals can cause excessive power consumption. Unused inputs without internal pull-up or pull-down resistors should be pulled up or down externally, to tie the signal to its inactive state. Some GPIO signals may default to inputs. If the pins that carry these signals are unused, software can program these signals as outputs, eliminating the need for pull-ups or pull-downs. Power consumption may be higher than expected until software completes programming the GPIO. Some LH7A404 inputs have internal pull-ups or pull-downs. If unused, these inputs do not require external conditioning. #### OTHER CIRCUIT BOARD LAYOUT PRACTICES All outputs have fast rise and fall times. Printed circuit trace interconnection length must therefore be reduced to minimize overshoot, undershoot and reflections caused by transmission line effects of these fast output switching times. This recommendation particularly applies to the address and data buses. When considering capacitance, calculations must consider all device loads and capacitances due to the circuit board traces. Capacitance due to the traces will depend upon a number of factors, including the trace width, dielectric material the circuit board is made from and proximity to ground and power planes. Attention to power supply decoupling and printed circuit board layout becomes more critical in systems with higher capacitive loads. As these capacitive loads increase, transient currents in the power supply and ground return paths also increase. #### **PACKAGE SPECIFICATIONS** Figure 38. 324-Ball CABGA Package Specification # **CONTENT REVISIONS** This document contains the following changes to content, causing it to differ from previous versions. Table 13. Record of Revisions | DATE | PAGE<br>NO. | PARAGRAPH OR ILLUSTRATION | SUMMARY OF CHANGES | | | | |----------|-----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 9/16/03 | 3-20 | Tables 1, 4, 5 | Added CABGA pinout, CABGA numerical pin listing, PBGA numerical pin list. | | | | | | 52 | Figure 30 | Added ACI timing diagram. | | | | | | 54-56 | Figure 33, 34 | Added oscillator example circuits and text. | | | | | | 57 | Figure 36 | Added CABGA package diagram. | | | | | | 1 | Text | Corrected minor text errors; added separate Commercial and Industrial temperature specification. | | | | | | 2 | Figure 1 | Corrected name of ALI. | | | | | | 3-12 | Table 1 | Added "Notes" column and notes 4, 5, and 6. | | | | | | 12-18 | Tables 3-14 | Added tables to define pins by peripheral device. | | | | | 11/15/03 | 26, 27,<br>30, 38 | Text | Minor corrections made to wording in text. | | | | | | 33 | "Recommended<br>Operating<br>Conditions" | Broke out "Commercial" and "Industrial" speed ranges. | | | | | | 39 | Table 20 | Corrected nWE signal name; added tOHWECS; added ACI timing; changed note to number 1. | | | | | | 41 | Figure 8 | Added text; corrected nWE signal name; added tOHWECS. | | | | | | 53 | Figure 30, 31 | Added ACI timing. | | | | | | 1 | Standby current;<br>misc. text | Corrected value for Standby current; corrected copyright notice; reference to PBGA package removed. | | | | | | 4, 6-12 | Table 1 | Minor wording revisions. | | | | | | 13 | Table 3 | Corrected LCDVDx pin numbers. | | | | | | 15 | Table 7 | Minor text revisions. | | | | | | 16 | Table 10 | Minor text revision. | | | | | | 23, 24,<br>26-32 | Text | Minor text revisions. | | | | | 2/10/04 | 33 | "Recommended<br>Operating<br>Conditions" | Removed unused "Note". | | | | | | 34 | DC Specifications | Added IIN with pullup resistors; corrected values for Active and Standby current. | | | | | | 35 | Table 17 | Corrected values for DNL Max. and Offset Error; removed "MAX." values for Standby and Stop Current. | | | | | | 37 | Table 18 | Corrected value for ICORE. | | | | | | 39-40 | Table 20 | Corrected the following values: SRAM tOHD; PCMCIA tOVx and tOHD; MMC tOVx and tOHx; AC97 tOVx, tOHx, and tISAC97; SSP tOVx, tOHx, and removed tISSPFRM. Changed reference on MMC and AC97 to their respective domain clocks instead of absolute values. | | | | | | 41, 45,<br>46, 53, 57 | Text | Minor text revisions. | | | | | | 45-46 | Figures 13 and 15 | Removed tISSPFRM from timing diagrams. | | | | **Table 13. Record of Revisions** | DATE | PAGE<br>NO. | PARAGRAPH OR ILLUSTRATION | SUMMARY OF CHANGES | | | |---------|-------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | 1 | Text | Clarified Industrial and Commercial temperature ranges; removed MMC/SD as a boot device. | | | | | 1, 30, 31 | Text | Removed 1.8 VDC I/O capability (VDD). | | | | | 4 | Table 1 | Changed "BOOTWIDTH" to "WIDTH" for consistency. | | | | | 13 | Table 3 | Extensively revised to make more usable. | | | | | 14-16 | Pin List | Minor corrections to Slew Rate and Output Drive on some cells. | | | | | 04 | Table 5 | Revised Boot Mode table to show various device possibilities. | | | | 4/1/04 | 21 | Table 6 | External Boot Modes table Added. | | | | 4/1/04 | 34 | Table 7 | Changed 'MAXIMUM' test conditions from maximum temperature to nominal temperature. | | | | | 36 | Table 9 | Changed Synchronous Memory Interface tISD to 2.5 ns. | | | | | 37 | Table 9 | Changed MMC timing reference to 'MMC Clock Periods'; minor changes to several timing values; changed ADC resolution value. | | | | | 54 | Text | Altered low pass filter description. | | | | | Various | 1.8 VDC Tolerance | Changed 1.8 VDC supply voltage to ±5%. | | | | | Various | Text | Minor text editing for clarity. | | | | | 4-12 | Table 1 | Minor editorial corrections. | | | | 6/10/04 | 30 | Power Sequencing | Paragraph added explaining sequencing of power supplies. | | | | | 53 | Text | Added ground connection to drawing and removed the "Caution" box. | | | | 9/1/04 | 29 | Note to Table | Clarified Note 1. | | | | 9/1/04 | 55 | Figure 37, Table 12 | Temperature/Voltage/Speed chart and Table added. | | | | | ALL | Text | Rolled revision to Version 1.0. | | | | | Various | Text | Cleaned up formatting. | | | | 1/14/05 | 1 | "5 V Tolerant" bullet | Added sub-bullet limiting voltage on the oscillator pins. | | | | | 31 | DC Specifications | Added "Typ." column and corrected values for IACTIVE, IHALT, ISTANDBY. | | | | | 31 | Power Sequencing | Added text to allow power up sequencing longer than 100 $\mu s$ if supplies remain within 1.5 V. | | | | | 36 | Table 11 | Changed Asynchronous Memory timing to match SRAM datasheet parameter naming conventions. Corrected Asynchronous Memory values for tOHCA, tOHRA, tOHSDW, tOHSC, and tOHD; added value for tOHA. Corrected PCMCIA D[31:0] timing values tISD and tIHD. | | | | | 38 - 41 | Figure 8 - Figure 11 | Revised drawings to match SRAM datasheet parameter naming conventions. | | | #### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage. #### **NORTH AMERICA** SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 www.sharpsma.com #### **TAIWAN** SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328 #### CHINA SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 **Head Office:** No. 360, Bashen Road, Xin Development Bldg. 22 Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp #### **EUROPE** SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com #### **SINGAPORE** SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855 # KOREA **JAPAN** SHARP Corporation Electronic Components & Devices Fax: (81) 6117-725300/6117-725301 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 www.sharp-world.com SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819 #### HONG KONG SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk Shenzhen Representative Office: Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 Fax: (86) 755-3273735