### High voltage high-side driver #### **Features** - High voltage rail up to 160 V - dV/dt immunity ±50 V/nsec in full temperature range - Driver current capability: 500 mA source, 500 mA sink - Switching times 100 ns rise/fall with 2.5 nF load - CMOS/TTL Schmitt trigger inputs with hysteresis - Under voltage lock out - Clamping on V<sub>CC</sub> - Loading circuit for external Bootstrap capacitor - Inverting input - Reset circuitry - SO-8 package ### **Description** The L9856 is an high voltage device, manufactured with the BCD "OFF-LINE" technology. It has the capability of driving N-Channel Power MOS transistors. The upper (floating) section is enabled to work with voltage rail up to 160 V. The logic Inputs are CMOS/TTL compatible for ease of interfacing with controlling devices. Table 1. Device summary | Order code | Operating temp range, °C | Package | Packing | |------------|--------------------------|---------|---------------| | L9856 | -40 to +125 | SO-8 | Tube | | L9856TR | -40 to +125 | SO-8 | Tape and Reel | Contents L9856 # **Contents** | 1 | Bloc | k diagram andpin description | 5 | |---|------|----------------------------------|---| | | 1.1 | Block diagram | 5 | | | 1.2 | Pin description | 5 | | 2 | Elec | trical specifications | 6 | | | 2.1 | Thermal data | 6 | | | 2.2 | Absolute maximum ratings | 6 | | | 2.3 | Recommended operating conditions | 7 | | | 2.4 | Electrical characteristics | 7 | | | 2.5 | Logic table | C | | 3 | Timi | ng diagrams 1 | 1 | | 4 | Pacl | kage information1 | 2 | | 5 | Revi | sion history 1 | 3 | L9856 List of tables # List of tables | Table 1. | Device summary | |----------|----------------------------------| | | Pin function | | Table 3. | Thermal data6 | | Table 4. | Absolute maximum ratings | | Table 5. | Recommended operating conditions | | Table 6. | Electrical characteristics | | Table 7. | Logic table | | | Document revision history | **577** List of figures L9856 # **List of figures** | Figure 1. | Block diagram | Ę | |-----------|---------------------------------------------|---| | Figure 2. | Pin connection (top view) | Ę | | Figure 3. | Input/output timing diagram | 1 | | Figure 4. | Reset timing diagram | 1 | | | SO-8 mechanical data and package dimensions | | 47/ # 1 Block diagram andpin description ### 1.1 Block diagram Figure 1. Block diagram ### 1.2 Pin description Figure 2. Pin connection (top view) Table 2. Pin function | Pin # | Pin name | Description | | |-------|-----------------|----------------------------------------------|--| | 1 | V <sub>CC</sub> | Driver supply, typical 5V | | | 2 | IN- | Driver control signal input (negative logic) | | | 3 | GND | Ground | | | 4 | RESET- | Driver enable signal input (negative logic) | | | 5 | V <sub>S</sub> | MOSFET source connection | | | 6 | NC | No connection (no bondwire) | | | 7 | H <sub>O</sub> | MOSFET gate connection | | | 8 | $V_{B}$ | Driver output stage supply | | 5/ ## 2 Electrical specifications #### 2.1 Thermal data Table 3. Thermal data | Symbol | Parameter | Value | Unit | |------------------------|---------------------------------------------|-------|------| | R <sub>th(j-amb)</sub> | Thermal resistance junction to ambient Max. | 150 | °C/W | ### 2.2 Absolute maximum ratings Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to GND, all currents are defined positive into any lead. An operation above the absolute maximum limit is not implied and can damage the part. Table 4. Absolute maximum ratings | Symbol | Parameter | Val | Units | | |------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------| | Symbol | Parameter | Min. | Max. | Units | | V <sub>BS</sub> | High side floating supply voltage. | -0.3 | 20 | V | | V <sub>B</sub> | High side driver output stage voltage neg. transient: 0.5 ms, external MOSFET off. | -5 | 166 | V | | V <sub>S</sub> | High side floating supply offset voltage neg. transient 0.1 µs, repetitive pulse over lifetime at every switching event. | -8 | 150 | V | | V <sub>HO</sub> | Output voltage gate connection. | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3 | V | | V <sub>CC</sub> | Supply voltage. | -0.3 | 20 | V | | V <sub>IN</sub> | Input voltage. | -0.3 | V <sub>CC</sub> + 0.3 | V | | I <sub>IN</sub> | Input injection current. Full function, no latch-<br>up; (guaranteed by design). Test at 5 V and 7 V<br>on Eng. Samples. | | +1 | mA | | V <sub>RES</sub> | Reset input voltage. | -0.3 | V <sub>CC</sub> + 0.3 | V | | V <sub>esd</sub> | Electrostatic discharge voltage (human body model). | 2k | | V | | V <sub>CDM</sub> | Charge device model CDM, EOS/ESD Ass.<br>Std 5.3. Number of discharges per pin: 6. | 500 | | V | | dV/dt | Allowable offset voltage slew rate. | -50 | 50 | V/nsec | | T <sub>J</sub> | Junction temperature. | -55 | 150 | | | T <sub>stg</sub> | Storage temperature. | -55 | 150 | | | TL | Lead temperature (Soldering, 10 seconds) 3 times Bosch soldering profile acc. to Bosch soldering conditions, Gen. Spec. | - | 300 | °C | ### 2.3 Recommended operating conditions For proper operations the device should be used within the recommended conditions. Table 5. Recommended operating conditions | Cumbal | Powers atom | Va | Value | | | |-------------------------------|---------------------------------------------------------|--------|-----------------|--------|--| | Symbol | Parameter | Min. | Max. | Units | | | V <sub>B</sub> <sup>(1)</sup> | High side driver output stage voltage | VS+4.4 | VS+18 | V | | | V <sub>S</sub> | High side floating supply offset voltage (25°C) (125°C) | · _ | 150<br>150 | V | | | V <sub>HO</sub> | Output voltage gate connection | Vs | V <sub>B</sub> | V | | | V <sub>CC</sub> | Supply voltage | 4.4 | 6.5 | V | | | V <sub>IN</sub> | Input voltage | 0 | V <sub>CC</sub> | V | | | V <sub>RES</sub> | Reset input voltage | 0 | V <sub>CC</sub> | V | | | dV/dt <sup>(2)</sup> | Allowable offset voltage slew rate | -50 | 50 | V/nsec | | | F <sub>S</sub> | Switching frequency | | 200 | kHz | | <sup>1.</sup> Reset-Logic functional for $V_{BS} > 2V$ , independent from $V_{CC}$ -level. #### 2.4 Electrical characteristics #### Table 6. Electrical characteristics Unless otherwise specified, V<sub>CC</sub> = 5 V, V<sub>BS</sub> = 7 V, V<sub>S</sub> = 0 V, IN = 0 V, RES = 5 V, load R = 50 $\Omega$ , C = 2.5 nF. Unless otherwise noted, these specifications apply for an operating ambient temperature range of -40 °C < T<sub>amb</sub> < 125 °C. | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> supply | 1 | | | | | | | V <sub>CCUV+</sub> | V <sub>CC</sub> supply undervoltage positive going threshold | V <sub>CC</sub> rising from 0 V | | | 4.3 | | | V <sub>CCUV-</sub> | V <sub>CC</sub> supply undervoltage negative going threshold | V <sub>CC</sub> dropping from 5 V | 2.8 | | | V | | V <sub>CCUVHYS</sub> | V <sub>CC</sub> supply undervoltage lockout hysteresis | | 0.02 | 0.3 | 0.6 | | | td <sub>UVCC</sub> | Undervoltage lockout response time | V <sub>CC</sub> steps either from 6.5 V to 2.7 V or from 2.7 V to 6.5 V | 0.5 | | 20 | μS | | I <sub>QCC</sub> | V <sub>CC</sub> supply current | | | | 400 | μΑ | 57 <sup>2.</sup> Guaranteed by design. Table 6. Electrical characteristics (continued) Unless otherwise specified, V<sub>CC</sub> = 5 V, V<sub>BS</sub> = 7 V, V<sub>S</sub> = 0 V, IN = 0 V, RES = 5 V, load R = 50 $\Omega$ , C = 2.5 nF. Unless otherwise noted, these specifications apply for an operating ambient temperature range of -40 °C < T<sub>amb</sub> < 125 °C. | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------| | V <sub>BS</sub> supply | 1 | | | | • | | | V <sub>BSUV+</sub> | V <sub>BS</sub> supply undervoltage positive going threshold | V <sub>CC</sub> rising from 0 V | | | 4.3 | V | | V <sub>BSUV</sub> - | V <sub>BS</sub> supply undervoltage negative going threshold | V <sub>CC</sub> dropping from 5 V | 2.8 | | | ٧ | | V <sub>BSUVHYS</sub> | V <sub>BS</sub> supply undervoltage lockout hysteresis | | 0.02 | 0.3 | 0.4 | V | | td <sub>UVBS</sub> | Undervoltage lockout response time | V <sub>BS</sub> steps either from 6.5 V<br>to 2.7 V or from 2.7 V to 6.5V | 0.5 | | 20 | μs | | I <sub>QBS1</sub> | V supply current | static mode,<br>IN = 0 V or 5 V | | | 100 | μΑ | | I <sub>QBS2</sub> | V <sub>BS</sub> supply current | static mode, V <sub>BS</sub> = 16 V,<br>IN = 0 V or 5 V | | | 200 | μΑ | | $\Delta V_{BS}$ | V <sub>BS</sub> drop due to output turn-on | $C_{BS}$ = 1 $\mu$ F,<br>$td_{IG-IN}$ = 3 $\mu$ s, $t_{TEST}$ = 100 $\mu$ s | | | 210 | mV | | Gate driver | characteristics | | | | | | | I <sub>PKSo1</sub> | Peak output source current | T <sub>j</sub> = 25 °C | 120 | 250 | | - mA | | I <sub>PKSo2</sub> | | | 70 | 150 | | | | I <sub>PKSo3</sub> | Peak output source current | V <sub>BS</sub> = 16V , T <sub>j</sub> = 25 °C | 250 | 500 | | | | I <sub>PKSo4</sub> | | V <sub>BS</sub> = 16 V | 150 | 300 | | | | I <sub>HO,off</sub> | HO off state leakage current | guaranteed by design | | | 1 | μΑ | | t <sub>r1</sub> | | T <sub>j</sub> = 25 °C | | 0.2 | 0.4 | | | t <sub>r2</sub> | Output rise time | | | 0.3 | 0.5 | | | t <sub>r3</sub> | Output rise time | $V_{BS} = 16 \text{ V}, T_j = 25 ^{\circ}\text{C}$ | | 0.1 | 0.2 | μS | | t <sub>r4</sub> | | V <sub>BS</sub> = 16 V | | 0.15 | 0.3 | | | I <sub>PKSi1</sub> | | IN = 5 V, T <sub>j</sub> = 25 °C | 120 | 250 | | | | I <sub>PKSi2</sub> | | IN = 5 V | 70 | 150 | | | | I <sub>PKSi3</sub> | Peak output sink current | IN = 5 V, T <sub>j</sub> = 25 °C<br>V <sub>BS</sub> = 16 V | 250 | 500 | | mA | | I <sub>PKSi4</sub> | | IN = 5 V, V <sub>BS</sub> = 16 V | 150 | 300 | | | | t <sub>f1</sub> | | IN = 5 V, T <sub>j</sub> = 25 °C | | 0.2 | 0.4 | | | t <sub>f2</sub> | | IN = 5 V, | | 0.3 | 0.5 | | | t <sub>f3</sub> | Output fall time | V <sub>BS</sub> = 16 V, IN = 5 V,<br>T <sub>j</sub> = 25 °C | | 0.1 | 0.2 | μs | | t <sub>f4</sub> | | V <sub>BS</sub> = 16 V, IN = 5 V, | | 0.15 | 0.3 | | | | | | | | | | 577 Table 6. Electrical characteristics (continued) Unless otherwise specified, $V_{CC}$ = 5 V, $V_{BS}$ = 7 V, $V_{S}$ = 0 V, IN = 0 V, RES = 5 V, load R = 50 $\Omega$ , C = 2.5 nF. Unless otherwise noted, these specifications apply for an operating ambient temperature range of -40 °C < $T_{amb}$ < 125 °C. | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|------------------------------------------------------------------------------------|---------------------------------|---------------------|------|-------------------------|------| | t <sub>plhi</sub> | Input-to-output turn-on propagation delay (50 % input level to 10 % output level) | | | 0.1 | 0.35 | | | t <sub>phli</sub> | Input-to-output turn-off propagation delay (50 % input level to 90 % output level) | | | 0.1 | 0.4 | 116 | | t <sub>plhr</sub> | RES-to-output turn-on propagation delay (50 % input level to 10% output level) | | | 0.1 | 0.4 | μs | | t <sub>phlr</sub> | RES-to-output turn-off propagation delay (50 % input level to 90 % output level) | | | 0.1 | 0.4 | | | Input chara | acteristics | | | | • | | | V <sub>INH</sub> | High logic level input threshold | | 0.6 V <sub>CC</sub> | | | | | V <sub>INL</sub> | Low logic level input threshold | $V_{CC} = 5V$ | | | 0.28<br>V <sub>CC</sub> | V | | R <sub>IN</sub> | High logic level input resistance | | 60 | 100 | 250 | kΩ | | I <sub>IN</sub> | High logic level input current | $V_{IN} = V_{CC}$ | | | 5 | μΑ | | V <sub>RESH</sub> | High logic level RES input threshold | - V <sub>CC</sub> = 5V | 0.6 V <sub>CC</sub> | | | | | V <sub>RESL</sub> | Low logic level RES input threshold | VCC = 3V | | | 0.28<br>V <sub>CC</sub> | | | R <sub>RES</sub> | High logic level RES Input resistance | | 60 | 100 | 250 | kΩ | | I <sub>RES</sub> | Low logic level input current | V <sub>RES</sub> = 0 | | | 5 | μΑ | | Recharge of | characteristics | | | | | | | t <sub>on_rech</sub> | Recharge transistor turn-on propagation delay | V <sub>S</sub> = 5V | 3 | 6 | 9 | μs | | t <sub>off_rech</sub> | Recharge transistor turn-off propagation delay | | | 0.1 | 0.5 | μs | | V <sub>RECH</sub> | Recharge output transistor on-<br>state voltage drop | 1 mA forced on recharge path on | 0.5 | | 1.2 | V | | Deadtime of | characteristics | | • | | | | | DT <sub>HOFF</sub> | High side turn-off to recharge gate turn-on | V EV | 3 | 6 | 9 | | | DT <sub>HON</sub> | Recharge gate turn-off to high side turn-on | V <sub>CC</sub> = 5 V | 0.1 | 0.4 | 0.7 | μs | 5/ # 2.5 Logic table Table 7. Logic table | Supply voltages and thresholds | | Signals | | Output | Recharge | | |--------------------------------|----------------------|---------|------|--------|----------|--| | V <sub>cc</sub> | V <sub>BS</sub> | RESET- | IN- | Но | path | | | < V <sub>CCUV</sub> - | Х | Х | Х | OFF | ON | | | Х | Х | LOW | Х | OFF | ON | | | Х | Х | Х | HIGH | OFF | ON | | | > V <sub>CCUV+</sub> | > V <sub>BSUV+</sub> | HIGH | LOW | ON | OFF | | | > V <sub>CCUV+</sub> | < VB <sub>SUV-</sub> | HIGH | LOW | OFF | OFF | | Note: X means independent from signal. L9856 Timing diagrams # 3 Timing diagrams Figure 3. Input/output timing diagram Figure 4. Reset timing diagram 5// Package information L9856 ### 4 Package information In order to meet environmental requirements, ST (also) offers these devices in ECOPACK<sup>®</sup> packages. ECOPACK<sup>®</sup> packages are lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 5. SO-8 mechanical data and package dimensions L9856 Revision history # 5 Revision history Table 8. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29-Jun-2007 | 1 | Initial release. | | 30-May-2008 | 2 | Update Features section on page 1. Updated <i>Table 4: Absolute maximum ratings on page 6.</i> Updated <i>Table 5: Recommended operating conditions on page 7.</i> | | 20-Sep-2013 | 3 | Updated disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com