# ISOFACE™ # ISO11811T Isolated 8 Channel Digital Input with IEC61131-2 Type 1/2/3 Characteristics ## **Data Sheet** Revision 2.0, 2012-06-14 # Industrial & Multimarket Edition 2012-06-14 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. ## ISO1I811T Revision History: 2012-06-14, Revision 2.0 | KENISIOII | 1115tory. 2012-00-14, Nevision 2.0 | | | | | | | | | |-----------------------------------------------|----------------------------------------------|--|--|--|--|--|--|--|--| | Previous Version: Preliminary Data Sheet V1.0 | | | | | | | | | | | Page | Subjects (major changes since last revision) | | | | | | | | | | V2.0 | Data Sheet | | | | | | | | | | Page 25 | Parallel Interface timing table updated | | | | | | | | | | Page 26 | Serial Interface timing table updated | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | Pin Configuration and Functionality | |-------|------------------------------------------------------| | 1.1 | Pin Configuration | | 1.2 | Pin Functionality | | 1.2.1 | Pins of Sensor Interface | | 1.2.2 | Pins of Serial and Parallel logic Interface | | 2 | Blockdiagram | | 3 | Functional Description | | 3.1 | Introduction | | 3.2 | Power Supply | | 3.3 | Internal Oscillator | | 3.4 | Sensor Input | | 3.5 | Common Error Output | | 3.6 | Programmable Digital Input Filter | | 3.7 | Parallel Interface Mode | | 3.8 | Serial Interface Mode | | 4 | Standard Compliance | | 5 | Electrical Characteristics | | 5.1 | Absolute Maximum Ratings | | 5.2 | Operating Conditions and Power Supply | | 5.3 | Electrical Characteristics Input Side | | 5.4 | Electrical Characteristics Microcontroller Interface | | 6 | Package Outline | # Isolated 8 Channel Digital Input with IEC61131-2 Type 1/2/3 Characteristics ## **Product Highlights** - Minimization of power dissipation due to constant current characteristic - · Status LED output for each input - Digital averaging of the input signals to suppress interference pulses - Isolation between Input and Output using Coreless Transformer Technology - Complete system integration (up to eight digital sensor or switch inputs, galvanic isolation and intelligent micro-controller or bus-ASIC interface) - 8-channel input according to IEC61131-2 (Type 1/2/3) - Integrated galvanic isolation 500VAC (EN60664-1, UL1577) - 3.3/5V SPI and parallel micro-controller interface - · Adjustable deglitching filters - · Up to 125 kHz sampling frequency - V<sub>BB</sub> under-voltage detection - Package: TSSOP-48, 8 mm x 12.5 mm #### **Typical Application** Programmable Logic Controllers(PLC) Industrial PC General Control Equipment #### **Description** The ISO1I811T is an electrically isolated 8 bit data input interface in TSSOP-48 package. This part is used to detect the signal states of eight independent input lines according to IEC61131-2 Type 1/2/3 (e.g. two-wire proximity switches) with a common ground (GNDFI). For operation in accordance with IEC61131-2, it is necessary for the ISO1I811T to be wired with resistors according to the application diagram. The 8 bit parallel/serial $\mu$ C compatible interface allows the IC to directly connect to a $\mu$ C system. The $\mu$ C interface also supports a direct control mode and is designed to operate with 3.3/5V CMOS compatible levels. The data transfer and isolation from input to output side is realized by the integrated Coreless Transformer Technology. ## 1 Pin Configuration and Functionality The pin configuration slightly differs for the parallel or the serial interface. ## 1.1 Pin Configuration The ordering, type and functions of the IC pins are listed in the **Table 1**. Table 1 Pin Configuration | Pin | Parallel I | nterfa | ce Mod | le | Serial Interface Mode | | | | | |-----|------------|--------|--------------------|-------------------------------|-----------------------|-------|------|-----------------------|--| | | Symbol | Ctrl | Type <sub>2)</sub> | Function | Symbol | Ctrl. | Type | Function | | | 1 | GND | | Α | Logic Ground | GND | | | | | | 2 | SEL | I | PU | Serial Parallel Mode Select | SEL | | | | | | 3 | n.c. | | | not connected | n.c. | | | | | | 4 | ROSC | | Α | Clock Frequency Adjustment | ROSC | | | | | | 5 | VCC | | Α | Positive 5/3.3V logic supply | VCC | | | | | | 6 | ERR | 0 | OD,<br>PU | Error output | ERR | | | | | | 7 | GND | | Α | Logic Ground | GND | | | | | | 8 | D0 | 0 | PPZ | Data output bit0 | SDI | I | PD | SPI Data input | | | 9 | D1 | 0 | PPZ | Data output bit1 | GND | | | | | | 10 | D2 | 0 | PPZ | Data output bit2 | GND | | | | | | 11 | D3 | 0 | PPZ | Data output bit3 | GND | | | | | | 12 | D4 | 0 | PPZ | Data output bit4 | GND | | | | | | 13 | D5 | 0 | PPZ | Data output bit5 | SCLK I | | PD | SPI Shift Clock input | | | 14 | D6 | 0 | PPZ | Data output bit6 | GND | | | | | | 15 | D7 | 0 | PPZ | Data output bit7 | SDO | 0 | PPZ | SPI Data output | | | 16 | CS | I | PU | Chip Select | CS | | | | | | 17 | RD | I | PU | Data Read Input | n.c. | | | not connected | | | 18 | GND | | Α | Logic Ground | GND | | | | | | 19 | DS0 | I | PD | Filter Select Input 0 | DS0 | | | | | | 20 | DS1 | I | PD | Filter Select Input 1 | DS1 | | | | | | 21 | GND | | Α | Logic Ground | GND | | | | | | 22 | n.c. | | | not connected | n.c. | | | | | | 23 | n.c. | | | not connected | n.c. | | | | | | 24 | GND | | Α | Logic Ground | GND | | | | | | 25 | GNDBB | | Α | Input Ground | GNDBB | | | | | | 26 | VBB | | Α | Positive input supply voltage | VBB | | | | | | 27 | IOL | | Α | Input 0 Low, LED Out | IOL | | | | | | 28 | IOH | | Α | Input 0 High | IOH | | | | | | 29 | I1L | | Α | Input 1 Low, LED Out | I1L | | | | | | 30 | I1H | | Α | Input 1 High | I1H | | | | | | 31 | GNDBB | | Α | Input Ground | GNDBB | | | | | | 32 | I2L | | Α | Input 2 Low, LED Out | I2L | | | | | Table 1 Pin Configuration | Pin | Parallel I | nterfa | се Мос | de | Serial Interface Mode | | | | | |-----|------------------|--------|--------|--------------------------|-----------------------|-------|------|----------|--| | | Symbol Ctrl Type | | | Function | Symbol | Ctrl. | Туре | Function | | | 33 | I2H | | Α | Input 2 High | I2H | | | | | | 34 | I3L | | Α | Input 3 Low, LED Out | I3L | | | | | | 35 | I3H | | Α | Input 3 High | I3H | | | | | | 36 | TS | | Α | Sensor Type 1/2/3 Select | TS | | | | | | 37 | GNDBB | | Α | Input Ground | GNDBB | | | | | | 38 | n.c. | | | not connected | n.c. | | | | | | 39 | I4L | | Α | Input 4 Low, LED Out | I4L | | | | | | 40 | I4H | | Α | Input 4 High | I4H | | | | | | 41 | I5L | | Α | Input 5 Low, LED Out | I5L | | | | | | 42 | I5H | | Α | Input 5 High | I5H | | | | | | 33 | GNDBB | | Α | Input Ground | GNDBB | | | | | | 44 | I6L | | Α | Input 6 Low, LED Out | I6L | | | | | | 45 | I6H | | Α | Input 6 High | I6H | | | | | | 46 | I7L | | Α | Input 7 Low, LED Out | 17L | | | | | | 47 | I7H | | Α | Input 7 High | I7H | 17H | | | | | 48 | GNDBB | | Α | Input Ground | GNDBB | | | | | <sup>1)</sup> Direction of the pin: I = input, O = output, IO = Input/Output <sup>2)</sup> Type of the pin: A = analog, OD = Open-Drain, PU = internal Pull-Up resistor, PD = internal Pull-Down resistor, PPZ = Push-Pull pin with High-Impedance functionality | | | | r | | | | |---------------------------|----------|----------------------|------|---------------------------------|----|-------| | GND 1 ( | 48 GNDBB | | GND | 1 🔘 | 48 | GNDBB | | SEL 2 | 47 17H | | SEL | 2 | 47 | I7H | | n.c. 3 | 46 17L | | n.c. | 3 | 46 | I7L | | Rosc 4 | 45 I6H | | Rosc | 4 | 45 | 16H | | VCC 5 | 44 16L | | VCC | 5 | 44 | I6L | | /ERR 6 | 43 GNDBB | | /ERR | 6 | 43 | GNDBB | | GND 7 | 42 I5H | | GND | 7 | 42 | 15H | | D0 8 | 41 I5L | | SDI | 8 | 41 | I5L | | D1 9 | 40 I4H | | GND | 9 | 40 | 14H | | D2 10 | 39 I4L | | GND | 10 | 39 | I4L | | D3 11 | 38 n.c. | | GND | 11 | 38 | n.c. | | D4 12 Pinout for parallel | 37 GNDBB | | GND | <sup>12</sup> Pinout for serial | 37 | GNDBB | | D5 13 Interface | 36 TS | | SCLK | 13 Interface | 36 | TS | | | 35 I3H | | GND | 14 | 35 | I3H | | D7 15 | 34 13L | | SDO | 15 | 34 | I3L | | /CS 16 | 33 I2H | | /CS | 16 | 33 | I2H | | /RD 17 | 32 I2L | | n.c. | 17 | 32 | I2L | | GND 18 | 31 GNDBB | | GND | 18 | 31 | GNDBB | | DS0 19 | 30 I1H | | DS0 | 19 | 30 | I1H | | DS1 20 | 29 I1L | | DS1 | 20 | 29 | I1L | | GND 21 | 28 IOH | | GND | 21 | 28 | IOH | | n.c. 22 | 27 IOL | | n.c. | 22 | 27 | IOL | | n.c. 23 | 26 VBB | | n.c. | 23 | 26 | VBB | | GND 24 | 25 GNDBB | | GND | 24 | 25 | GNDBB | | L | | n.c. = Not Connected | ı | | | | | | | | | | | | Figure 1 TSSOP-48 Pinout for Parallel and Serial Interface #### 1.2 Pin Functionality The meaning and the functions of the IC pins are described below. #### 1.2.1 Pins of Sensor Interface #### VBB (Positive supply 9.6-35V sensor supply) VBB supplies the sensor input stage. #### **GNDBB** (Ground for VBB domain) This pin acts as the ground reference for the sensor input stage, that is supplied by VBB. #### I0H... I7H (Input channel 0 ... 7) Sensor inputs with current sink characteristic according IEC61131-2 Type 1/2/3 which has been selected by pin TS #### IOL... I7L (LED output channel 0 ... 7) This pin provides the output signal to switch on the LED if the input voltage and current has been detected as "High" according the selected type. #### TS (Type Select) By connecting a resistor between TS and GNDBB the sensor type (Type 1/2/3) can be selected (refer to **Table 9** for corresponding resistor value). This pin is for static configuration (pin-strapping). The voltage level at pin TS is not allowed to be changed during operation. ### 1.2.2 Pins of Serial and Parallel logic Interface Some pins are common for both interface types, some others are specific for the parallel or serial access. #### VCC (Positive 3.3 / 5V logic supply) VCC supplies the output interface that is electrically isolated from the sensor input stage. The interface can be supplied with 3.3 / 5V. #### **GND (Ground for VCC domain)** This pin is the ground reference for the uC-interface that is supplied by VCC. #### **ROSC (Clock Adjustment)** A high precision resistor has to be connected between ROSC and GND to guarantee the frequency accuracy of the sampling clock. For details see **Chapter 3.3**. #### **ERR (Error Output)** The low active ERR signal contains the OR-wired information of the sensor input missing voltage (MV) detection and the internal data transmission failure detection unit. The output pin ERR provides an open drain functionality. A current source is also connected to the pin ERR. In normal operation the signal ERR is high. See **Chapter 3.5** for more details. #### DS0, DS1 (Filter Select) The internal filter delay can be selected by pulling those pins to VCC or to GND (see **Table 10**). These pins are for static configuration (pin-strapping). #### **CS** (Chip Select) When this pin is in a logic Low state, the IC interface is enabled and data can be transferred. #### **SEL (Serial or Parallel Mode Select)** When this pin is in a logic High state, the IC operates in Serial Mode. For Parallel Mode operation the pin has to be pulled into logic Low state. This pin has an internal Pull-UP resistor. #### The following pins are provided by the parallel interface #### D7:D0 (Data output bit7 ... bit0) The pins D0 .. D7 are the outputs for data read. #### RD (Read Select) By pulling this pin down, a read transaction is initiated on the data bus and the data becomes valid. #### The following pins are provided by the serial interface #### SCLK (Serial interface shift clock) Output data is updated with the falling edge of this input clock signal. #### SDI (Serial interface input data) SDI is put into a FIFO dedicated to the sensor data bits (no internal registers Write operation supported, only daisy chain). Input data is sampled with the rising edge of SCLK. #### SDO (Serial interface data) SDO provides the sensor data bits. Blockdiagram Revision 2.0, 2012-06-14 ## 2 Blockdiagram Figure 2 Block Diagram Revision 2.0, 2012-06-14 ## 3 Functional Description The ISO1I811T is an electrically isolated 8 bit data input interface. This part is used to detect the signal states of eight independent input lines according to IEC61131-2 Type 1/2/3 (e.g. two-wire proximity switches) with a common ground (GNDBB). #### 3.1 Introduction The current in the input circuit is determined by the switching element in state "0" and by characteristics of the input stage in state "1". The octal input device is intended for a configuration comprising of two specified external resistors per channel, as shown in **Figure 5** "**Typical Application for Sensor Input Type 1**, **2**, **and 3**" **on Page 13**. As a result the power dissipation within the package is at a minimum. The voltage dependent current through the external resistor $R_{EXT}$ is compensated by a negative differential resistance of the current sink across pins IxH and IxL, therefore input INx behaves like a constant current sink. The comparator assigns level 1 or 0 to the voltage present at input IxH. To improve interference protection, the comparator is provided with hysteresis. A status LED is connected in series with the input circuit ( $R_{\text{EXT}}$ and current sink). If no LED is used an external resistor of $2 \text{ k}\Omega$ should be connected between IxL and GNDBB. The specified switching thresholds may change if the resistor is used. The LED drive short-circuits the status LED if the comparator detects "0". A constant current sink in parallel with the LED reduces the operating current of the LED, and a voltage limiter ensures that the input circuit remains operational if the LED is interrupted, but the specified switching thresholds may change. For each channel an adjustable digital filter is provided which samples the comparator signal at a rate selected by the pins DS0 and DS1. The digital filter is designed to provide averaging characteristics. If the input value remains the same for the selected number of sampling values, then the output changes to the corresponding state. The control interface is compatible to standard microcontrollers. Furthermore a direct control mode can be selected that allows the direct control of the outputs D0...D7 by means of the inputs I0H...I7H without any additional logic signal. The $\mu$ C compatible interfaces allows a direct connection to the ports of a microcontroller without the need for other components. The diagnostic logic on the chip monitors the internal data transfer as well as the sensor input supply. The information is sent via the internal coreless transformer to the pin $\overline{\text{ERR}}$ at the $\mu$ C-Interface side. #### 3.2 Power Supply The IC contains two electrically isolated voltage domains that are independent from each other. The microcontroller interface is supplied via pin VCC and the input stage is supplied via pin VBB. The different voltage domains can be switched on at different times. **Figure 3** shows the Start Up behaviour if both voltage domains are powered by an external power supply. If the VCC and VBB voltage have reached their operating range and the internal data transmission has been started successfully, the IC indicates the end of the Start Up procedure by setting the pin ERR to logic high. Figure 3 Start-Up #### 3.3 Internal Oscillator An external resistor has to be connected to ROSC pin and allows the adjustment of the frequency as shown in **Figure 4**. Figure 4 Internal Frequency Setting at ROSC The internal oscillator provides the scan clock for the sampling of the sensor data as well as for the internal digital averaging filters. Therefore the filter times as defined in the **Table 10** for the typical frequency of 125 KHz will change accordingly. As an example, it is possible to define filter time longer than 20 ms by reducing the internal oscillator frequency. #### 3.4 Sensor Input The sensor input structure is shown in **Figure 5**. Due to its active current a V-I-characteristic as shown in **Figure 6** is maintained. This V-I-curve is well within the IEC 61131 standard requirements of Type 1 and Type 3 sensors, respectively. Type 2 sensors are supported as well with the restriction that two input channels have to be used in parallel i.e. only 4 channels are available. It is recommended to choose for the external resistors Rext, RV, RLED an accuracy of 2 % (< 5% is mandatory) otherwise the V/I-characteristic shown in **Figure 6** cannot be guaranteed. Figure 5 Typical Application for Sensor Input Type 1, 2, and 3 Figure 6 Sensor Input Characteristics Revision 2.0, 2012-06-14 ## 3.5 Common Error Output The input (VBB) missing voltage status which is transmitted via the integrated coreless transformer to the output block and the internal data transmission monitoring information are evaluated in the common error output block, see **Figure 7**. In case of an internal data transmission error the data bits are replaced by the last valid transmission. Moreover, if four consecutive erroneous data transmissions (TE1=1, see Figure 7) occur, an internal error signal TE4 (see Figure 7) is set. The average filters are reset. This status is held until four consecutive error-free transmissions (TE1=0) occur. An example timing diagram is shown in Figure 7. The internal W4S (Wait for Sense) signal indicates whether the Sense Input interface is operating properly or not. This internal error signal is OR-wired with the current VBB missing voltage status. Since the output error signal is active low, the OR-wired result is negated. The output stage at pin ERR has an open drain functionality with a pull-up resistor. See **Table 12** for the electrical characteristics. Figure 7 Common Error Output #### 3.6 Programmable Digital Input Filter The sensor data bits can be filtered by a configurable digital input filter. If selected, the filter changes its output according to an averaging rule with a selectable average length. When the sensor state changes without any spikes and noise the change is delayed by the averaging length. Sensor spikes that are shorter than the averaging length are suppressed. **Figure 8** shows the behavior of the filter. Figure 8 Digital Filter Behavior The averaging length is selected using the configuration pins DS0 and DS1. See **Table 10** for the different setting options including filter bypass. The filters are dimensioned for the nominal internal sampling $f_{\text{scannom}}$ . The corresponding filter delays can be adjusted by changing the oscillator frequency i.e. by tuning the resistor at the ROSC pin. #### 3.7 Parallel Interface Mode The ISO1I811T contains a parallel interface that can be selected by pulling the SEL Pin to logic low state. It can be directly controlled by the microcontroller output ports. (**Figure 9**, left side). The output pins $\overline{D7:D0}$ are in state "Z" as long as $\overline{CS}$ =1. Otherwise, new sensor data bits bits are sampled with the falling edge of $\overline{RD}$ and provided at pins D7:D0. The parallel interface can also be switched over to a direct control mode to observe continuously the changes of the inputs I0H ... I7H by means of the corresponding outputs D7:D0 without additional logic signals. To activate the parallel direct control mode pin $\overline{CS}$ and pin $\overline{RD}$ have to be connected both to ground (permanently as in Figure 9, right side or by the microcontroller ports). The Direct Control Mode is entered when at least $\overline{CS}$ and $\overline{RD}$ are held low for $t_{direct}$ (Table 14). Figure 9 Parallel Bus Configuration for µC-Control-Mode (left) or Direct Control Mode (right) The timing requirements for the parallel interface are shown in Figure 10 and in Table 14. Figure 10 Parallel Bus Timing #### 3.8 Serial Interface Mode The ISO1I811T contains a serial interface that can be activated by pulling the SEL pin to logic High state. It can be directly controlled by the microcontroller output ports. The output pin SDO is in state "Z" as long as $\overline{CS}$ =1. Otherwise, the bits are sampled with the falling edge of $\overline{CS}$ . Subsequently with every falling edge of SCLK the bits are provided serially to the pin SDO. At the same time, the input to SDI is put into an 8bit FIFO buffer sampled with the rising edge of SCLK. When all 8 internally sampled bits have been put to SDO, the buffered bits from the input SDI are provided to the serial output pin SDO (Daisy Chain Mode). The timing requirements for the parallel interface are shown in Figure 11 and in Table 15. Figure 11 Serial Bus Timing Several SPI topologies are supported: pure bus topology and daisy-chain (Figure 12). Of course independent individual control with dedicated SPI controller interfaces for each slave IC are possible, as well. Figure 12 Example SPI Topologies #### **Standard Compliance** ## 4 Standard Compliance The ISO1I811T allows the design of a sensor interface compliant with the standard requirements listed below: System Insulation Characteristics as shown in **Table 3**, System Maximum Ratings as shown in Table 2. There requirements are valid for an application using the ISO1I811T including external circuitry (as proposed in Figure 13), not for the IC alone. Note: When the IC is not supplied via $V_{\rm BB}$ , probing of the digital input interface is still possible due to the external circuitry, i.e. the 12k resistor and the LED. In addition to the current through the LED a small current $I_{\rm IxH}$ flows through the pins IxH and IxL. Figure 13 Recommended Application Circuit Table 2 System Absolute Maximum Ratings | Parameter | Symbol Values | | | | Unit | Note / | |--------------------------------------------|-------------------|------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | Field Input Voltage<br>Overvoltage 1300 ms | V <sub>Flov</sub> | -45 | | +45 | V | | | Input Voltage INx | V <sub>INx</sub> | -45 | | +45 | V | | Figure 14 System Insulation Characteristics #### **Standard Compliance** Table 3 System Insulation Characteristics | Parameter | Symbol | bol Values | | | Unit | Note / | |------------------------------------|------------------|------------|------|------|-----------------|------------------------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | Pollution Degree (DIN VDE | | | 2 | | | | | 0110/1.89, DIN EN 60664-1) | | | | | | | | Minimum External Clearance | CLR | 6.7 | | | mm | | | Minimum External Creepage | CPG | 6.2 | | | mm | | | Maximum Working Insulation Voltage | V <sub>ISO</sub> | 500 | | | V <sub>AC</sub> | 1 min duration <sup>1)</sup> | <sup>1)</sup> not subject to production test, verified by characterization #### Approvals: UL1577 Certificate Number: 20120309-E311313 #### 5 Electrical Characteristics This section comprises: - Operating Conditions and Power Supply (see Section 5.2) - Electrical Characteristics Input Side (see Section 5.3) - Electrical Characteristics Microcontroller Interface (see Section 5.4) Tolerance values always contain the sum of process-related tolerance values and tolerance-values based on the temperature drift within the specified temperature range. ## 5.1 Absolute Maximum Ratings All voltages at pins 25 to 48 are measured with respect to ground GNDBB. All voltages at pins 1 to 24 are measured with respect to GND. The voltage levels are valid if other ratings are not violated. The two voltage domains VCC, GND and VBB, GNDBB are internally electrically isolated. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only for functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4 Absolute Maximum Ratings | Parameter | Symbol | Value | | Unit | Note / | | |----------------------------------------------------------------------------------------------|----------------------|-------|------|------|---------------------------------------------|--| | | | Min. | Max. | | <b>Test Condition</b> | | | Continuous Voltage at pin VBB | $V_{VBB}$ | -0.3 | 45 | V | Power Dissipation must not exceed max-value | | | Peak Voltage VBB, Overvoltage 500 ms | $V_{VBB}$ | -0.3 | 45 | V | | | | Supply Voltage VCC | $V_{VCC}$ | -0.3 | 6.5 | V | | | | Continuous Voltage at logic pins 1 - 24 (except VCC and GND pins) | $V_{LOG}$ | -0.3 | 6.5 | V | | | | Continuous Voltage at pin TS | | -0.3 | 6.5 | V | | | | Junction Temperature | $T_J$ | -40 | 150 | °C | | | | Storage Temperature | T <sub>S</sub> | -50 | 150 | °C | | | | Power Dissipation | P <sub>tot</sub> | | 800 | mW | | | | Input Voltage Range | $V_{lxH}$ | -45 | 45 | V | | | | Input Voltage Range | V <sub>IxL</sub> | -0.3 | 5 | V | | | | Error Pin Sink Current (ERR=0) | I <sub>ERRsink</sub> | | 5 | mA | VERR < 0.25·V <sub>VCC</sub> | | | Electrostatic discharge voltage<br>(Human Body Model)<br>according to JESD22-A114-B | $V_{ESD}$ | _ | 2.5 | kV | | | | Electrostatic discharge voltage<br>(Charge Device Model)<br>according to ESD STM5.3.1 - 1999 | $V_{ESD}$ | _ | 1.5 | kV | | | #### 5.2 Operating Conditions and Power Supply For proper operation of the device, absolute maximum rating (Section 4) and the parameter ranges in Table 5 must not be violated. Exceeding the limits of operating condition parameters may result in device malfunction or spec violations. The power supply pins VBB and VCC have the characteristics given in Table 7. Table 5 Operating Range | Parameter | Symbol | Value | | Unit | Note / | | |-------------------------------|-----------------------|-------|------|-------|------------------|--| | at T <sub>j</sub> = -40 125°C | | Min. | Max. | | Test Condition | | | Supply Voltage Logic VCC | V <sub>VCC</sub> | 2.85 | 5.5 | V | related to GND | | | Supply Voltage Senses VBB | $V_{VBB}$ | 9.6 | 35 | V | related to GNDBB | | | Ambient Temperature | T <sub>A</sub> | -40 | 85 | °C | | | | Junction Temperature | T <sub>J</sub> | -40 | 125 | °C | | | | Common Mode Transient | dV <sub>ISO</sub> /dt | -25 | 25 | kV/μs | | | | Magnetic Field Immunity | H <sub>IM</sub> | 30 | | A/m | IEC61000-4-8 | | Table 6 Thermal Characteristics | Parameter | Symbol | Limit V | <b>Limit Values</b> | | Note / | | |-------------------------------------------------------------------------------------------------------|-----------------------|---------|---------------------|-----|------------------------------------|--| | at T $_{j}$ = -40 125 °C, V $_{bb}$ =9.635V, V $_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Max. | | Test Condition | | | Thermal resistance junction - case top | R <sub>thJC_Top</sub> | | 15.0 | K/W | measured on top side <sup>1)</sup> | | | Thermal resistance junction - case bottom | R <sub>thJC_Bot</sub> | | 13.8 | K/W | 1) | | | Thermal resistance junction - pin | R <sub>thJP</sub> | | 11.8 | K/W | 1) | | | Thermal resistance @ 2 cm² cooling area²) (thermal conductance only by radiation and free convection) | R <sub>th(JA)</sub> | | 88.6 | K/W | 1) | | <sup>1)</sup> not subject to production test, specified by design Table 7 Electrical Characteristics of the Power Supply Pins | Parameter | Symbol | | Value | S | Unit | Note / | | |---------------------------------------------------------------------------------------------------------|---------------------|------|-------|------|------|---------------------------------------|--| | at T $_{\rm j}$ = -40 125°C, V $_{\rm bb}$ =9.635V, V $_{\rm CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | | VBB UVLO startup threshold | $V_{VBBon}$ | | | 9.6 | V | | | | VBB UVLO shutdown threshold | $V_{VBBoff}$ | 8.0 | | | V | | | | VBB UVLO Hysteresis | $V_{VBBhys}$ | | 1 | | V | | | | VBB missing voltage OFF (MV) threshold | $V_{VBBmvoff}$ | | | 13.9 | V | | | | VBB missing voltage ON (MV) threshold | $V_{VBBmvon}$ | 12.1 | | | V | | | | Glitch filters for VBB missing voltage and undervoltage | T <sub>VBBfil</sub> | | 40 | | μs | 1) | | | Undervoltage Current for VBB | I <sub>VBBuv</sub> | | 3.5 | | mA | V <sub>VBB</sub> < V <sub>VBBon</sub> | | <sup>2)</sup> Device on 50 mm x 50 mm x 1.5 mm epoxy PCB FR4 with 2 cm $^2$ (one layer, 35 $\mu$ m thick) copper area. PCB is vertical without blow air. **Electrical Characteristics of the Power Supply Pins** (cont'd) Table 7 | Parameter | Symbol | | Value | S | Unit | Note / | | |---------------------------------------------------------------------------------------------------------|-----------------------|------|-------|------|------|---------------------------------------------------------------|--| | at T $_{\rm j}$ = -40 125°C, V $_{\rm bb}$ =9.635V, V $_{\rm CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | | Quiescent Current VBB | $I_{VBBq}$ | | 4.5 | | mA | V <sub>VBB</sub> = 24 V, I <sub>INx</sub> = 0,<br>VCC = 0V | | | Startup Delay (time between VBBon/VCCon and ERR high) | t <sub>ERRstart</sub> | | 130 | | μs | Digital Filter<br>bypassed <sup>1)</sup> | | | Startup Delay (time between VBBon/VCCon and first data output) | t <sub>VXXon</sub> | | 130 | | μs | Digital Filter<br>bypassed <sup>1)</sup> | | | VCC UVLO startup threshold | $V_{VCCon}$ | | | 2.85 | V | | | | VCC UVLO shutdown threshold <sup>2)</sup> | $V_{VCCoff}$ | 2.5 | | | V | | | | VCC UVLO threshold hysteresis | $V_{VCChys}$ | | 0.1 | | V | | | | Quiescent Current VCC | I <sub>VCCq</sub> | | 3.1 | | mA | $V_{VCC} = 5 \text{ V}, V_{VBB} = 0 \text{ V}$ | | | Quiescent Current VCC | I <sub>VCCq</sub> | | 2.3 | | mA | V <sub>VCC</sub> = 3.3 V, V <sub>VBB</sub> = 0V <sup>1)</sup> | | valid for f<sub>scantyp</sub> = 100kHz Note that the specified operation of the IC requires V<sub>VCC</sub> as given in Table 5 ## 5.3 Electrical Characteristics Input Side The electrical characteristics of the input side (pins 25-48) are given in **Table 8**. Note that some parameters refer to INO to IN7 which are nodes of external circuitry (see **Figure 5** or **Figure 13**). Electrical characteristics with respect to these nodes are given for the system including the external circuitry and not for the IC alone. See also Figure 6 for the different threshold parameters. Table 8 Sensors Inputs | <b>Parameter</b> at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | Symbol | | Values | s | Unit | Note /<br>Test Condition | |---------------------------------------------------------------------------------------------------------|-------------------------|------|--------|------|------|------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Sink Current Limit at Saturation<br>Edge Type 1/3 | I <sub>INxsnkC13</sub> | 2.3 | | | mA | $V_{VBB} = V_{VBBon},$<br>$V_{INx} = 6.7V, V_{IxL} = 1.2V$ | | Sink Current Limit at Saturation<br>Edge Type 2 | I <sub>INxsnkC2</sub> | 3.3 | | | mA | V <sub>VBB</sub> =V <sub>VBBon</sub> ,<br>V <sub>INx</sub> =6.7V, V <sub>IxL</sub> =1.2V | | Sink Current Limit at Maximum Input Voltage Type 1/3 | I <sub>INxsnkM13</sub> | | | 3.4 | mA | $V_{VBB}$ =35V, $V_{INx}$ =30V, $V_{IxL}$ =2.5V | | Sink Current Limit at Maximum Input Voltage Type 2 | I <sub>INxsnkM2</sub> | | | 4.8 | mA | $V_{VBB}$ =35V, $V_{INx}$ =30V, $V_{IxL}$ =2.5V | | LED Supply Current at Maximum Input Voltage, Type 1/3 | I <sub>IxLmax</sub> | 2.1 | | 3.1 | mA | $V_{VBB}$ =35V, $V_{INx}$ =30V, $V_{IxL}$ =2.5V | | LED Supply Current at Maximum Input Voltage, Type 2 | I <sub>IxLmax</sub> | 3.1 | | 4.5 | mA | $V_{VBB}$ =35V, $V_{INx}$ =30V, $V_{IxL}$ =2.5V | | LED Supply Current at High<br>Threshold Type 3 | I <sub>lxL1</sub> | 1.5 | | 2.5 | mA | V <sub>VBB</sub> =V <sub>VBBon</sub> ,<br>V <sub>INX</sub> =11V, V <sub>IXL</sub> =2.5V | | LED Supply Current at High<br>Threshold Type 2 | I <sub>lxL2</sub> | 2.3 | | 3.6 | mA | V <sub>VBB</sub> =V <sub>VBBon</sub> ,<br>V <sub>INX</sub> =11V, V <sub>IXL</sub> =2.5V | | LED Supply Current at High<br>Threshold Type 1 | I <sub>IxL3</sub> | 1.6 | | 2.6 | mA | V <sub>VBB</sub> =V <sub>VBBon</sub> ,<br>V <sub>INx</sub> =15V, V <sub>IxL</sub> =2.5V | | LED Voltage | V <sub>FLED</sub> | 1.9 | | 3.0 | V | 1) | | Sense Voltage Switching Threshold, L→H (Type 1) | V <sub>INxDset(1)</sub> | | | 15 | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | | Sense Voltage Switching Threshold H→L (Type 1) | V <sub>INxDclr(1)</sub> | 11 | | | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | | Hysteresis H↔L (Type 1) | V <sub>INxDhys(1)</sub> | | 1 | | V | | | Sense Voltage Switching Threshold L→H (Type 2) | V <sub>INxDset(2)</sub> | | | 11 | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | | Sense Voltage Switching Threshold H→L (Type 2) | V <sub>INxDclr(2)</sub> | 7 | | | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | | Hysteresis H↔L (Type 2) | V <sub>INxDhys(2)</sub> | | 0.65 | | V | | | Sense Voltage Switching Threshold L→H (Type 3) | V <sub>INxDset(3)</sub> | | | 11 | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | | Sense Voltage Switching Threshold H→L (Type 3) | V <sub>INxDclr(3)</sub> | 7 | | | V | V <sub>VBB</sub> =24V<br>V <sub>IxL</sub> =2.5V <sup>2)</sup> | #### Table 8 Sensors Inputs (cont'd) | Parameter | Symbol | | Value | S | Unit | Note / | |--------------------------------------------------------------------------------------|-------------------------|------|-------|------|------|-----------------------------------------------------------| | t $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise pecified | | Min. | Тур. | Max. | | Test Condition | | Hysteresis H↔L (Type 3) | V <sub>INxDhys(3)</sub> | | 0.7 | | V | | | Input Sink Current when V <sub>VBB</sub> =0 | I <sub>IxHq</sub> | | 300 | | μΑ | V <sub>VBB</sub> =0V<br>V <sub>IxH</sub> =30V, IxI = open | <sup>1)</sup> not subject to production test, specified by design; recommended for proper operation Table 9 Setting at the Configuration Pin TS | Parameter | Symbol | | Value | s | Unit | Note /<br>Test Condition | |----------------------------------------------------------------------------------------|--------------------|------|-------|------|------|--------------------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | | | TS Pull-Down Resistance for Type 1 Selection | R <sub>TSpd1</sub> | | 33 | | Ω | 1) | | TS Pull-Down Resistance for Type 2 Selection | R <sub>TSpd2</sub> | | 33 | | kΩ | 2) 1) | | TS Pull-Down Resistance for Type 3 Selection | R <sub>TSpd3</sub> | | 330 | | kΩ | 1) | | Max. TS Pin Load Capacitance | C <sub>TSmax</sub> | | | 20 | pF | 1) | <sup>1)</sup> required for operation <sup>2)</sup> clamped to 2.5V if "logic 1", internally limited if logic "0" <sup>2)</sup> Only 4 channels can be used for this case. #### **5.4** Electrical Characteristics Microcontroller Interface Timing characteristics refer to C<sub>L</sub> < 50 pF and R<sub>L</sub> > 10 k $\Omega$ . Table 10 Sensor Scanning and Averaging | Parameter | Symbol | | Value | s | Unit | Note / | |----------------------------------------------------------------------------------------|-----------------------|------|-------|------|------|-----------------------------------------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | Scan Frequency Range | f <sub>scanrge</sub> | 50 | | 150 | kHz | 1) refer to Figure 4 | | Input Scan Propagation Delay | t <sub>ctdelay</sub> | | 40 | | μs | applies equally to all channels <sup>2)</sup> | | Filter Bypass delay | t <sub>bypass</sub> | | 10 | | μs | 2) | | Input Scan Jitter | $\Delta t_{\sf scan}$ | | | 10 | μs | 2) | | Input Scan Processing Delay | t <sub>delay</sub> | | 60 | | μs | 2) | | Digital Filter Monitoring Time<br>N=125 <sub>D</sub> | t <sub>FILT01</sub> | | 1.0 | | ms | DS0=L, DS1=H <sup>2)</sup> | | Digital Filter Monitoring Time N=400 <sub>D</sub> | t <sub>FILT02</sub> | | 3.2 | | ms | DS0=H, DS1=L <sup>2)</sup> | | Digital Filter Monitoring Time<br>N=1248 <sub>D</sub> | t <sub>FILT03</sub> | | 10.0 | | ms | DS0=L, DS1=L <sup>2)</sup> | | Digital Filter Monitoring Time Filter is Bypassed | t <sub>FILToff</sub> | | 10 | | μs | DS0=H, DS1=H <sup>2)</sup> | <sup>1)</sup> not subject to production test, specified by design Table 11 Setting at the Configuration Pin (CLKADJ) see also Figure 4 | Parameter | Symbol | | Values | S | Unit | Note /<br>Test Condition | |----------------------------------------------------------------------------------------|----------------------|------|--------|------|------|--------------------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | | | ROSC Resistance to GND | R <sub>osc</sub> | 73.2 | | 221 | kΩ | E96 resistor | | ROSC Pin Regulated Voltage | V <sub>ROSCreg</sub> | | 1.2 | | V | | | Max. ROSC Pin Load Capacitance | C <sub>ROSCmax</sub> | | | 5 | pF | 1) | <sup>1)</sup> required for operation <sup>2)</sup> valid for $f_{\text{scantyp}} = 100 \text{kHz}$ ## Table 12 Error Pin (ERR) | Parameter | Symbol | Values | | | Unit | Note / | |----------------------------------------------------------------------------------------|--------------------|--------|------|-----------------------|------|-------------------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | Error Pin Pull-Up Resistance (ERR=1) | R <sub>ERRpu</sub> | | 50 | | kΩ | | | ERR-Maximum Switching Frequency | f <sub>SW</sub> | 10 | | 125 | kHz | 1) | | Error Pin low voltage | $V_{\text{ERROL}}$ | | | 0.25·V <sub>VCC</sub> | V | I <sub>FIOL</sub> = 5mA | <sup>1)</sup> not subject to production test, specified by design Table 13 Logical Pins (RD, DS0/1, CS, D7:D0, SCLK, SDO, SDI, SEL) | Parameter | Symbol | | Unit | Note / | | | |----------------------------------------------------------------------------------------|-------------------|-----------------------|------|-----------------------|----|-----------------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | Input Voltage High Level | V <sub>IH</sub> | 0.7·V <sub>VCC</sub> | | V <sub>VCC</sub> +0.3 | V | | | Input Voltage Low Level | V <sub>IL</sub> | -0.3 | | 0.3·V <sub>VCC</sub> | V | | | Input Voltage Hysteresis | V <sub>Ihys</sub> | | 100 | | mV | | | Output Voltage High Level | V <sub>OH</sub> | 0.75·V <sub>VCC</sub> | | $V_{VCC}$ | V | I <sub>OH</sub> = 5mA | | Output Voltage Low Level | V <sub>OL</sub> | 0 | | 0.25·V <sub>VCC</sub> | V | I <sub>OL</sub> = 5mA | #### Table 14 Parallel Interface | <b>Parameter</b> at $T_j = -40 \dots 125^{\circ}\text{C}$ , $V_{bb} = 9.6 \dots 35\text{V}$ , $V_{CC} = 2.85 \dots 5.5\text{V}$ , unless otherwise specified | Symbol | | Value | <br>S | Unit | Note /<br>Test Condition | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|-------|---------------------|------|--------------------------| | | | Min. | Тур. | Max. | | | | Input Pull Up Resistance (RD, CS) | R <sub>PU</sub> | | 50 | | kΩ | | | Read Request Frequency | $f_{RD}$ | 0.061) | | 5 | MHz | repeated read access | | Read Request Period (1/f <sub>RD</sub> ) | t <sub>RD</sub> | 200 | | 15000 <sup>2)</sup> | ns | during CS = low | | CS Setup time (falling edge of CS to falling edge of RD) | t <sub>CSS</sub> | 55 | | | ns | | | CS Disable time (minimum CS high time between two accesses) | t <sub>CSD</sub> | 35 | | | μs | | | D7:D0 Output disable time | t <sub>float</sub> | | | 80 | ns | | | D7:D0 Output Valid (by Read) | t <sub>valid</sub> | | | 80 | ns | | | RD Low duration (by Read) | t <sub>RDlow</sub> | 100 | | | ns | | | Waiting Time for CS=RD=0 until transparent mode is entered | t <sub>direct</sub> | 50 | | | μs | 1) 3) | <sup>1)</sup> Minimum value to ensure that the direct control mode is not entered, see also $t_{\text{RD}}$ and $t_{\text{direct}}$ <sup>2)</sup> After 50 $\mu s$ the interface may enter the direct control mode, see also $t_{\text{direct}}$ <sup>3)</sup> not subject to production test, specified by design Table 15 Serial Interface | Parameter | Symbol Valu | | | s | Unit | Note / | |--------------------------------------------------------------------------------------------|-------------------------|------|------|------|------|----------------| | at $T_j$ = -40 125°C, $V_{bb}$ =9.635V, $V_{CC}$ =2.855.5V, unless otherwise specified | | Min. | Тур. | Max. | | Test Condition | | Input Pull Up Resistance ( CS) | R <sub>PU</sub> | | 50 | | kΩ | | | Input Pull Down Resistance<br>(SCLK, SDI) | R <sub>PD</sub> | | 50 | | kΩ | | | Serial Clock Frequency | f <sub>SCLK</sub> | | | 5 | MHz | | | Serial Clock Period (1/f <sub>SCLK</sub> ) | t <sub>SCLK</sub> | 200 | | | ns | | | Serial Clock High Period | t <sub>SCLKH</sub> | 100 | | | ns | | | Serial Clock Low Period | t <sub>SCLKL</sub> | 100 | | | ns | | | Data setup time (required time SDI to rising edge of SCLK) | t <sub>SU</sub> | 5 | | | ns | | | Data hold time (rising edge of SCLK to SDI) | t <sub>HD</sub> | 15 | | | ns | | | Minimum $\overline{CS}$ Hold time (rising edge of SCLK to rising edge of $\overline{CS}$ ) | t <sub>CSH</sub> | 40 | | | ns | | | Minimum CS Disable time (CS high time between two accesses) | t <sub>CSD</sub> | 24 | | | μs | 1) | | CS falling edge to SDO output valid time | t <sub>CS_valid</sub> | 50 | | | ns | | | CS falling edge to first rising SCLK edge | t <sub>SCLK_su</sub> | 80 | | | ns | | | SCLK falling edge to SDO output valid time | t <sub>SCLK_valid</sub> | | | 80 | ns | | | Minimum SDO Output disable time | t <sub>float</sub> | | | 65 | ns | | <sup>1)</sup> valid for $f_{\text{scantyp}} = 100 \text{kHz}$ **Package Outline** ## 6 Package Outline Figure 6-1 Package Outline TSSOP-48 (tie bar not drawn in outline) #### Notes - 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Packages": <a href="http://www.infineon.com/packages">http://www.infineon.com/packages</a> - 2. Dimensions in mm. w w w .in fineon.com