## **Atmel ATA6833/ATA6834** ## **BLDC Motor Driver and LIN System Basis Chip** DATASHEET ### **Features** - Atmel ATA6833 temperature range T<sub>J</sub> = 150°C - Atmel ATA6834 extended temperature range T<sub>J</sub> = 200°C - Direct driving of 6 external NMOS transistors with a maximum switching frequency of 50kHz - Integrated charge pump to provide gate voltages for high-side drivers and to supply the gate of the external battery reverse protection NMOS - Built-in 5V/3.3V voltage regulator with current limitation - Reset signal for the microcontroller - Sleep Mode with supply current of typically < 45μA</li> - Wake-up via LIN bus or high voltage input - Programmable window watchdog - Battery overvoltage protection and battery undervoltage management - Overtemperature warning and protection (shutdown) - 200mA peak current for each output driver - LIN transceiver conformal to LIN 2.1 and SAEJ2602-2 with outstanding EMC and ESD performance - QFN48 package 7mm × 7mm ## 1. Description The Atmel® ATA6833 and Atmel ATA6834 are system basis chips for three-phase brushless DC motor controllers designed in Atmel's state-of-the-art 0.8µm SOI technology SMART-I.S.<sup>™</sup>1. In combination with a microcontroller and six discrete power MOSFETs, the system basis chip forms a BLDC motor control unit for automotive applications. In addition, the circuits provide a 3.3V/5V linear regulator and a window watchdog. The circuit includes various control and protection functions like overvoltage and overtemperature protection, short circuit detection, and undervoltage management. Thanks to these function blocks, the driver fulfils a maximum of safety requirements and offers a high integration level to save cost and space in various applications. The target applications are most suitable for the automotive market due to the robust technology and the high qualification level. Atmel ATA6834, in particular, is designed for applications in a high-temperature environment. Figure 1-1. Block Diagram ## 2. Pin Configuration Figure 2-1. Pinning QFN48 Note: YWW Date code (Y = Year - above 2000, WW = week number) ATA683x Product name ZZZZZ Wafer lot number AL Assembly sub-lot number Table 2-1. Pin Description | Pin | Symbol | I/O | Function | |-----|--------|-----|----------------------------------------------------------------| | 1 | VMODE | I | Selector for V <sub>CC</sub> and interface logic voltage level | | 2 | VINT | I/O | Blocking capacitor | | 3 | RWD | 1 | Resistor defining the watchdog interval | | 4 | CC | I/O | RC combination to adjust cross conduction time | | 5 | /RESET | 0 | Reset signal for microcontroller | | 6 | WD | 1 | Watchdog trigger signal | | 7 | WDD | 1 | Enable and disable the watchdog | | 8 | EN1 | 1 | Microcontroller output to switch system in Sleep Mode | | 9 | N.C. | | Connect to GND | | 10 | N.C. | | Connect to GND | | 11 | GND | 1 | Ground | | 12 | LINGND | | Ground for LIN connected to GND | | 13 | LIN | I/O | LIN-bus terminal | | 14 | NC | | Connect to GND | | 15 | TXD | I | Transmit signal to LIN bus from microcontroller | | 16 | IL3 | 1 | Control Input for output L3 | | 17 | IH3 | 1 | Control Input for output H3 | Table 2-1. Pin Description | Table 2-1. | i ili bescription | | | |------------|-------------------|-----|--------------------------------------------------------------------------| | Pin | Symbol | I/O | Function | | 18 | IL2 | I | Control Input for output L2 | | 19 | IH2 | I | Control Input for output H2 | | 20 | IL1 | Ī | Control Input for output L1 | | 21 | IH1 | 1 | Control Input for output H1 | | 22 | RXD | 0 | Receive signal from LIN bus for microcontroller | | 23 | DG1 | 0 | Diagnostic output 1 | | 24 | DG2 | 0 | Diagnostic output 2 | | 25 | DG3 | 0 | Diagnostic output 3 | | 26 | H3 | 0 | Gate voltage high-side 3 | | 27 | S3 | I/O | Voltage at half bridge 3 | | 28 | H2 | 0 | Gate voltage high-side 2 | | 29 | S2 | I/O | Voltage at half bridge 2 | | 30 | H1 | 0 | Gate voltage high-side 1 | | 31 | S1 | I/O | Voltage at half bridge 1 | | 32 | CPOUT | I/O | Charge pump output capacitor | | 33 | CPHI2 | I | Charge pump capacitor 2 | | 34 | CPLO2 | 0 | Charge pump capacitor 2 | | 35 | CPHI1 | I | Charge pump capacitor 1 | | 36 | CPLO1 | 0 | Charge pump capacitor 1 | | 37 | NC | | Connect to GND | | 38 | PBAT | 1 | Power supply (after reverse protection) for charge pump and gate drivers | | 39 | VG | I/O | Blocking capacitor | | 40 | L1 | 0 | Gate voltage H-bridge, low-side 1 | | 41 | L2 | 0 | Gate voltage H-bridge, low-side 2 | | 42 | L3 | 0 | Gate voltage H-bridge, low-side 3 | | 43 | PGND | I | Power ground for H-bridge and charge pump | | 44 | VCC | 0 | 5V/100mA supply for microcontroller | | 45 | NC | | Connect to GND | | 46 | VBAT | I | Supply voltage for IC core (after reverse protection) | | 47 | EN2 | I | High voltage enable input | | 48 | VBATSW | 0 | 100 $\Omega$ PMOS switch from V <sub>BAT</sub> | ### 3. Functional Description ### 3.1 Power Supply Unit with Supervisor Functions ### 3.1.1 Power Supply The IC has to be supplied by a reverse-protected battery voltage. To prevent damage to the IC, proper external protection circuitry has to be added. It is recommended to use at least one capacitor combination of storage and RF capacitors behind the reverse protection circuitry, which is connected close to the VBAT and GND pins of the IC. A fully integrated low-power and low-drop regulator (VINT regulator), stabilized by an external blocking capacitor, provides the necessary low-voltage supply needed for the wake-up process. A trimmed low-power band gap is used as reference for the VINT regulator as well as for the VCC regulator. All internal blocks are supplied by VINT regulator. VINT regulator must not be used for any external supply purposes. Nothing inside the IC except the logic interface to the external microcontroller is supplied by the 5V/3.3V VCC regulator. Both voltage regulators are checked by a "power-good comparator", which keeps the whole chip in reset as long as the internal supply voltage (VINT regulator output) is too low and generates a reset for the external microcontroller if the output voltage of the VCC regulator is not sufficient. #### 3.1.2 VBatt Switch This high-voltage switch provides the battery voltage at pin VBATSW for various purposes. It is switched ON after power on reset when the IC transits to Active Mode and it will only turn OFF when the IC changes to Sleep Mode. Watchdog resets do not have an effect on the switch. The switch can be used for measuring purposes as well as to switch on external voltage regulators. ### 3.1.3 Voltage Supervisor This function is implemented to protect the IC and the external power MOS transistors from damage due to overvoltage on PBAT input. In the event of overvoltage ( $V_{THOV}$ ) or undervoltage ( $V_{THOV}$ ), the external NMOS motor driver transistors will be switched off. The failure state will be flagged on DG2 pin. It is recommended to block PBAT with an external RF capacitor to suppress high frequency disturbances. ### 3.1.4 Temperature Supervisor An integrated temperature sensor prevents the IC from overheating. If the temperature is above the overtemperature prewarning threshold T<sub>JPW set</sub>, the diagnostic pin DG3 will be switched to HIGH to signal this event to the external microcontroller. The microcontroller should take actions to reduce the power dissipation in the IC. If the temperature rises above the overtemperature shutdown threshold T<sub>J switch off</sub>, the VCC regulator and all output drivers together with the LIN transceiver will be switched OFF immediately and the /RESET signal will go LOW. Both thresholds have a built-in hysteresis to avoid oscillations. The IC will return to normal operation (Active Mode) when it has cooled down below the shutdown threshold. When the junction temperature drops below the pre-warning threshold, bit DG3 will be switched LOW. ### 3.2 Active Mode and Sleep Mode The IC has two modes: Sleep Mode and Active Mode. Switching between the modes is described below. By default the IC starts in Active Mode (which means normal operation) after power-on. A *Go to Sleep* procedure switches the IC from Active Mode to Sleep Mode (standby). A *Go to Active* procedure brings the IC back from Sleep Mode to Active Mode. When in Sleep Mode the internal 5V supply (VINT regulator), the EN2 pin input structure, and a certain part of the LIN receiver remain active to ensure a proper startup of the system. The VCC regulator is turned off. The Go to Sleep and Go to Active procedures are implemented as follows: #### Go to Sleep Pin EN1 is a low-voltage input supplied by the VCC regulator. It is ESD protected by diodes against VCC and GND. Thus the input voltage at pin EN1 must not go below GND or exceed the output voltage of the VCC regulator. A transition from HIGH to LOW followed by a permanent LOW signal for a minimum time period $t_{gotosleep}$ (typical 10µs) at pin EN1 switches the IC to Sleep Mode as the EN1 is edge triggered. $V_{CC}$ is switched off in Sleep Mode. It is recommended to keep EN1 LOW during normal operation. #### Go to Active Using Pin EN2 Pin EN2 is a high-voltage input for external wake-up signals. Its input structure consists of a comparator with a built-in hysteresis. It is ESD-protected by diodes against GND and $V_{BAT}$ , B, and for this reason the applied input voltage must not go below GND or exceed $V_{BAT}$ . Pulling EN2 up to $V_{BAT}$ switches the IC to Active Mode. EN2 is debounced and edge triggered. ### Go to Active Using the LIN Interface Using the LIN interface provides a second possibility to wake-up the IC (see Figure 3-1). A falling edge at pin LIN followed by a dominant bus level maintained for a minimum time period ( $T_{bus}$ ) and ending with a rising edge leads to a remote wake-up request. The device switches from Sleep Mode to Active Mode. The VCC regulator is activated and the internal LIN slave termination resistor is switched on. Figure 3-1. Wake-up Using the LIN Interface ### 3.3 5V/3.3V VCC Regulator The 5V/3.3V regulator is fully integrated. It requires an external electrolytic capacitor in the range of $2.2\mu F$ up to $10\mu F$ and with an ESR in the range from $2\Omega$ to $15\Omega$ for stability (see Figure 3-2). The output voltage can be configured as either 5V or 3.3V by connecting pin VMODE to either pin VINT or GND. Since the regulator is not designed to be switched between both output voltages during operation, it is advisable to hard-wire VMODE pin. The logic levels of the microcontroller interface are adapted to the VCC regulator output voltage. The maximum output current ( $I_{OS1}$ ) of the regulator is 100mA. For $T_J > 150^{\circ}C$ the $I_{OS1}$ of Atmel<sup>®</sup> ATA6834 is reduced to 80mA. The VCC regulator has a built-in short circuit protection. A comparator checks the output voltage of the VCC regulator and keeps the external microcontroller in reset as long as the voltage is below the lower operation minimum (shown in Figure 3-3). Figure 3-2. ESR versus Load Current for External Capacitors with Different Values Figure 3-3. /RESET as Function of the VCC Output Voltage ### 3.4 Reset and Watchdog Management The watchdog timing is based on the trimmed internal watchdog oscillator. Its period time $T_{OSC}$ is determined by the external resistor $R_{WD}$ . A HIGH signal on WDD pin enables the watchdog function; a LOW signal disables it. Since WDD pin is equipped with an internal pull-up resistor the watchdog is enabled by default. In order to keep the current consumption as low as possible the watchdog is switched off during Sleep Mode. The timing diagram in Figure 3-4 shows the watchdog and external reset timing. Figure 3-4. Timing Diagram of the Watchdog in Conjunction with the /RESET Signal After power-up of the VCC regulator (VCC output exceeds 88% of its nominal value) /RESET output stays LOW for the timeout period $t_{res}$ (typical 10ms). Subsequently /RESET output switches to HIGH. During the following time $t_d$ (typical 500ms) a rising edge at the input WD is expected otherwise another external reset will be triggered. When the watchdog has been correctly triggered for the first time, normal watch-dog operation begins. A normal watchdog cycle consists of two time sections $t_1$ and $t_2$ followed by a short pulse for the time $t_{resshort}$ at /RESET if no valid trigger has been applied at pin WD during $t_2$ . Rising edges on WD pin during $t_1$ also cause a short pulse on /RESET. Start for such a cycle is always the time of the last rising edge either on WD pin or on /RESET pin. If the watchdog is disabled (WDD = LOW), only the initial reset for the time $t_{res}$ after power-up will be generated. Additional resets will be generated if the VCC output voltage drops below 80% of its nominal value. The following example demonstrates how to calculate the timing scheme for valid watchdog trigger pulses, which the external microcontroller has to provide in order to prevent undesired resets. #### Example: Using an external resistor $R_{WD}$ = 33 k $\Omega$ ±1% results in typical parameters as follows: $$T_{OSC}$$ = 12.4 µs $t_1$ = 980 × $T_{OSC}$ = 12.1 ms ±10% $t_2$ = 780 × $T_{OSC}$ = 9.6 ms ±10% $t_1$ + $t_2$ = 21.7 ms ±10% Hence, the minimum time the external microcontroller has to wait before pin WD can be triggered is in worst case $t_{min} = 1.1 \times t_1 = 13.3 \text{ms}$ . The maximum time for the watchdog trigger on WD pin is $t_{max} = 0.9 \times (t_1 + t_2) = 19.5 \text{ms}$ . Thus watchdog trigger input must remain within $t_{max} - t_{min} = 6.2 \text{ms}$ . Other values can be set up by picking a different resistor value for $R_{WD}$ . The dependency of $T_{OSC}$ on the value of $R_{WD}$ is shown in Figure 3-5. Figure 3-5. T<sub>OSC</sub> versus R<sub>WD</sub> The tolerance of $T_{OSC}$ is $\pm 10\%$ for resistors $R_{WD}$ with maximum $\pm 1\%$ in tolerance. ### 3.5 Charge Pump A charge pump has been implemented in order to provide sufficient voltage to operate the external high-side power-NMOS transistors and the VG regulator, which drives the low-side Power-NMOS transistors. The charge pump output voltage at CPOUT pin is controlled to settle typically about 15V above the voltage at pin PBAT. A built-in supervisor circuit checks if the output voltage is sufficient to operate the VG regulator and external Power-NMOS transistors. The output voltage is accepted as good when it rises above VCP<sub>CPGOOD</sub>. A charge pump failure is flagged at DG2 if this minimum can not be reached or if the output voltage drops below the lower threshold of VCP<sub>CPGOOD</sub> due to overloading. The two shuffle capacitors should have the same value. The value of the reservoir capacitor should be at least twice the value of one shuffle capacitor. Two external shuffle capacitors and an external reservoir capacitor have to be provided. The typical values for the two shuffle capacitor is 100nF, and for the reservoir capacitor is 470nF. All capacitors should be ceramic. It is advisable to pick a reservoir capacitor with twice or three-times the size of the two equally-sized shuffle capacitors. The greater the capacitors, the greater the output current capability. ### 3.6 VG Regulator The VG regulator provides a stable voltage to supply the low-side gate drivers and to deliver sufficient voltage for the external low-side Power-NMOS transistors. Typically the output voltage is 12V. In order to guarantee reliable operation even with a low battery voltage, the VG regulator is supplied by the charge pump output. For stability, an external ceramic capacitor of typically 470nF has to be provided. There is no internal supervision of the VG output voltage. ### 3.7 Output Drivers and Control Inputs IL1-IL3, IH1-IH3 This IC offers six push-pull output drivers for the external low-side and high-side power-NMOS transistors. To guarantee reliable operation, the low-side drivers are supplied by the VG regulator while the high-side drivers are supplied directly by the charge pump. All drivers are designed to operate at switching frequencies in the range of DC up to 50kHz. The maximum gate charge that can be delivered to each external Power-NMOS transistor at 50kHz is 100nC. The output drivers are directly controlled by the digital input pins IL1 to IL3 and IH1 to IH3 (see Table 3-1). All pins are equipped with an internal pull-down resistor. To operate the output drivers properly the following requirements have to be fulfilled: - 1. Device is in Active Mode. - 2. In case of watchdog is enabled, at least one valid watchdog trigger has been accepted. - 3. The voltage at pin PBAT lies within its operation range. Neither undervoltage nor overvoltage is present. - 4. The charge pump output voltage has been accepted as good, thus it exceeded VCP<sub>CPGOOD</sub>. - 5. No overtemperature shutdown has occurred. If a short circuit is detected by one of the sense inputs S1 to S3, the output drivers will be switched off after a debounce time of 6 µs and the output DG1 will be flagged (see also Section 3.8 "Short Circuit Detection" on page 10). The output drivers will be enabled again and DG1 will be cleared with a rising edge at one of the control inputs (IL1 to IL3, IH1 to IH3). Additional logic prevents short circuits due to switching on one power-NMOS transistor while the opposite one in the same branch is switched on already. Table 3-1. Status of the Output Drivers Depending on the Control Inputs | Mode | Control Inputs<br>IL(13) | Control Inputs<br>IH(13) | Driver Stage for External<br>Power MOS<br>L(13), H(13) | Comments | |--------|--------------------------|--------------------------|--------------------------------------------------------|--------------------------| | Sleep | X | Х | OFF | Sleep Mode | | Active | 0 | 0 | OFF | | | Active | 1 | 0 | L(13) ON, H(13) OFF | | | Active | 0 | 1 | H(13) ON, L(13) OFF | | | Active | 1 | 1 | OFF | Shoot-through protection | #### 3.8 Short Circuit Detection Short circuits in the motor bridge circuitry are sensed by S1 to S3 inputs. Internal comparators monitor the voltage differences between the drain and the source terminals of the external power-NMOS transistors. If one transistor switches on and its drain-source voltage exceeds $V_{SC}$ threshold (typically 4V) after a blanking time $t_{SC}$ (typically 6 $\mu$ s, see Figure 3-6), a short circuit in this branch will be detected. In this case, all output drivers will be switched off immediately and pin DG1 will be set to HIGH. With a rising edge at any of the pins IL1 to IL3 or IH1 to IH3, the diagnostic output DG1will be reset and the drivers can be switched on again. #### 3.9 Cross Conduction Timer In order to prevent damage of the motor bridge due to peak currents a non-overlapping phase for switching the power-NMOS transistors is mandatory. Therefore, a cross conduction timer has been implemented to prevent switching on any output driver for a time $t_{CC}$ after any other driver has been switched off. This also accounts for toggling any other driver after a short circuit was detected. An external RC parallel combination defines the value for $t_{CC}$ and can be estimated as follows: $$t_{CC} = K_{CC} \times R_{CC} (k\Omega) \times C_{CC} (nF)$$ , $K_{CC}$ is specified in Section 8. "Electrical Characteristics" on page 15. The RC combination is connected between CC and GND pins. When one of the drivers has been switched off the RC combination is charged to 5V (VINT) and discharged with its time constant. Any low to high transition at the control inputs will be masked out at the driver outputs until the voltage at CC pin drops below 67% of its initial value (VINT). The timer will be retriggered at any time by any falling edge at the control inputs. This is shown in the following figure. Figure 3-6. Interaction of Short Circuit Detection and Cross Conduction Timer At least 5kW minimum and 5nF at maximum should be used as values for the RC combination. 10kW is recommended. If the non-overlapping phase is controlled by the external microcontroller, it is possible to do without the external capacitor. The minimum time $t_{CC}$ is defined by the parasitic capacitance at CC pin. ### 3.10 Diagnostic Outputs D1 - D3 As mentioned in the sections above, the diagnostic outputs DG1 to DG3 are used to signal failures. This is summarized in the following table. Note: This is only valid for VCC > V<sub>thRESHLow</sub>. Otherwise all diagnostic outputs will be tristated. Table 3-2. Status of the Diagnostic Outputs (Normal Operation) | | Device Status | | | Dia | gnostic Ou | tputs | Comments | | |------|---------------|----|----|-----|------------|-------|----------|----------------------------| | СРОК | OT1 | ov | UV | sc | DG1 | DG2 | DG3 | | | 0 | Χ | X | X | X | - | 1 | - | Charge pump failure | | Χ | 1 | X | X | X | - | - | 1 | Overtemperature prewarning | | Χ | Χ | 1 | X | X | - | 1 | _ | Overvoltage | | Χ | Χ | X | 1 | X | - | 1 | - | Undervoltage | | Χ | X | Х | Х | 1 | 1 | _ | _ | Short circuit | Note: X represents: no effect) OT1: overtemperature warning OV: overvoltage of PBAT UV: undervoltage of PBAT SC: short circuit CPOK: charge pump OK In order to differentiate between LIN and EN2 wake-up, DG1 output will be set to LOW or HIGH respectively. LOW indicates wake-up by LIN, HIGH indicates wake-up by EN2. DG1 output will be cleared by the first valid watchdog trigger after wake-up or by the first rising edge at one of the control inputs (IL1 to IL3 and IH1 toIH3) if the watchdog is disabled. Table 3-3. Indicating Wake-up Source | | Diagnostic Outputs | | | |-----|--------------------|-----|----------------| | DG1 | DG2 | DG3 | Wake-up Source | | 1 | - | - | EN2 | | 0 | _ | - | LIN | #### 3.11 LIN Transceiver Atmel<sup>®</sup> ATA6833 and Atmel ATA6834 include a fully integrated LIN transceiver complying with LIN specification 2.1 and SAEJ2602 2. The transceiver consists of a low-side driver with slew rate control, wave shaping, current limiting, and a high voltage comparator followed by a debouncing unit in the receiver. During transmission, the data applied at pin TXD will be transferred to the bus driver to generate a bus signal on LIN pin. TXD input has an internal pull-up resistor. To minimize the electromagnetic emission of the bus line, the bus driver has a built-in slew rate control and wave-shaping unit. The transmission will be aborted by a thermal shutdown or by a transition to Sleep Mode. Figure 3-7. Definition of Bus Timing Parameters The recessive BUS level is generated from the integrated $30k\Omega$ pull-up resistor in series with an active diode. This diode protects against reverse currents on the bus line in case of a voltage difference between the bus line and VSUP ( $V_{BUS} > V_{SUP}$ ). No additional termination resistor is necessary to use the IC as a LIN slave. If this IC is used as a LIN master, the LIN pin is terminated by an external $1k\Omega$ resistor in series with a diode to VBAT. As PWM communication directly over the LIN transceiver in both directions is possible, there is no TXD timeout feature implemented in the LIN transceiver. # 4. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. All voltages are referenced to pin GND. (xxx) Values for the Atmel® ATA6834. | Parameters | Pin | Symbol | Min. | Max. | Unit | |------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|------| | Input voltage | PGND | $V_{PGND}$ | -0.3 | +0.3 | V | | Negative input current | VBAT | IVBAT | <b>–</b> 15 | | mA | | Negative input current | PBAT | IPBAT | -20 | | mA | | Supply voltage | VBAT | $V_{VBAT}$ | | +40 | V | | Supply voltage | PBAT | $V_{PBAT}$ | | +40 | V | | Logic output voltage | /RESET, DG1, DG2,<br>DG3, RXD | $\begin{matrix} V_{/RESET}, V_{DG1}, V_{DG2}, \\ V_{DG3}, V_{RXD} \end{matrix}$ | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Logic input voltage | IL1-3, IH1-3, WD,<br>WDD, EN1, TXD | $V_{\text{IL1-3}}, V_{\text{IH1-3}}, V_{\text{WD}}, V_{\text{EN1}}, \\ V_{\text{TXD}}$ | -0.3 | V <sub>VCC</sub> + 0.3 | V | | Output voltage | VINT, VCC | $V_{INT}$ , $V_{VVCC}$ | -0.3 | +5.5 | V | | Analog input voltage | RWD, CC | $V_{RWD}$ | -0.3 | $V_{VCC}$ + 0.3 | V | | Digital input voltage | EN2 | $V_{EN2}$ | -0.3 | $V_{VBAT} + 0.3$ | V | | Digital input voltage | VMODE | $V_{VMODE}$ | -0.3 | $V_{VINT} + 0.3$ | V | | Output voltage | VG | $V_{VG}$ | | +16 | V | | Input voltage | LIN | $V_{VLIN}$ | <b>–27</b> | V <sub>VBAT</sub> + 2 | V | | Output voltage | S1, S2, S3 | $V_{S1}$ , $V_{S2}$ , $V_{S3}$ | (–6) | +30 | V | | Output voltage | L1, L2, L3 | $V_{L1},V_{L2},V_{L3}$ | $V_{PGND} - 0.3$ | $V_{VG} + 0.3$ | V | | Output voltage | H1, H2, L3 | $V_{H1}, V_{H2}, V_{H3}$ | $V_{S1, 2, 3} - 1$ | V <sub>S1, 2, 3</sub> + 16 | V | | Charge pump | CPLO1, 2 | $V_{CPLO1}, V_{CPLO2}$ | | $V_{PBAT} + 0.3$ | V | | Charge pump | CPHI1, 2 | $V_{CPHO1}, V_{CPHO2}$ | | V <sub>CPOUT</sub> + 0.3 | V | | Output voltage | CPOUT | $V_{CPOUT}$ | | +40 | V | | Output voltage | VBATSW | $V_{VBATSW}$ | -0.3 | $V_{VBAT} + 0.3$ | V | | Storage temperature | | T <sub>Storage</sub> | <b>–</b> 55 | +150 | °C | | Reverse current | CPLOx, CPHIx, VG,<br>CPOUT, Sx | I <sub>CPLOx_R</sub> , I <sub>CPHIx_R</sub> , I <sub>VG_R</sub> , I <sub>CPOUT_R</sub> , I <sub>Sx_R</sub> | -2 | | mA | | | Lx, Hx | I <sub>Lx_R</sub> , I <sub>Hx_R</sub> | -1 | | mA | Note: Estimated values take $T_J > 150$ °C into account. ### 5. Thermal Resistance | Parameters | Symbol | Value | Unit | |--------------------------------------------------------------------------|-------------------|-------|------| | Thermal resistance junction to heat slug | R <sub>thjc</sub> | < 5 | K/W | | Thermal resistance junction to ambient when heat slug is soldered to PCB | R <sub>thja</sub> | 25 | K/W | #### **Operating Range** 6. The operating conditions define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied unless otherwise stated explicitly. (xxx) Values for the Atmel® ATA6834 | Parameters | Symbol | Min | Max | Unit | |-----------------------------------------|------------|------------|----------------------------------|------| | Operating supply voltage <sup>(1)</sup> | $V_{VBAT}$ | 5.5 | V <sub>THOV</sub> <sup>(4)</sup> | V | | Operating supply voltage <sup>(2)</sup> | $V_{VBAT}$ | 4.3 | 5.5 | V | | Operating supply voltage <sup>(3)</sup> | $V_{VBAT}$ | $V_{THOV}$ | 40 | V | | Ambient temperature range | $T_A$ | <b>–40</b> | +150 | °C | | Junction temperature range | $T_J$ | -40 | +150 (200) | °C | - Notes: 1. Full functionality - 2. Output drivers are switched off, extended range for parameters for voltage regulators - 3. Output drivers and charge pump are switched off #### Noise and Surge Immunity, ESD and Latch-up 7. | Parameters | Standard and Test Conditions | Value | |---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------| | Conducted interferences | ISO 7637-1 | Level 4 <sup>(1)</sup> | | Conducted disturbances | CISP25 | Level 5 | | ESD according to IBEE LIN EMC - Pins LIN, PBAT, VBAT - Pin EN2 (33kΩ serial resistor) | Test specification 1.0 following IEC 61000-4-2 | ±6 kV<br>±5 kV | | ESD HBM with 1.5kΩ/100pF | ESD- STM5.1-2001<br>JESD22-A114E 2007<br>CEI/IEC 60749-26: 2006<br>AEC-Q100-002-Ref_D | ±2 kV | | ESD HBM with 1.5k $\Omega$ /100pF<br>Pins EN2, LIN, PBAT, VBAT against GND | ESD- STM5.1-2001<br>JESD22-A114E 2007<br>CEI/IEC 60749-26: 2006<br>AEC-Q100-002-Ref_D | ±8 kV | | ESD CDM (field induced method) | ESD STM5.3.1 - 1999 | ±500V | | Note: 1. Test pulse 5: V <sub>bat max</sub> = 40V | | | Static latch-up tested according to AEC-Q100-004 and JESD78. - 3 to 6 samples, 0 failures - Electrical post-stress testing at room temperature In test, the voltage at the pins VBAT, LIN, CP, VBATSW, Hx, and Sx must not exceed 45V when not able to drive the specified current. ## 8. Electrical Characteristics | | (xxx) values for the Atmel® | | | | | | | | I | |------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------|--------------|--------------|--------------|------|-------| | | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | | 1 | Power Supply and Supervis | | | | | | | | | | 1.1 | Current consumption $V_{VBAT}$ | | VBAT | $I_{VBAT}$ | | | 7 | mA | Α | | 1.3 | Current consumption $V_{VBAT}$ in Standby Mode | | VBAT | $I_{VBAT}$ | | | 65 | μΑ | Α | | 1.4 | Current consumption $V_{VBAT}$ in Standby Mode | V <sub>PBAT</sub> = 13.5V | PBAT | I <sub>VPBAT</sub> | 9.0 | | 20.0 | μΑ | Α | | 1.5 | Internal power supply | V <sub>VBAT</sub> > 7V | VINT | $V_{VINT}$ | 4.7 | 5.0 | 5.3 | V | Α | | 1.6 | Overvoltage lock-out threshold | | PBAT | $V_{THOVLO}$ | 20.0 | | 23.0 | ٧ | Α | | 1.7 | Overvoltage hysteresis | | PBAT | $V_{TOVhys}$ | 1.0 | | 1.5 | V | Α | | 1.8 | Undervoltage lock-out threshold | | PBAT | V <sub>THUVRC</sub> | 4.75 | | 5.25 | ٧ | Α | | 1.9 | Undervoltage threshold hysteresis | | PBAT | $V_{TUVhys}$ | 0.2 | | 0.4 | ٧ | Α | | 1.10 | R <sub>DSON</sub> VBAT-Switch switch | $V_{VBAT} = 13.5V,$<br>$I_{VBATSW} = -15mA$ | VBATSW | R <sub>ON_VBATSW</sub> | | | 100 | Ω | Α | | 1.11 | Thermal prewarning set | | | $T_{\text{JPW set}}$ | 120<br>(170) | 145<br>(195) | 170<br>(220) | °C | В | | 1.12 | Thermal prewarning reset | | | T <sub>JPW reset</sub> | 105<br>(155) | 130<br>(180) | 155<br>(205) | °C | В | | 1.13 | Thermal prewarning hysteresis | | | $\Delta T_{JPW}$ | | 15 | | °C | В | | 1.14 | Thermal shutdown off | | | T <sub>J switch off</sub> | 150<br>(200) | 175<br>(225) | 200<br>(250) | °C | В | | 1.15 | Thermal shutdown on | | | T <sub>J switch on</sub> | 135<br>(185) | 160<br>(210) | 185<br>(235) | °C | В | | 1.16 | Thermal shutdown hysteresis | | | $\Delta T_{J \text{ switch off}}$ | | 15 | | °C | В | | 1.17 | Ratio thermal shutdown off/thermal prewarning set | | | $T_{Jswitchoff}$ / $T_{JPWset}$ | 1.05 | 1.15 | | | В | | 1.18 | Ratio thermal shutdown on/thermal prewarning reset | | | T <sub>J switch on</sub> /<br>T <sub>JPW reset</sub> | 1.05 | 1.15 | | | В | | 2 | 5V/3.3V Regulator | | | | | | | | | | 2.1 | Regulated output voltage | $\begin{split} &V_{\text{MODE}} = V_{\text{INT}}, 7V < V_{\text{BAT}} < 40V \\ &V_{\text{MODE}} = \text{GND}, 5.5V < V_{\text{BAT}} < 40V \\ &I_{\text{Load}} = 0 \text{ to } 100\text{mA} \end{split}$ | V <sub>CC</sub> | $V_{VCC}$ | 4.85<br>3.20 | | 5.15<br>3.40 | ٧ | Α | | 2.2 | Regulated output voltage | $V_{ m MODE} = V_{ m INT}, 7V < V_{ m BAT} < 40V$<br>$V_{ m MODE} = { m GND}, 5.5V < V_{ m BAT} < 40V$<br>$I_{ m Load} = 0 \ to \ 80 \ mA$<br>$150 \ C < T_{ m J} < 200 \ C$ | V <sub>CC</sub> | V <sub>VCC</sub> | 4.85<br>3.20 | | 5.15<br>3.40 | V | Α | | 2.3 | Regulated output voltage | $\begin{split} &V_{\text{MODE}} = V_{\text{INT}}, 5.5 \text{V} < V_{\text{BAT}} < 7 \text{V} \\ &V_{\text{MODE}} = \text{GND}, 5 \text{V} < V_{\text{BAT}} < 5.5 \text{V} \\ &I_{\text{Load}} = 0 \text{ to 60mA} \end{split}$ | V <sub>CC</sub> | $V_{VCC}$ | 4.50<br>2.97 | | 5.15<br>3.40 | ٧ | Α | | | | | | | | | | | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------|----------------------|--------------|------|--------| | 2.4 | Regulated output voltage | $V_{\rm MODE} = V_{\rm INT}, 5.5 {\rm V} < V_{\rm BAT} < 7 {\rm V}$<br>$V_{\rm MODE} = {\rm GND}, 5 {\rm V} < V_{\rm BAT} < 5.5 {\rm V}$<br>$I_{\rm Load} = 0 {\rm to} 50 {\rm mA}$<br>$150 {\rm ^{\circ}C} < T_{\rm J} < 200 {\rm ^{\circ}C}$ | V <sub>cc</sub> | V <sub>VCC</sub> | 4.50<br>2.97 | | 5.15<br>3.40 | V | Α | | 2.5 | Line regulation | $\begin{aligned} & \text{V}_{\text{MODE}} = \text{V}_{\text{INT}}, \ 7\text{V} < \text{V}_{\text{BAT}} < 40\text{V} \\ & \text{V}_{\text{MODE}} = \text{GND}, \ 5.5\text{V} < \text{V}_{\text{BAT}} < 40\text{V} \\ & \text{I}_{\text{Load}} = 50\text{mA}, \ -40^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C} \end{aligned}$ | $V_{CC}$ | | | | 50<br>50 | mV | Α | | 2.6 | Load regulation | $V_{MODE} = V_{INT}, V_{BAT} > 7V$<br>$V_{MODE} = GND, V_{BAT} > 5.5V$<br>$I_{Load} = 0 \text{ to } 100\text{mA}$<br>$I_{Load} = 0 \text{ to } 80\text{mA},$<br>$150^{\circ}\text{C} < T_{J} < 200^{\circ}\text{C}$ | $V_{CC}$ | | | | 50<br>50 | mV | Α | | 2.7 | Output current limit | $\begin{aligned} & V_{\text{MODE}} = V_{\text{INT}}, V_{\text{BAT}} > 7V \\ & V_{\text{MODE}} = \text{GND}, V_{\text{BAT}} > 5.5V \\ & I_{\text{Load}} \textcircled{@} \text{ RESET} \end{aligned}$ | $V_{CC}$ | I <sub>OS1</sub> | 100<br>100 | | 360<br>360 | mA | Α | | 2.8 | Output current limit | $V_{MODE} = V_{INT}, V_{BAT} > 7V$<br>$V_{MODE} = GND, V_{BAT} > 5.5V$<br>$I_{Load} @ RESET,$<br>$150^{\circ}C < T_{J} < 200^{\circ}C$ | VCC | I <sub>OS1</sub> | 70<br>70 | | 360<br>360 | mA | С | | 2.12 | HIGH threshold VMODE | | | V <sub>VMODE H</sub> | | | 4.0 | V | Α | | 2.13 | LOW threshold VMODE | | | $V_{VMODE\ L}$ | 0.7 | | | V | Α | | 3 | Reset and Watchdog | | | | | | | | | | 3.1 | $V_{\text{CC}}$ threshold voltage level for /RESET | VMODE = VINT<br>(VMODE = GND) | | $V_{tHRESHLow}$ | 3.8<br>2.5 | | 4.2<br>2.8 | V | A<br>B | | 3.2 | Hysteresis | VMODE = VINT<br>(VMODE = GND) | | HYS <sub>RESth</sub> | 0.2<br>0.13 | | 0.6<br>0.4 | V | A<br>B | | 3.3 | Length of pulse at /RESET | | | t <sub>res</sub> | 8 | | 12 | ms | Α | | 3.4 | Length of short pulse at /RESET | | | t <sub>resshort</sub> | 1.6 | | 2.4 | ms | Α | | 3.5 | Wait for the first WD trigger | | | t <sub>d</sub> | 400 | | 600 | ms | Α | | 3.6 | Time for VCC < V <sub>tHRESL</sub> before activating /RESET | | | t <sub>delayRESL</sub> | | | 2 | μs | С | | 3.8 | Watchdog oscillator period | $R_{RWD} = 33k\Omega \pm 1\%$ | | T <sub>OSC</sub> | 11.09 | | 13.55 | μs | Α | | 3.12 | Close window | | | t1 | | $980 \times T_{OSC}$ | | | Α | | 3.13 | Open window | | | t2 | | $780 \times T_{OSC}$ | | | Α | | 3.14 | Output low-level at pin /RESET | I <sub>OLRES</sub> = 1mA | | V <sub>OLRES</sub> | | | 0.4 | V | Α | | 3.15 | Internal pull-up resistor at pin /RESET | | | R <sub>PURES</sub> | 5 | 10 | 15 | kΩ | D | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | GIVD. | (XXX) values for the Atmen | A1A0034. | | | | | | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|--------------------------|---------------------------------------------------------------|-----------------------|---------------------------------------------------------|-----------|-------| | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | | 4 | LIN Transceiver | | | | | | | | | | 4.1 | Low-level output current | Normal mode;<br>V <sub>LIN</sub> = 0V, V <sub>RXD</sub> = 0.4V | | $IL_RXD$ | 2 | | | mA | D | | 4.2 | High-level output current | Normal mode; $V_{LIN} = V_{BAT}$<br>$V_{RXD} = V_{CC} - 0.4V$ | | $IH_RXD$ | | | -2 | mA | D | | 4.3 | Driver recessive output voltage | $V_{TXD} = V_{CC}$ ; $I_{LIN} = 0mA$ | | $V_{BUSrec}$ | $\begin{array}{c} \text{0.9}\times\\ \text{VBAT} \end{array}$ | | | ٧ | Α | | 4.4 | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub> | $V_{VBAT} = 7.3V$<br>$R_{load} = 500\Omega$ | | V_LoSUP | | | 1.2 | V | Α | | 4.5 | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub> | $V_{VBAT} = 18V$<br>$R_{load} = 500\Omega$ | | $V_{ ext{HiSUP}}$ | | | 2 | V | Α | | 4.6 | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub> | $V_{VBAT} = 7.3V$<br>$R_{load} = 1000\Omega$ | | V_LoSUP_1k | 0.6 | | | V | Α | | 4.7 | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub> | $V_{VBAT} = 18V$ $R_{load} = 1000\Omega$ | | V_HiSUP_1k_ | 8.0 | | | V | Α | | 4.8 | Pull up resistor to VS | serial diode required | | $R_{LIN}$ | 20 | | 47 | $k\Omega$ | Α | | 4.9 | Current limitation | $V_{BUS} = V_{BAT\_max}$ | | I <sub>BUS_LIM</sub> | 50 | | 200 | mA | Α | | 4.10 | Input leakage current at the receiver including pull-up resistor as specified | Input leakage current<br>driver off<br>V <sub>BUS</sub> = 0V<br>V <sub>BAT</sub> = 12V | | I <sub>BUS_PAS_dom</sub> | <b>–</b> 1 | | | mA | Α | | 4.11 | Leakage current LIN recessive | Driver off<br>$8V < V_{BAT} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} = V_{BAT}$ | | I <sub>BUS_PAS_rec</sub> | | | 20 | μΑ | Α | | 4.12 | Leakage current at ground loss Control unit disconnected from ground Loss of local ground must not affect communication in the residual network | $GND_{Device} = VS$ $V_{BAT} = 12V$ $0V < V_{BUS} < 18V$ | | I <sub>BUS_NO_gnd</sub> | <b>–</b> 1 | | +1 | mA | A | | 4.13 | Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition | $V_{BAT}$ disconnected $V_{SUP\_Device} = GND$ $0V < V_{BUS} < 18V$ | | I <sub>BUS</sub> | | | 100 | μΑ | Α | | 4.14 | Center of receiver threshold | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$ | | V <sub>BUS_CNT</sub> | $\begin{matrix} 0.475 \times \\ V_{VBAT} \end{matrix}$ | $0.5 \times V_{VBAT}$ | $\begin{array}{c} 0.525 \times \\ V_{VBAT} \end{array}$ | V | Α | | 4.15 | Receiver dominant state | V <sub>EN</sub> = 5V | | $V_{BUSdom}$ | | | $0.4 \times V_{VBAT}$ | V | Α | | 4.16 | Receiver recessive state | V <sub>EN</sub> = 5V | | $V_{BUSrec}$ | $0.6 \times V_{VBAT}$ | | | V | Α | | 4.17 | Receiver input hysteresis | $V_{HYS} = V_{th\_rec} - V_{th\_dom}$ | | $V_{BUShys}$ | | | $0.175 \times V_{VBAT}$ | V | Α | | | | | | | | | | | | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|----------------------|------|------------------------------------------------------|------|-------| | 4.18 | Duty cycle 1 | $\begin{aligned} & 7 \text{V} < \text{V}_{\text{VBAT}} < 18 \text{V} \\ & \text{TH}_{\text{rec(max)}} = 0.744 \times \text{V}_{\text{VBAT}} \\ & \text{TH}_{\text{Dom(max)}} = 0.581 \times \text{V}_{\text{VBAT}} \\ & t_{\text{Bit}} = 50 \mu \text{s} \\ & \text{D1} = t_{\text{Bus\_rec(min)}} / (2 \times t_{\text{Bit}}) \\ & \text{Load1: } 1 \text{nF} + 1 \text{ k} \Omega \\ & \text{Load2: } 10 \text{nF} + 500 \Omega \end{aligned}$ | | D1 | 0.396 | | | | Α | | 4.19 | Duty cycle 2 | $\begin{array}{l} \text{7V} < \text{V}_{\text{VBAT}} < 18\text{V} \\ \text{TH}_{\text{rec(min)}} = 0.422 \times \text{V}_{\text{VBAT}} \\ \text{TH}_{\text{Dom(min)}} = 0.284 \times \text{V}_{\text{VBAT}} \\ \text{t}_{\text{Bit}} = 50 \mu \text{s} \\ \text{D2} = \text{t}_{\text{Bus\_rec(max)}} / (2 \times \text{t}_{\text{Bit}}) \\ \text{Load1: } 1 \text{nF} + 1 \text{ k} \Omega \\ \text{Load2: } 10 \text{nF} + 500 \Omega \end{array}$ | | D2 | | | 0.581 | | Α | | 4.20 | Duty cycle 3 | $\begin{aligned} \text{7V} &< \text{V}_{\text{VBAT}} < 18\text{V} \\ \text{TH}_{\text{rec(max)}} &= 0.778 \times \text{V}_{\text{VBAT}} \\ \text{TH}_{\text{Dom(max)}} &= 0.616 \times \text{V}_{\text{VBAT}} \\ t_{\text{Bit}} &= 96\mu\text{s} \\ \text{D3} &= t_{\text{Bus\_rec(min)}}/(2 \times t_{\text{Bit}}) \\ \text{Load1: } 1 \text{nF} + 1 \text{ k}\Omega \\ \text{Load2: } 10 \text{nF} + 500\Omega \end{aligned}$ | | D3 | 0.417 | | | | Α | | 4.21 | Duty cycle 4 | $7V < V_{VBAT} < 18V$ $TH_{rec(max)} = 0.389 \times V_{VBAT}$ $TH_{Dom(max)} = 0.251 \times V_{VBAT}$ $t_{Bit} = 96\mu s$ $D4 = t_{Bus\_rec(min)}/(2 \times t_{Bit})$ $Load1: 1nF + 1k\Omega$ $Load2: 10nF + 500\Omega$ | | D4 | | | 0.590 | | Α | | 4.22 | Receiver propagation delay | $7V < V_{VBAT} < 18V$<br>$t_{rec\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$ | | t <sub>rx_pd</sub> | | | 6 | μs | Α | | 4.23 | Symmetry of receiver propagation delay rising edge minus falling edge | $7V < V_{VBAT} < 18V$ $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$ | | t <sub>rx_sym</sub> | -2 | | +2 | μs | | | 4.24 | Dominant time for wake-up via LIN-bus | V <sub>LIN</sub> = 0V | | T <sub>BUS</sub> | 30 | 90 | 150 | μs | Α | | 4.25 | Capacitance on LIN pin to GND | | | $C_{LIN}$ | | | 10 | pF | D | | 5 | Control Inputs EN1, IL1-3, II | H1-3, WD, TX, WDD | | | | | | | | | 5.1 | Input low-level threshold | | | $V_{IL}$ | | | $\begin{array}{c} 0.3 \times \\ V_{VCC} \end{array}$ | V | Α | | 5.2 | Input high-level threshold | | | V <sub>IH</sub> | $0.7 \times V_{VCC}$ | | | V | Α | | 5.3 | Hysteresis | | | HYS | 0.3 | | | | С | | 5.4 | Pull-down resistor | EN1, IL1-3, IH1-3, WD | | $R_{PD}$ | 25 | 50 | 100 | kΩ | Α | | 5.5 | Pull-up resistor | TXD, WDD | | $R_{PU}$ | 25 | 50 | 100 | kΩ | Α | | 5.7 | Debounce time EN1 | | | t <sub>gotosleep</sub> | 9 | 10 | 11 | μs | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Туре | |-----|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|----------------------------|------|---------------------------|------|------| | 6 | Charge Pump | | <u>'</u> | | | | | | | | 6.1 | Charge pump voltage | $V_{VBAT} > 7V$ $I_{LoadCPOUT} = 0A$ $I_{LoadVG} = 0A$ $C_{CP1,2} = 47nF$ $C_{CPOUT} = 220nF$ | CPOUT | V <sub>CPOUT</sub> | V <sub>VBAT</sub><br>+ 11V | | V <sub>VBAT</sub><br>+ 18 | V | Α | | 6.2 | Charge pump voltage | $V_{VBAT} > 7V$ $I_{LoadCPOUT} = 7.5\text{mA},$ $I_{LoadVG} = 0\text{A}$ $C_{CP1,2} = 47\text{nF}$ $C_{CPOUT} = 220\text{nF}$ | CPOUT | $V_{CPOUT}$ | V <sub>VBAT</sub><br>+10V | | | V | Α | | 6.3 | Period charge pump oscillator | | | T <sub>CP</sub> | | 2.5 | | μs | В | | 6.4 | Charge pump output voltage for active drivers | | CPOUT | VCP <sub>CPGOOD</sub> | 5.25 | | 8.0 | ٧ | Α | | 7 | VG Regulator | | | | | | | | | | 7.1 | VG Regulator Output<br>Voltage | $V_{BAT}$ = 13.5V<br>$V_{CPOUT}$ = 20V<br>$I_{LoadVG}$ = 7.5mA | VG | $V_{VG}$ | 11 | 12.5 | 14 | ٧ | Α | | 7.2 | VG Regulator Line<br>Regulation | $V_{BAT}$ = 13.5V<br>$V_{CPOUT1}$ = 20V, $V_{CPOUT2}$ = 35V<br>$I_{LoadVG}$ = 7.5mA | VG | $\Delta V_{VG\_Line}$ | | | 100 | mV | Α | | 7.3 | VG Regulator Load<br>Regulation | $V_{BAT}$ = 13.5V<br>$V_{CPOUT}$ = 25V<br>$I_{LoadVG1}$ = 1mA, $I_{LoadVG2}$ = 60mA | VG | $\Delta V_{VG\_Load}$ | | | 100 | mV | Α | | 8 | H-bridge Driver | | | | | | | | | | 8.1 | Low-side driver HIGH output voltage | | | $V_{LxH}$ | | | $V_{VG}$ | V | D | | 8.2 | ON-resistance of sink stage of pins Lx | ILX = 100mA | | R <sub>DSON_LxL</sub> | | | 20 | Ω | Α | | 8.3 | ON-resistance of source stage of pins Lx | ILX = 100mA | | $R_{DSON\_LxH}$ | | | 20 | Ω | Α | | 8.4 | Output peak current at pins Lx switched to LOW | V <sub>Lx</sub> = 3V | | I <sub>LxL</sub> | -100 | | | mA | D | | 8.5 | Output peak current at pins Lx switched to HIGH | V <sub>Lx</sub> = 3V | | I <sub>LxH</sub> | | | 100 | mA | D | | 8.6 | Sink resistance between Lx and GND | | Lx to<br>GND | R <sub>Lxsink</sub> | 45 | 75 | 115 | kΩ | Α | | 8.7 | ON-resistance of sink stage of pins Hx | V <sub>Sx</sub> = 0V | | R <sub>DSON_HxL</sub> | | | 20 | Ω | Α | | 8.8 | ON-resistance of source stage of pins Hx | $V_{Sx} = V_{VBAT}$<br>$I_{Hx} = 100mA$ | | R <sub>DSON_HxH</sub> | | | 20 | Ω | Α | | 8.9 | Output peak current at pins Hx (switched from low to high | $V_{Hx} - V_{Sx} = 0V;$<br>$V_{VBAT} = 7V - 20V$<br>C = 10nF<br>$R = 1\Omega$ | | I <sub>HxH,</sub> | | | -200 | mA | С | $<sup>^{\</sup>star}$ ) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. Parameters Test Conditions Pin Symbol Min. Typ. Max. Output peak current at pins 8.10 Hx (switched from high to $V_{VBAT} = 7 - 20V_{C} = 10nF$ | Unit | Type' | |------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | 8.10 Hx (switched from high to $V_{VBAT} = 7 - 20V$ $I_{HxL}$ 200 | | | | $R = 1\Omega$ | mA | С | | Output peak current at pins 8.11 Lx (switched from low to high $V_{Lx} = 0V$ ; $V_{VBAT} = 7 - 20V$ $C = 10nF$ $R = 1\Omega$ | mA | С | | Output peak current at pins 8.12 Lx (switched from high to low) | mA | С | | 8.13 Output voltage low level $V_{Sx} = 0V$ $V_{HxL}$ 0.3 | V | Α | | 8.14 Output voltage high level pins Hx $I_{Hx} = -100\mu A$ $V_{HxHstat}$ $V_{VCPOUT}$ $V_{VCPOUT}$ | V | Α | | 8.15 Sink resistance between Hx and Sx R <sub>Hxsink</sub> 45 75 115 | kΩ | Α | | 8.16 Sink resistance between Sx and GND Sx to GND R <sub>Sxsink</sub> 1 | ΜΩ | D | | Dynamic Parameters | | | | Propagation delay time, 8.17 low-side driver from high to low 0.9 | μs | Α | | Propagation delay time, 8.18 low-side driver from low to high | μs | Α | | 8.19 Fall time low-side driver $V_{VBAT} = 13.5V$ $C_{Gx} = 5nF$ $t_{Lxf}$ 0.3 | μs | Α | | 8.20 Rise time low-side driver $V_{VBAT} = 13.5V$ $C_{Gx} = 5nF$ $t_{Lxr}$ 0.3 | μs | Α | | Propagation delay time, 8.21 high-side driver from high to low 0.9 | μs | Α | | Propagation delay time, 8.22 high-side driver from low to high | μs | Α | | 8.23 Fall time high-side driver $V_{VBAT} = 13.5V$ , $C_{Gx} = 5nF$ $t_{Hxf}$ 0.3 | μs | Α | | 8.24 Rise time high-side driver $V_{VBAT} = 13.5V$ , $C_{L} = 5pE$ $t_{Hxr}$ 0.3 | μs | Α | | $C_{Gx} = 5nF$ | | | | 8.25 Short circuit detection voltage $V_{SC}$ 3.5 4 4.5 | V | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|--------------------------------|-----------------------|-----|----------|-------|-------|-------|-----------|-------| | | Cross Conduction Timer | | | | | | | | | | 8.27 | Cross conduction time constant | | | $K_{CC}$ | 0.345 | 0.405 | 0.465 | | В | | 9 | Input EN2 | | | | | | | | | | 9.1 | Input low level threshold | | | $V_{IL}$ | 2.3 | | 3.6 | V | Α | | 9.2 | Input high level threshold | | | $V_{IH}$ | 2.8 | | 4.0 | V | Α | | 9.3 | Hysteresis | | | HYS | | 0.47 | | V | С | | 9.4 | Pull-down resistor | | | $R_{PD}$ | 50 | 100 | 200 | $k\Omega$ | Α | | 9.5 | Debounce time | | | $t_{db}$ | 10 | 20 | 25 | μs | Α | | 10 | Diagnostic Outputs DG1, D | G2, DG3 | | | | | | | | | 10.1 | Low level output current | $V_{DG} = 0.4V$ | | IL | 2 | | | mΑ | Α | | 10.2 | High level output current | $V_{DG} = VCC - 0.4V$ | | IH | | | -2 | mA | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter # 9. Application This section describes the principal application for which the ATA6833/ATA6834 was designed. Figure 9-1. Typical Application Table 9-1. Typical External Components | Component | Function | Min. | Typical | Max. | |-------------------------|------------------------------------------------------------------|-------------|------------|-------| | CVINT | Blocking capacitor at VINT | 100nF | 220nF/10V | 470nF | | $C_{VCC}$ | Blocking capacitor at VCC | 1.5µF | | 10µF | | ESL (C <sub>VCC</sub> ) | Serial inductance to $C_{\text{VCC}}$ including PCB | 1nH | | 20nH | | ESR (C <sub>VCC</sub> ) | Serial resistance to $C_{\text{VCC}}$ including PCB | $2\Omega$ | | 15Ω | | CVG | Blocking capacitor at VG | 220nF | 470nF, 25V | 1µF | | CCP1 | Charge pump shuffle capacitor | 47nF | 220nF/25V | 470nF | | CCP2 | Charge pump shuffle capacitor | 47nF | 220nF/25V | 470nF | | CCPOUT | Charge pump reservoir capacitor | 220nF | 470nF, 25V | 1µF | | RRWD | Resistor defining internal bias currents for watchdog oscillator | 10kΩ | 33kΩ | 91kΩ | | RCC | Cross conduction time definition resistor | $5 k\Omega$ | 10kΩ | | | CCC | Cross conduction time definition capacitor | | 330pF | 5nF | | $C_{VBAT}$ | Blocking capacitor VBAT | | 100nF | | | $C_PBAT$ | Blocking capacitor PBAT | | 100nF | | | | | | | | #### 10. **Ordering Information** | Extended Type Number | Package | Remarks | |----------------------|---------|---------| | ATA6833-PLQW | QFN48 | | | ATA6834-PLQW | QFN48 | | #### **Package Information** 11. Package: VQFN\_7 x 7\_48L Exposed pad 4.5 x 4.5 Dimensions in mm Not indicated tolerances ±0.05 Issue: 1; 19.10.06 # 12. Revision History Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document. | Revision No. | History | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9122I-AUTO-03/12 | Section 4 "Absolute Maximum Ratings" on page 13 changed | | | Page 9: Example test changed and text under figure 3-5 added | | | El. Characteristics table, page 17, row 3.8 changed | | 9122H-AUTO-08/11 | • El. Characteristics table, page 22, row 8.27 changed | | | Page 23: Typ. Application drawing changed | | | • Page 24: Table 9-1 rows C <sub>VBAT</sub> and C <sub>PBAT</sub> added | | 9122G-AUTO-10/10 | Section 8 "Electrical Characteristics" numbers 8.23 and 8.24 on page 21 changed | | 9122E-AUTO-02/10 | <ul><li>Page 12: Note added</li><li>Page 21: El. Char. Table: rows 8.11 and 8.12 changed</li></ul> | | | Section 4 "Absolute Maximum Ratings" on page 14 changed | | 9122D-AUTO-09/09 | <ul> <li>Section 8 "Electrical Characteristics" numbers 2.7, 2.8, 3.1, 3.2, 4.20, 4.21, 6.4, 8.19, 8.20, 8.23, 8.24 and 8.27 on pages 16 to 22 changed</li> </ul> | | 9122C-AUTO-04/09 | Features on page 1 changed | | 91220-A010-04/09 | Section 7 "Noise and Surge Immunity, ESD and Latch-up" on page 15 changed | | 9122B-AUTO-10/08 | Put datasheet in the latest template | | 9122D-AU1U-10/00 | <ul> <li>Section 8 "Electrical Characteristics" on pages 15 to 21 changed</li> </ul> | # Enabling Unlimited Possibilities™ Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA **Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600 www.atmel.com Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Roa Kwun Tong, Kowloon HONG KONG **Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY **Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621 Atmel Japan G.K. 16F Shin-Osaki Kangyo Building 1-6-4 Osaki Shinagawa-ku, Tokyo 141-0032 JAPAN **Tel:** (+81) (3) 6417-0300 **Fax:** (+81) (3) 6417-0370 © 2012 Atmel Corporation. All rights reserved. / Rev.: 9122I-AUTO-03/12 Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of other. Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.