## HSMP-381x, 481x # Surface Mount RF PIN Low Distortion Attenuator Diodes ### **Data Sheet** #### **Description/Applications** The HSMP-381x series is specifically designed for low distortion attenuator applications. The HSMP-481x products feature ultra low parasitic inductance in the SOT-23 and SOT-323 packages. They are specifically designed for use at frequencies which are much higher than the upper limit for conventional diodes. A SPICE model is not available for PIN diodes as SPICE does not provide for a key PIN diode characteristic, carrier lifetime. ### Package Lead Code Identification, SOT-23 (Top View) #### **Features** - Diodes Optimized for: - Low Distortion Attenuating - Microwave Frequency Operation - Surface Mount Packages - Single and Dual Versions - Tape and Reel Options Available - Low Failure in Time (FIT) Rate[1] - Lead free #### Note: 1. For more information see the Surface Mount PIN Reliability Data ### Package Lead Code Identification, SOT-323 (Top View) #### **DUAL CATHODE** ## Absolute Maximum Ratings<sup>[1]</sup> $T_c = +25^{\circ}C$ | Symbol | Parameter | Unit | S0T-23 | SOT-323 | |------------------|------------------------------|------|-------------------------|-------------------------| | I <sub>f</sub> | Forward Current (1 µs Pulse) | Amp | 1 | 1 | | P <sub>IV</sub> | Peak Inverse Voltage | V | Same as V <sub>BR</sub> | Same as V <sub>BR</sub> | | T <sub>j</sub> | Junction Temperature | ℃ | 150 | 150 | | T <sub>stg</sub> | Storage Temperature | °C | -65 to 150 | -65 to 150 | | $\theta_{jc}$ | Thermal Resistance [2] | °C/W | 500 | 150 | #### Notes: - Operation in excess of any one of these conditions may result in permanent damage to the device. T<sub>C</sub> = +25°C, where T<sub>C</sub> is defined to be the temperature at the package pins where contact is made to the circuit board. ## Electrical Specifications $T_c = +25^{\circ}C$ (Each Diode) Conventional Diodes | Part<br>Number<br>HSMP- | Package<br>Marking<br>Code | Lead<br>Code | Configuration | Minimum<br>Breakdown<br>Voltage V <sub>BR</sub><br>(V) | Maximum<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Minimum Resistance at $I_F = 0.01 \text{mA}$ , RH $(\Omega)$ | Maximum Resistance at $I_F = 20 \text{ mA},$ $R_L (\Omega)$ | Maximum Resistance at $I_F = 100$ mA, RT ( $\Omega$ ) | Resistance at $I_F = 1 \text{ mA}, R_M (\Omega)$ | |-------------------------|----------------------------|--------------|----------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------| | 3810 | E0 | 0 | Single | | | | | | | | 3812 | E2 | 2 | Series | | | | | | | | 3813 | E3 | 3 | Common Anode | | | | | | | | 3814 | E4 | 4 | Common Cathode | | | | | | | | 3815 | E5 | 5 | Reverse Series | 100 | 0.35 | 1500 | 10 | 3.0 | 48 to 70 | | 381B | E0 | В | Single | | | | | | | | 381C | E2 | С | Series | | | | | | | | 381E | E3 | Е | Common Anode | | | | | | | | 381F | E4 | F | Common Cathode | 1 | | | | | | | Test Cond | ditions | | | $V_R = V_{BR}$<br>Measure<br>$I_R \le 10uA$ | $V_R = 50V$<br>f = 1MHz | $I_F = 0.01 \text{mA}$<br>f = 100MHz | | I <sub>F</sub> = 100mA<br>f = 100MHz | $I_F = 1 \text{mA}$<br>f = 100 MHz | ### High Frequency (Low Inductance, 500 MHz - 3 GHz) PIN Diodes | Part<br>Number<br>HSMP- | Package<br>Marking<br>Code | Lead<br>Code | Configuration | Minimum<br>Breakdown<br>Voltage<br>V <sub>BR</sub> (V) | Maximum Series Resistance $R_s(\Omega)$ | Series Resistance $I_F = 1 mA$ , $R_M (\Omega)$ | Typical<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Maximum<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Typical<br>Total<br>Inductance<br>L <sub>T</sub> (nH) | |-------------------------|----------------------------|--------------|---------------|--------------------------------------------------------|----------------------------------------------|-------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------| | 4810 | EB | В | Dual Cathode | 100 | 2 | 40. 70 | 0.25 | 0.4 | 1 | | 481B | EB | В | Dual Cathode | - 100 | 3 | 48 - 70 | 0.35 | 0.4 | ı | | Test Cond | litions | | | $V_{R} = V_{BR}$ Measure $I_{R} \le 10\mu A$ | $I_{F} = 100 \text{mA}$ $f = 100 \text{MHz}$ | $I_F = 1 \text{mA}$<br>f = 100 MHz | $V_R = 50V$<br>f = 1MHz | $V_R = 50V$<br>f = 1MHz | f =<br>500MHz<br>- 3GHz | ## Typical Parameters at $T_c = 25^{\circ}C$ | Part Number | Series Resistance | Carrier Lifetime | Reverse Recovery Time | Total<br>Capacitance | |-----------------|--------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------|----------------------| | HSMP- | R <sub>s</sub> (Ω) | au (ns) | T <sub>rr</sub> (ns) | C <sub>T</sub> (pF) | | 381x | 53 | 1500 | 300 | 0.27 @ 50 V | | Test Conditions | I <sub>F</sub> = 1 mA<br>f = 100 MHz | $I_{\rm F} = 50 \text{ mA}$<br>$I_{\rm R} = 250 \text{ mA}$ | $V_R = 10 \text{ V}$ $I_F = 20 \text{ mA}$ $90\% \text{ Recovery}$ | f = 1 MHz | ### Typical Parameters at $T_c = 25^{\circ}$ C (unless otherwise noted), Single Diode Figure 1. RF Capacitance vs. Reverse Bias. Figure 2. RF Resistance vs. Forward Bias Current, f = 100MHz Figure 3. 2nd Harmonic Input Intercept Point vs. Diode RF Resistance. Figure 4. Forward Current vs. Forward Voltage. ## **Typical Applications for Multiple Diode Products** Figure 5. Four Diode $\pi$ Attenuator. See Application Note 1048 for Details. #### Notes 3. Typical values were derived using limited samples during initial product characterization and may not be representative of the overall distribution. #### Typical Applications for HSMP-481x Low Inductance Series #### **Microstrip Series Connection for HSMP-481x Series** In order to take full advantage of the low inductance of the HSMP-481x series when using them in series applications, both lead 1 and lead 2 should be connected together, as shown in Figure 7. Figure 6. Internal Connections. Figure 7. Circuit Layout. #### Microstrip Shunt Connections for HSMP-481x Series In Figure 8, the center conductor of the microstrip line is interrupted and leads 1 and 2 of the HSMP-481x series diode are placed across the resulting gap. This forces the 1.5 nH lead inductance of leads 1 and 2 to appear as part of a low pass filter, reducing the shunt parasitic inductance and increasing the maximum available attenuation. The 0.3 nHof shunt inductance external to the diode is created by the via holes, and is a good estimate for 0.032" thick material. Figure 8. Circuit Layout. Figure 9. Equivalent Circuit. ### Typical Applications for HSMP-481x Low Inductance Series (continued) ## Co-Planar Waveguide Shunt Connection for HSMP-481x Series Co-Planar waveguide, with ground on the top side of the printed circuit board, is shown in Figure 10. Since it eliminates the need for via holes to ground, it offers lower shunt parasitic inductance and higher maximum attenuation when compared to microstrip circuit. Figure 10. Circuit Layout. Figure 11. Equivalent Circuit. ## Equivalent Circuit Model HSMP-381x Chip\* I = Forward Bias Current in mA <sup>\*</sup>See AN1124 for package models. ## **Assembly Information** #### **SOT-323 PCB Footprint** A recommended PCB pad layout for the miniature SOT-323 (SC-70) package is shown in Figure 12 (dimensions are in inches). This layout provides ample allowance for package placement by automated assembly equipment without adding parasitics that could impair the performance. Dimensions in inches Figure 12. Recommended PCB Pad Layout for Avago's SC70 3L/SOT-323 Products. #### **SOT-23 PCB Footprint** Figure 13. Recommended PCB Pad Layout for Avago's SOT-23 Products. #### **SMT Assembly** Reliable assembly of surface mount components is a complex process that involves many material, process, and equipment factors, including: method of heating (e.g., IR or vapor phase reflow, wave soldering, etc.) circuit board material, conductor thickness and pattern, type of solder alloy, and the thermal conductivity and thermal mass of components. Components with a low mass, such as the SOT-323/-23 package, will reach solder reflow temperatures faster than those with a greater mass. After ramping up from room temperature, the circuit board with components attached to it (held in place with solder paste) passes through one or more preheat zones. The preheat zones increase the temperature of the board and components to prevent thermal shock and begin evaporating solvents from the solder paste. The reflow zone briefly elevates the temperature sufficiently to produce a reflow of the solder. The rates of change of temperature for the ramp-up and cool-down zones are chosen to be low enough to not cause deformation of the board or damage to components due to thermal shock. The maximum temperature in the reflow zone ( $T_{MAX}$ ) should not exceed 260°C. These parameters are typical for a surface mount assembly process for Avago diodes. As a general guideline, the circuit board and components should be exposed only to the minimum temperatures and times necessary to achieve a uniform reflow of solder. ## **Package Dimensions** #### Outline 23 (SOT-23) Notes: XXX-package marking Drawings are not to scale #### Outline SOT-323 (SC-70) | T | | |---------------------------|--| | Notes: | | | XXX-package marking | | | Drawings are not to scale | | | | DIMENSIONS (mm) | | | | |--------|-----------------|------|--|--| | SYMBOL | MIN. | MAX. | | | | Α | 0.80 | 1.00 | | | | A1 | 0.00 | 0.10 | | | | В | 0.15 | 0.40 | | | | C | 0.08 | 0.25 | | | | D | 1.80 | 2.25 | | | | E1 | 1.10 | 1.40 | | | | e | 0.65 typical | | | | | e1 | 1.30 typical | | | | | E | 1.80 | 2.40 | | | | | 0.26 | | | | ## **Package Characteristics** | Lead Material | Copper (SOT-323); Alloy 42 (SOT-23) | |-------------------------------|-------------------------------------| | Lead Finish | Tin 100% (Lead-free option) | | Maximum Soldering Temperature | 260°C for 5 seconds | | Minimum Lead Strength | 2 pounds pull | | Typical Package Inductance | 2 nH | | | | #### **Ordering Information** Specify part number followed by option. For example: #### **Option Descriptions** - -BLKG = Bulk, 100 pcs. per antistatic bag - -TR1G = Tape and Reel, 3000 devices per 7" reel - -TR2G = Tape and Reel, 10,000 devices per 13" reel Tape and Reeling conforms to Electronic Industries RS-481, "Taping of Surface Mounted Components for Automated Placement." ## Device Orientation For Outlines SOT-23/323 ## Tape Dimensions and Product Orientation For Outline SOT-23 | | DESCRIPTION | SYMBOL | SIZE (mm) | SIZE (INCHES) | |---------------------|------------------------------------------|----------------|--------------------|-----------------------| | CAVITY | LENGTH | A <sub>0</sub> | 3.15 ± 0.10 | $0.124 \pm 0.004$ | | | WIDTH | B <sub>0</sub> | 2.77 ± 0.10 | $0.109 \pm 0.004$ | | | DEPTH | K <sub>0</sub> | 1.22 ± 0.10 | $0.048 \pm 0.004$ | | | PITCH | P | 4.00 ± 0.10 | $0.157 \pm 0.004$ | | | BOTTOM HOLE DIAMETER | D <sub>1</sub> | 1.00 + 0.05 | $0.039 \pm 0.002$ | | PERFORATION | DIAMETER | D | 1.50 + 0.10 | 0.059 + 0.004 | | | PITCH | P <sub>0</sub> | 4.00 ± 0.10 | $0.157 \pm 0.004$ | | | POSITION | E | 1.75 ± 0.10 | $0.069\pm0.004$ | | CARRIER TAPE | WIDTH | w | 8.00 + 0.30 - 0.10 | 0.315 + 0.012 - 0.004 | | | THICKNESS | t1 | $0.229 \pm 0.013$ | $0.009 \pm 0.0005$ | | DISTANCE<br>BETWEEN | CAVITY TO PERFORATION (WIDTH DIRECTION) | F | 3.50 ± 0.05 | 0.138 ± 0.002 | | CENTERLINE | CAVITY TO PERFORATION (LENGTH DIRECTION) | P <sub>2</sub> | $2.00\pm0.05$ | $0.079 \pm 0.002$ | ## Tape Dimensions and Product Orientation For Outline SOT-323 | | DESCRIPTION | SYMBOL | SIZE (mm) | SIZE (INCHES) | |--------------|--------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | CAVITY | LENGTH WIDTH DEPTH PITCH BOTTOM HOLE DIAMETER | A <sub>0</sub><br>B <sub>0</sub><br>K <sub>0</sub><br>P<br>D <sub>1</sub> | 2.40 ± 0.10<br>2.40 ± 0.10<br>1.20 ± 0.10<br>4.00 ± 0.10<br>1.00 + 0.25 | 0.094 ± 0.004<br>0.094 ± 0.004<br>0.047 ± 0.004<br>0.157 ± 0.004<br>0.039 + 0.010 | | PERFORATION | DIAMETER<br>PITCH<br>POSITION | D<br>P <sub>0</sub><br>E | 1.55 ± 0.05<br>4.00 ± 0.10<br>1.75 ± 0.10 | 0.061 ± 0.002<br>0.157 ± 0.004<br>0.069 ± 0.004 | | CARRIER TAPE | WIDTH<br>THICKNESS | W<br>t <sub>1</sub> | 8.00 ± 0.30<br>0.254 ± 0.02 | 0.315 ± 0.012<br>0.0100 ± 0.0008 | | COVER TAPE | WIDTH<br>TAPE THICKNESS | C<br>T <sub>t</sub> | 5.4 ± 0.10<br>0.062 ± 0.001 | 0.205 ± 0.004<br>0.0025 ± 0.00004 | | DISTANCE | CAVITY TO PERFORATION (WIDTH DIRECTION) | F | 3.50 ± 0.05 | 0.138 ± 0.002 | | | CAVITY TO PERFORATION (LENGTH DIRECTION) | P <sub>2</sub> | 2.00 ± 0.05 | 0.079 ± 0.002 | | ANGLE | FOR SOT-323 (SC70-3 LEAD)<br>FOR SOT-363 (SC70-6 LEAD) | An | 80 C MAX | | For product information and a complete list of distributors, please go to our web site: **www.avagotech.com**