## SY88349NDL ### 2.5Gbps Burst-Mode Limiting Amplifier with Ultra-Fast Signal Assert Timing ### General Description The SY88349NDL is a high-sensitivity, burst-mode capable limiting post amplifier designed for optical line terminal (OLT) receiver applications. The SY88349NDL satisfies the strict timing restrictions of the GPON standards by providing ultra-fast loss-of-signal (LOS) or Signal-Detect (SD) output. Auto reset and manual reset options are provided to control LOS/SD output timing. For increased flexibility, this device also includes an option to select between LOS or SD output. The device can be connected to burst-mode capable transimpedance amplifiers (TIAs) using AC or DC coupling. The SY88349NDL generates a high-gain LOS or SD LVTTL output. A programmable LOS/SD level set pin (LOS/SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. When LOS/SD SEL pin is left open or tied to V<sub>CC</sub>, JAM is active high, SD is selected and asserts high if the input amplitude rises above the threshold sets by $LOS/SD_{LVL}$ and de-asserts low otherwise. When LOS/SDSEL pin is set low or tied to GND, JAM is active low, LOS is selected and asserts low if the input amplitude rises above the threshold sets by LOS/SD<sub>LVL</sub> and de-asserts high otherwise. The LOS/SD output can be fed back to the JAM input to maintain output stability under an invalid signal conditions. Typically, 4dB - 5dB SD hysteresis is provided to prevent chattering. The SY88349NDL also features a selectable proprietary noise discriminator that aids by filtering out input signals that do not qualify as a 2.5Gbps GPON preamble signal in the initial startup phase. This feature minimizes false SD asserts that can be triggered by random noise. The SY88349NDL operates from a single +3.3V power supply, over temperatures ranging from -40°C to +85°C. With its wide bandwidth and high gain, signals up to 2.5Gbps and as small as 5mVpp can be amplified to drive devices with CML inputs. Data sheets and support documentation can be found on Micrel's web site at www.micrel.com. ### **Features** - <5ns SD assert (LOS deassert) time</li> - Proprietary noise discriminator feature - Option to AUTO RESET or manual RESET LOS/SD output - Selectable LOS/SD option - Up to 2.5Gbps operation - Low-noise CML data outputs - 5mVpp input sensitivity - High-sensitivity LOS/SD detect - LVTTL LOS/SD output with an external pull-up resistor - Squelching function to disable output - Programmable LOS/SD level set (LOS/SD<sub>LVL</sub>) - Single 3.3V power supply - Available in a 16-pin (3mm × 3mm) QFN package ### **Applications** - XGPON.1/GEPON/GPON - Gigabit Ethernet - Fibre Channel - OC-3/12/24/48 SONET/SDH - High-gain line driver and line receiver - Low-gain TIA interface #### Markets - FTTH - Datacom/Telecom - Optical transceiver # **Ordering Information** | Part Number | Package Type | Operating Range | Package Marking | |-------------------------------|--------------------------------|-----------------|-----------------------------------------| | SY88349NDLMG | Lead-Free 16-Pin 3mm × 3mm QFN | –40°C to +85°C | 349N with<br>Pb-Free Bar-Line Indicator | | SY88349NDLMGTR <sup>(1)</sup> | Lead-Free 16-Pin 3mm × 3mm QFN | –40°C to +85°C | 349N with<br>Pb-Free Bar-Line Indicator | #### Note: # **Pin Configuration** 16-Pin 3mm × 3mm QFN (QFN-16) # **Pin Description** | Pin Number | Pin Name | Pin Function | | | |------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1, 4 | DIN, /DIN | Data Inputs. If AC-coupled, terminate each pin to $V_{\text{REF}}$ with $50\Omega$ . | | | | 2 | VREF | Reference Voltage Output. Typically V <sub>CC</sub> – 1.3V. | | | | 3, 11, 8 | GND | evice Ground. | | | | 10 | /AUTO RESET | LVTTL Input. This pin is internally connected to a $25k\Omega$ pull-up resistor and defaults to HIGH. When this pin is LOW or tied to ground, the /AUTO RESET function is enabled and SD deasserts or LOS asserts within 100ns (typical) after the last high-to-low transition of the burst input. When this pin is left floating or not connected, the AUTO RESET function is disabled and the SD de-assert or LOS assert must be forced by using the manual RESET function. | | | | 5, 16 | VCC | Positive Power Supply. | | | <sup>1.</sup> Tape & Reel. # **Pin Description (Continued)** | Pin Number | Pin Name | Pin Function | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | LVTTL Input. Apply a high-level signal (>2V) to this pin to discharge the time constant the signal de-assert time or LOS assert time within 5ns. RESET defaults to LOW if If the /AUTO RESET function is not used, this RESET function needs to be used to assert the SD or assert LOS. This pin is internally connected to a $25k\Omega$ pull-down redefaults to LOW. | | | 7 | SD/LOS | LVTTL Output. Signal-detect (SD) asserts HIGH when the data input amplitude rises above the threshold sets by $SD_{LVL}$ . Conversely, loss-of-signal (LOS) de-asserts LOW when the data input amplitude rises above the threshold set by $LOS_{LVL}$ . | | 12, 9 | DOUT, /DOUT | CML Outputs. When JAM disables the device, output DOUT is forced to logic LOW and output /DOUT is forced to logic HIGH. | | 13 | Allows the user to select between whether LOS or SD is outputted on the LOS/SD pir whether the noise discriminator is enabled or disabled. Please see Truth Table for modification. Also controls the polarity of the JAM input. When SD (regardless of the rediscriminator status) is selected, JAM is active HIGH and LOS/SD (Pin 7) operates as detect. Conversely, when LOS is selected, JAM is active LOW and LOS/SD operates of-signal. Pin must be tied to one of the four options and cannot be left open. | | | 14 | LOS/SDLVL | Voltage Input. Sets the Loss of Signal/Signal Detect Level. A resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which LOS/SD will be asserted. | | 15 | JAM | LVTTL Input. This JAM input acts as a squelch function and switches its polarity depending on LOS/SDSEL status. When LOS is selected, this pin is active LOW. When SD is selected, this pin is active HIGH. To create a squelch function, connect JAM to LOS/SD. When JAM disables the device, output Q is forced to logic LOW and output /Q is forced to logic HIGH Note that this input is internally connected to a $25 \mathrm{k}\Omega$ pull-up resistor. | ## Truth Table for SD/LOS Select and Noise Discriminator function | LOS/SDSEL PIN | LOS/SD SELECTION | NOISE DISCRIMINATOR | INPUT TO JAM | OUTPUTS | |---------------|------------------|---------------------|--------------|----------| | 0Ω to VCC | SD | Enabled | HIGH | Enabled | | 0Ω to VCC | SD | Enabled | LOW | Disabled | | 16KΩ to VCC | SD | Disabled | HIGH | Enabled | | 16KΩ to VCC | SD | Disabled | LOW | Disabled | | 16KΩ to GND | LOS | Disabled | HIGH | Disabled | | 16KΩ to GND | LOS | Disabled | LOW | Enabled | | 0Ω to GND | LOS | Enabled | HIGH | Disabled | | 0Ω to GND | LOS | Enabled | LOW | Enabled | # Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage (V <sub>CC</sub> ) | 0.3V to +4.0V | |---------------------------------------|----------------------------| | Input Voltage (DIN, /DIN) | 0 to V <sub>CC</sub> | | Output Current (I <sub>OUT</sub> ) | | | Continuous | ±50mA | | Surge | ±100mA | | EN Voltage | 0.3V to V <sub>CC</sub> | | V <sub>REF</sub> Current | $-800\mu A$ to $+500\mu A$ | | SD <sub>LVL</sub> Voltage | $V_{REF}$ to $V_{CC}$ | | Lead Temperature (soldering, 20sec.). | 260°C | | Storage Temperature (T <sub>s</sub> ) | –65°C to +150°C | # Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | +3.0V to +3.6V | |--------------------------------------------|----------------| | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Junction Temperature (T <sub>J</sub> ) | 40°C to +125°C | | Junction Thermal Resistance <sup>(3)</sup> | | | QFN ( $\theta_{JA}$ ) Still-Air | 60°C/W | | QFN (Ψ <sub>JB</sub> ) Junction-to-Board | 38°C/W | ## **DC Electrical Characteristics** $V_{CC}$ = 3.0 to 3.6V; $T_A$ = -40°C to +85°C, typical values at $V_{CC}$ = 3.3V, $T_A$ = 25°C. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------------|-----------------------------------|----------------|-------------------------|-------------------------|-------------------------|-------| | Icc | Power Supply Current | No output load | | 90 | 120 | mA | | LOS/SD <sub>LVL</sub> | LOS/SD <sub>LVL</sub> Voltage | | $V_{REF}$ | | V <sub>CC</sub> | V | | V <sub>OH</sub> | CML Output HIGH Voltage | Note12 | $V_{CC} - 0.020$ | V <sub>CC</sub> - 0.005 | Vcc | V | | V <sub>OL</sub> | CML Output LOW Voltage | Note 12 | V <sub>CC</sub> - 0.475 | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> - 0.350 | V | | V <sub>OFFSET</sub> | Input Offset Voltage | | | | ±1 | mV | | V <sub>IHCMR(Diff)</sub> | Common-Mode Range (Differential) | Note 4 | GND +1.4 | | Vcc | V | | V <sub>IHCMR(SE)</sub> | Common-Mode Range (Single Ended ) | Note 4 | GND +1.2 | | V <sub>CC</sub> | ٧ | | $V_{REF}$ | Reference Voltage | | V <sub>CC</sub> - 1.48 | V <sub>CC</sub> - 1.32 | V <sub>CC</sub> – 1.16 | V | | I <sub>DIN</sub> | Input Sink Current (DIN and /DIN) | Vin =VIH | | 8.5 | 20 | μΑ | ## **LVTTL DC Electrical Characteristics** $V_{CC}$ = 3.0 to 3.6V; $T_A$ = -40°C to +85°C, typical values at $V_{CC}$ = 3.3V, $T_A$ = 25°C. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------------|-------------------------------|--------------------------------------|------|------|------------|-------| | V <sub>IH</sub> | LVTTL Input HIGH Voltage | | 2.0 | | | V | | V <sub>IL</sub> | LVTTL Input LOW Voltage | | | | 0.8 | V | | I <sub>IH_JAM</sub> | JAM Input HIGH Current | $V_{IN} = V_{CC}$<br>$V_{IN} = 2.7V$ | | | 20<br>20 | μА | | I <sub>IL_JAM</sub> | JAM Input LOW Current | V <sub>IN</sub> = 0.5V | -0.3 | | | mA | | I <sub>IH_AR</sub> | /AUTORESET Input HIGH Current | $V_{IN} = V_{CC}$<br>$V_{IN} = 2.7V$ | | | 100<br>20 | μА | | I <sub>IL_AR</sub> | /AUTORESET Input LOW Current | V <sub>IN</sub> = 0.5V | -0.3 | | | mA | | I <sub>IH_RESET</sub> | RESET Input HIGH Current | $V_{IN} = V_{CC}$<br>$V_{IN} = 2.7V$ | | | 300<br>250 | μА | | I <sub>IL_RESET</sub> | RESET Input LOW Current | V <sub>IN</sub> = 0.5V | 0 | | | mA | | V <sub>OH</sub> | SD/LOS Output HIGH Level | I <sub>OH</sub> = -100uA | 2.1 | 2.7 | | V | | V <sub>OL</sub> | SD/LOS Output LOW Level | I <sub>OL</sub> = 100uA | | 0.35 | 0.5 | V | ### AC Electrical Characteristics $V_{CC} = 3.0V$ to 3.6V; $R_L = 50\Omega$ to $V_{CC}$ ; $T_A = -40$ °C to +85°C. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-------------------------------------|----------------------------------------------------|----------------------------------------------|------|------|------|-------------------| | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time (20% to 80%) | Note 4 | | | 150 | ps | | t <sub>JAM</sub> | JAM Enable/Disable Time | | | | 2 | ns | | tautoreset | SD De-Assert or LOS Assert with Auto Reset Enabled | | 75 | 120 | 150 | ns | | t <sub>RESET</sub> | RESET Disable Time | Note 5 | | | 5 | ns | | t <sub>ON</sub> | SD Assert Time/LOS De-Assert Time | Noise Discriminator Bypassed | | | 5 | ns | | t <sub>ON_ND</sub> | SD Assert Time/LOS De-Assert Time | Noise Discriminator Enabled | | | 7 | ns | | | Deterministic | Note 6 | | 15 | | ps <sub>PP</sub> | | t <sub>JITTER</sub> | Random | Note 7 | | 5 | | ps <sub>RMS</sub> | | V <sub>ID</sub> | Differential Input Voltage Swing | Figure 1 | 5 | | 1800 | $mV_{PP}$ | | V <sub>OD</sub> | Differential Output Voltage Swing | V <sub>ID</sub> ≥ 18mV <sub>PP</sub> Note 12 | 660 | 800 | 940 | $mV_{PP}$ | | SD <sub>AL</sub> /LOS <sub>DL</sub> | Low SD Assert/LOS De-Assert Level | $R_{LOS/SDLVL} = 10k\Omega^{(8, 10, 13)}$ | | 9 | | $mV_{PP}$ | | SD <sub>DL</sub> /LOS <sub>AL</sub> | Low SD De-Assert/LOS Assert Level | $R_{LOS/SDLVL} = 10k\Omega^{(10, 13)}$ | | 4.5 | | $mV_{PP}$ | | HYSL | Low SD/LOS Hysteresis | $R_{LOS/SDLVL} = 10k\Omega^{(11, 13)}$ | | 6 | | dB | | SD <sub>AM</sub> /LOS <sub>DM</sub> | Medium SD Assert/LOS De-Assert<br>Level | $R_{LOS/SDLVL} = 5k\Omega^{(10, 13)}$ | 9.4 | 12.5 | 15.6 | $mV_PP$ | | SD <sub>DM</sub> /LOS <sub>AM</sub> | Medium SD De-Assert/LOS Assert<br>Level | $R_{LOS/SDLVL} = 5k\Omega^{(10, 13)}$ | 5 | 7 | 8.6 | $mV_PP$ | | HYS <sub>M</sub> | Medium SD/LOS Hysteresis | $R_{LOS/SDLVL} = 5k\Omega^{(11, 13)}$ | 3.5 | 5 | 7 | dB | | SD <sub>AH</sub> /LOS <sub>DH</sub> | High SD Assert/LOS De-assert Level | $R_{LOS/SDLVL} = 100\Omega^{(10, 13)}$ | 27 | 35 | 45 | $mV_{PP}$ | | SD <sub>DH</sub> /LOS <sub>AH</sub> | High SD De-Assert/ LOS Assert Level | $R_{LOS/SDLVL} = 100\Omega^{(10, 13)}$ | 15 | 21 | 28 | $mV_{PP}$ | | HYS <sub>H</sub> | High SD/LOS Hysteresis | $R_{LOS/SDLVL} = 100\Omega^{(11, 13)}$ | 2 | 4.5 | 6 | dB | | $A_{V(Diff)}$ | Differential Voltage Gain | | | 42 | | dB | | S <sub>21</sub> | Single-Ended Small-Signal Gain | | | 36 | | dB | #### Notes: - 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Thermal performance assumes the use of a 4-layer PCB. Exposed pad must be soldered to the device's most negative potential on the PCB. - 4. VIHCMR is defined as common mode range of the VIH level on DIN and /DIN. It is the most positive level of the differential input signal when driven differentially or is the reference level on Din\ when being driven single ended. - 5. Amplifier in limiting mode. Input is a 200MHz square wave. - 6. Deterministic jitter measured using 2.5Gbps K28.5 pattern, $V_{ID}$ = 10m $V_{PP}$ . - 7. Random jitter measured using 2.5Gbps K28.7 pattern, $V_{ID}$ = 10m $V_{PP}$ . - 8. SD is the opposite polarity of LOS. Therefore, an SD Assert parameter is equivalent to a LOS de-assert parameter and vice versa. - 9. See "Typical Operating Characteristics" for graphs showing input signal vs. SD Assert/LOS de-assert time at various R<sub>LOS/SDLVL</sub> settings. - 10. See "Typical Operating Characteristics" for graph showing how to choose a particular R<sub>LOS/SDLVL</sub> for a particular assert and its associated de-assert amplitude. - 11. This specification defines electrical hysteresis as 20log(SD assert/SD de-assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2 depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-5dB, shown in the AC characteristics table, will be 1dB-4dB optical hysteresis. - 12. V<sub>OL</sub> and V<sub>OH</sub> are measured with outputs loaded with 50 Ohms as shown in Figure 3b and V<sub>OD</sub> is measured in accordance with Figures 3a and/or 3b. - 13. All SD Assert (LOS De-Assert) level, SD De-assert (LOS Assert) level and Hysteresis specifications listed above are specified using a 1010 PON Preamble data pattern at the specified data rate of 2.488 Gbps. ## **Typical Operating Characteristics** $V_{\text{CC}}$ = 3.3V, $T_{\text{A}}$ = 25°C, $R_{\text{L}}$ = 50 $\Omega$ to $V_{\text{CC}},$ unless noted. ### LOS Assert/De-Assert Levels **LOS/SD Hysteresis** ### Note: SD/LOS Sensitivity with RLOS/SD at $0\Omega$ is the same as % 100 with 0.01 $k\Omega$ Eile Control Setup Measure Calibrate Utilities Help 04 Aug 2011 14:08 Time Amplitude Amplitude Measure Amplitude Measure Frequency() 1:256 GHz 11:25 GHz 1:256 GHz 11:25 GHz 1:251 GHz 8etup Frequency Scale:148 mV/dw Offset-51:411V Scale:500 mV/dw Offset-502 mV Off Input signal and LOS De-assert with Noise Discriminator Bypass and without Jam Input signal and LOS with Noise Discriminator Engaged and without Jam # **Functional Diagram** ### **Detailed Description** The SY88349NDL is a high-sensitivity limiting post amplifier which operates on a +3.3V power supply over the industrial temperature range. Signals with data rates up to 2.5Gbps and as small as 5mVpp can be amplified. Depending on the LOS/SDSEL option, the SY88349NDL can generate an SD or LOS output, and allow feedback to the JAM input for output stability. LOS/SD<sub>LVL</sub> sets the sensitivity of the input amplitude detection. To satisfy the stringent timing requirements of the GPON specifications, the signal detect circuit offers 5ns SD assert (LOS de-assert) time and the option to de-assert SD (assert LOS) using the /AUTO RESET or manual RESET function. When /AUTO RESET is enabled, SD de-asserts/LOS asserts automatically approximately 120ns after the last high-to-low transition of the input burst. When the /AUTORESET function is disabled, the SD De-assert/LOS Assert time can be reset by using the provided RESET pin. #### **Input Buffer** Figure 2 shows a simplified schematic of the input stage. The high sensitivity of the input amplifier allows signals as small as 5mVpp to be detected and amplified. The input buffer can allow input signals as large as 1800mVPP. Input signals are linearly amplified with a typically 48dB differential voltage gain until the outputs reach 1500mV<sub>PP</sub> (typical). Applications requiring the SY88349NDL to operate with high-gain should have the upstream TIA placed as close as possible to the SY88349NDL's input pins. This ensures the best performance of the device. ### **Output Buffer** The SY88349NDL's CML output buffer is designed to drive $50\Omega$ lines. The output buffer requires appropriate termination for proper operation. An external $50\Omega$ resistor to V<sub>CC</sub> for each output pin provides this. Figure 3 shows a simplified schematic of the output stage. ### Loss of Signal/Signal Detect The SY88349NDL generates a chatter-free signal-detect (SD) or LOS LVTTL output, as shown in Figure 4. A highly-sensitive signal detect circuit is used to determine that the input amplitude is too small to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold sets by LOS/SDLVL and de-asserts low otherwise. SD asserts high if the input amplitude rises above threshold set by LOS/SDLVL and de-asserts low otherwise. LOS/SD can be fed back to the JAM input to maintain output stability under the absence of an invalid signal condition. Typically, a 4.5dB to 5.5dB hysteresis is provided to prevent chattering. #### LOS/SD Level Set A programmable LOS/SD level pin (LOS/SD<sub>I VI</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between V<sub>CC</sub> and LOS/SD<sub>LVL</sub> sets the voltage at LOS/SD<sub>LVL</sub>. This voltage ranges from V<sub>CC</sub> to V<sub>REF</sub>. The external resistor creates a voltage divider between $V_{CC}$ and $V_{REF}$ , as shown in Figure 5. Set the $LOS/SD_{LVL}$ voltage closer to $V_{REF}$ or more sensitive LOS/SD detection or closer to V<sub>CC</sub> for higher inputs. Note that the SY88349NDL is designed for use in the burst mode PON application where every burst is preceded with several bytes of a 1010 PON preamble pattern. Therefore the SD Assert (LOS De-assert) is designed to trigger on the first few bits of this preamble pattern and therefore the SD/LOS thresholds outlined in the AC electrical characteristics are specified using this preamble pattern. Once the SD is Asserted (LOS Deasserted), the SD is De-asserted (LOS Asserted) only by the application of a Manual RESET or an AUTO RESET if the Auto Reset is activated. The auto reset asserts a reset approximately 120 nS after the last negative going transition of the data as explained earlier. #### **Noise Discriminator** The noise discriminator feature is intended for the highgain burst-mode TIAs where noise can trigger a false LOS deassert or SD assert while no input data is present. The noise discriminator will filter input data through a series of specialized circuitry that will only trigger LOS/SD on the rising edge of a valid PON 2.488 Gbps preamble bit stream (10101). The SY88349NDL noise discriminator is designed to accept a 2.488 Gbps +/-300 MBPS preamble burst. Any other bit pattern will be rejected. If this part is used at any other data rate, the Noise Discriminator should be disengaged. The noise discriminator, implemented in the edge detector circuit, can be selected or bypassed by selecting the proper resistor value using the settings at LOS/SDSEL pin. Refer to the "Truth Table for SD/LOS select and Noise Discriminator function" found on page 3 for more detailed information. ## **Timing Diagrams** a) No Manual RESET and /AUTORESET Tied HIGH (Noise Discriminator OFF) b) No Manual RESET and /AUTORESET Tied HIGH (Noise Discriminator ON) c) No Manual RESET and /AUTORESET Tied LOW (Noise Discriminator OFF) d) No Manual RESET and /AUTORESET Tied LOW (Noise Discriminator ON) e) Manual RESET and /AUTORESET Tied HIGH or LOW (Noise Discriminator OFF) f) Manual RESET and /AUTORESET Tied HIGH or LOW (Noise Discriminator ON) # **Timing Diagrams (Continued)** g) Manual RESET Pulse and /AUTORESET Tied LOW (Noise Discriminator OFF) h) Manual RESET Pulse and /AUTORESET Tied LOW (Noise Discriminator ON) # **Input Signal Amplitude** Figure 1. VIS (single ended) and VID (differential) Definition # **Simplified Circuit Diagrams** Figure 2. Simplified Input Structure Figure 3b. Simplified Output Structure with DC-Coupled Termination Figure 5. Simplified LOS/SD<sub>LVL</sub> Setting Circuit Figure 3a. Simplified Output Structure with AC-Coupled Termination Figure 4. Simplified LOS/SD Output Structure ### **Package Information** TOP VIEW SIDE VIEW NUTE - ALL DIMENSIONS ARE IN MULLIMETERS. MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. - PIN #1 ID ON TOP WILL BE LASER/INK MARKED. - APPLIED ONLY FOR TERMINALS. - APPLIED FOR EXPOSED PAD AND TERMINALS. 16-Pin QFN (QFN-16) #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2011 Micrel, Incorporated.