

## Precision Single Digitally Controlled Potentiometer (XDCP™)

Data Sheet April 15, 2010 FN6912.1

# Low Noise, Low Power, I<sup>2</sup>C<sup>™</sup> Bus, 128 Taps

The digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wiper is controlled by the user through the  $I^2C$  bus interface. The potentiometer has an associated volatile Wiper Register (WR) and a non-volatile Initial Value Register (IVR) that can be directly written to and read by the user. The contents of the WR control the position of the wiper. At power up, the device recalls the contents of the DCP's IVR to the WR.

The highly precise ISL22317 features a low end-to-end temperature coefficient of TC\_Ref ±10ppm/°C and precise resistance selection. It maintains less than ±1% typical variance from the ideal resistance at each wiper position providing 99% accuracy of selected resistance value. This highly accurate DCP eliminates the need for complex algorithms to guarantee precision. The ISL22317 allows the user to dial in an accurate resistance and the EEPROM memory stores the set value for life, or until changed by the user.

An external 0.5% or better reference resistor must be attached to the ISL22317. The ISL22317 will mirror both the precise resistance and temperature coefficient of the external resistor.

The DCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

> ISL22317 (10 LD TDFN)

## **Pinout**

# TOP VIEW SCL 1) (----) (i) VCC SDA 2) | (9 RH A1 3) | (8 RW REF\_A 4) | (7 RL REF\_B 5) ---- (6 GND

#### Features

- · Precision Digitally Controlled Potentiometer
  - 99% Typical Accuracy Of Resistance Over Operational Conditions
  - Zero-Compensated Wiper Resistance
- Integrated Digitally Controlled Potentiometer
  - 128-Tap Positions
  - I<sup>2</sup>C Serial Interface
  - Pin Selectable Slave Address
  - $10k\Omega$ ,  $50k\Omega$  and  $100k\Omega$ Total Resistance
  - Monotonic Over-Temperature
  - Non-Volatile EEPROM Storage of Wiper Position
  - 0 to VCC Terminal Voltage
- · Single 2.7V to 5.5V Supply
- High Reliability
  - 50 Years Retention @ ≤ +55°C
  - 15 Years Retention @ +125°C
  - 1,000,000 Cycles Endurance
- 3mmx3mm Thin DFN Package 0.75mm Max Thickness, 0.65mm Pitch
- · Pb-Free (RoHS Compliant)

### **Applications**

- Setting Precise Current Values for DC Margining and Backlight Control
- Replaces Complex Compensation Circuitry That Stores Values in Look-up Tables Needed for Precise Resistor Setting
- Setting Precise Resistance Values for Test and Measurement Circuits
- · Adjust Specific Resistances in Analog Circuits
- · Precise Calibration and Fine Tune-Up

## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | RESISTANCE OPTION ( $k\Omega$ ) | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG.# |
|--------------------------------|-----------------|---------------------------------|---------------------|----------------------|---------------|
| ISL22317TFRTZ                  | 317T            | 100                             | -40 to +125         | 10 Ld TDFN           | L10.3x3B      |
| ISL22317UFRTZ                  | 317U            | 50                              | -40 to +125         | 10 Ld TDFN           | L10.3x3B      |
| ISL22317WFRTZ                  | 317W            | 10                              | -40 to +125         | 10 Ld TDFN           | L10.3x3B      |

#### NOTES:

- 1. Add "-TK" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
  tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
  Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for <a href="ISL22317">ISL22317</a>. For more information on MSL please see techbrief <a href="IB363">TB363</a>.

## **Block Diagram**



#### **Pinout**



2

## Pin Descriptions

| TDFN<br>PIN# | SYMBOL | DESCRIPTION                                                   |
|--------------|--------|---------------------------------------------------------------|
| 1            | SCL    | Open drain I <sup>2</sup> C interface clock input             |
| 2            | SDA    | Open drain Serial data I/O for the I <sup>2</sup> C interface |
| 3            | A1     | Device address input for the I <sup>2</sup> C interface       |
| 4            | REF_A  | Terminal A for an external reference resistor                 |
| 5            | REF_B  | Terminal B for an external reference resistor                 |
| 6            | GND    | Device ground pin                                             |
| 7            | RL     | "Low" terminal of DCP                                         |
| 8            | RW     | "Wiper" terminal of DCP                                       |
| 9            | RH     | "High" terminal of DCP                                        |
| 10           | VCC    | Power supply pin                                              |
|              | EPAD*  | Exposed Die Pad internally connected to GND                   |

\*PCB thermal land for QFN/TDFN EPAD should be connected to GND plane or left floating. For more information refer to http://www.intersil.com/data/tb/TB389.pdf

FN6912.1 April 15, 2010

## **Absolute Maximum Ratings**

| Voltage at any Digital Interface Pin              |
|---------------------------------------------------|
| with respect to GND0.3V to V <sub>CC</sub> + 0.3V |
| V <sub>CC</sub>                                   |
| Voltage at any DCP Pin with respect to GND        |
| l <sub>W</sub> (10s)                              |
| Latchup (Note 6) Class II, Level B at +125°C      |
| ESD                                               |
| Human Body Model                                  |
| Machine Model 500V                                |

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 4, 5) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------|------------------------|------------------------|
| 10 Lead TDFN                             | 44                     | 3                      |
| Storage Temperature                      | 65°                    | °C to +150°C           |
| Maximum Junction Temperature (Plastic F  | Package)               | +150°C                 |
| Pb-Free Reflow Profile                   |                        | ee link below          |
| http://www.intersil.com/pbfree/Pb-FreeR  | <u>Reflow.asp</u>      |                        |

## **Recommended Operating Conditions**

| 40°C to +125°C                 |
|--------------------------------|
| 2.7V to 5.5V                   |
| 1V to V <sub>CC</sub> - 0.3V   |
| 0.3V to V <sub>CC</sub> - 0.3V |
|                                |
| ±3.0mA                         |
|                                |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{\mbox{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 6. Jedec Class II pulse conditions and failure criterion used. Level B exceptions is using a minimum negative pulse of -0.8V on the A1 pin.

## **Analog Specifications** Over recommended operating conditions unless otherwise stated.

| SYMBOL              | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                     | MIN<br>(Note 22)    | TYP<br>(Note 7) | MAX<br>(Note 22)      | UNIT            |
|---------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----------------------|-----------------|
| R <sub>TOTAL</sub>  | RH to RL Resistance                          | W option                                                                                                                                                            |                     | 10              |                       | kΩ              |
|                     |                                              | U option                                                                                                                                                            |                     | 50              |                       | kΩ              |
|                     |                                              | T option                                                                                                                                                            |                     | 100             |                       | kΩ              |
|                     | RH to RL Resistance Tolerance                | U and T options                                                                                                                                                     | -3                  | ±1              | +3                    | %               |
|                     |                                              | W option                                                                                                                                                            | -4                  | ±1              | +4                    | %               |
|                     | End-to-End Temperature Coefficient           | All options, match external reference TCr                                                                                                                           |                     | TCref<br>±10    |                       | ppm/°C          |
| V <sub>RH</sub>     | DCP High Terminal Voltage                    | V <sub>RH</sub> to GND                                                                                                                                              | V <sub>RL</sub> + 1 |                 | V <sub>CC</sub> - 0.3 | V               |
| V <sub>RL</sub>     | DCP Low Terminal Voltage                     | V <sub>RL</sub> to GND                                                                                                                                              | 0                   |                 | V <sub>CC</sub> - 1V  | V               |
| R <sub>W</sub>      | Wiper Resistance                             | Precision On, RH - floating, V <sub>RL</sub> = 0V, force I <sub>W</sub> current to wiper, I <sub>W</sub> = (V <sub>CC</sub> - V <sub>RL</sub> )/R <sub>TOTAL</sub>  |                     | 0               |                       | Ω               |
|                     |                                              | Precision Off, RH - floating, V <sub>RL</sub> = 0V, force I <sub>W</sub> current to wiper, I <sub>W</sub> = (V <sub>CC</sub> - V <sub>RL</sub> )/R <sub>TOTAL</sub> |                     | 70              |                       | Ω               |
| R <sub>REF</sub>    | External Reference Resistor                  | for W option, 0.5%                                                                                                                                                  |                     | 10              |                       | kΩ              |
|                     |                                              | for U option, 0.5%                                                                                                                                                  |                     | 50              |                       | kΩ              |
|                     |                                              | for T option, 0.5%                                                                                                                                                  |                     | 50              |                       | kΩ              |
| I <sub>LkgDCP</sub> | Leakage on DCP Pins                          | Voltage at pin from GND to V <sub>CC</sub>                                                                                                                          |                     | 0.1             | 0.5                   | μA              |
| VOLTAGE DIV         | /IDER MODE (0V @ RL; V <sub>CC</sub> -0.3V @ | RH; measured at RW, unloaded)                                                                                                                                       |                     |                 |                       |                 |
| INL<br>(Note 12)    | Integral Non-linearity                       | W, U or T option<br>V <sub>RL</sub> + 0.3V < V <sub>RW</sub> < V <sub>CC</sub> - 0.3V                                                                               | -0.5                | ±0.1            | 0.5                   | LSB<br>(Note 8) |
| DNL<br>(Note 11)    | Differential Non-linearity                   | W, U or T option<br>V <sub>RL</sub> + 0.3V < V <sub>RW</sub> < V <sub>CC</sub> - 0.3V                                                                               | -0.5                | ±0.1            | 0.5                   | LSB<br>(Note 8) |

# Analog Specifications Over recommended operating conditions unless otherwise stated. (Continued)

| SYMBOL                         | PARAMETER                           | TEST CONDITIONS                                                                 | MIN<br>(Note 22) | TYP<br>(Note 7) | MAX<br>(Note 22) | UNIT            |
|--------------------------------|-------------------------------------|---------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|
| ZSerror<br>(Note 9)            | Zero-scale Error                    | W, U or T option<br>V <sub>RL</sub> < V <sub>RW</sub> < V <sub>RL</sub> + 0.3V  |                  | 0.5             | 2                | LSB<br>(Note 8) |
| FSerror<br>(Note 10)           | Full-scale Error                    | W, U or T option<br>V <sub>CC</sub> - 0.3V < V <sub>RW</sub> < V <sub>CC</sub>  | -2               | -0.5            |                  | LSB<br>(Note 8) |
| TC <sub>V</sub> (Notes 13, 19) | Ratiometric Temperature Coefficient | Match to external Rref, DCP register set between 15 hex and 7F hex              |                  | TCref<br>±10    |                  | ppm/°C          |
| f <sub>cutoff</sub>            | -3dB Cut Off Frequency              | Wiper at midpoint (40hex) W option (10k)                                        |                  | 1               |                  | kHz             |
| (Note 19)                      |                                     | Wiper at midpoint (40hex) U option (50k)                                        |                  | 1               |                  | kHz             |
|                                |                                     | Wiper at midpoint (40hex) T option (100k)                                       |                  | 1               |                  | kHz             |
| RESISTOR MO                    | DDE (Measurements between RW and I  | RL with RH not connected)                                                       |                  |                 | !                |                 |
| RINL<br>(Note 17)              | Integral Non-linearity              | W, U or T option Current forced to the wiper IW = (VCC - VRL)/RTOTAL (Note 20)  | -3               | ±1              | 3                | MI<br>(Note 14) |
| RDNL<br>(Note 16)              | Differential Non-linearity          | W, U or T option Current forced to the wiper IW = (VCC - VRL)/RTOTAL (Note 20)  | -3               | ±1              | 3                | MI<br>(Note 14) |
| Roffset<br>(Note 15)           | Offset                              | W, U or T option, wiper is out of recommended operation conditions              | 0                | 1               | 2                | MI<br>(Note 14) |
| TC <sub>R</sub> (Notes 18, 19) | Resistance Temperature Coefficient  | Match to external Rref, DCP register set between 15 hex and 7F hex, all options |                  | TCref<br>±10    |                  | ppm/°C          |

# **Operating Specifications** Over the recommended operating conditions unless otherwise specified.

| SYMBOL                            | PARAMETER                                                | TEST CONDITIONS                                                                                                       | MIN<br>(Note 22) | TYP<br>(Note 7) | MAX<br>(Note 22) | UNIT |
|-----------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|------|
| I <sub>CC1</sub>                  | V <sub>CC</sub> Supply Current (volatile write/read)     | V <sub>CC</sub> = +5.5V, f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states) |                  | 0.6             | 1.2              | mA   |
|                                   |                                                          | $V_{CC}$ = +2.7V, $f_{SCL}$ = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states), 10k          |                  | 0.35            | 0.9              | mA   |
| I <sub>CC2</sub>                  | V <sub>CC</sub> Supply Current (non-volatile write/read) | V <sub>CC</sub> = +5.5V, f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states) |                  | 1.75            | 2.5              | mA   |
|                                   |                                                          | V <sub>CC</sub> = +2.7V, f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, active, read and write states) |                  | 1.0             | 1.8              | mA   |
| I <sub>SB</sub>                   | V <sub>CC</sub> Current (Standby)                        | V <sub>CC</sub> = +5.5V @ +125°C, I <sup>2</sup> C interface in standby state                                         |                  | 0.5             | 1.0              | mA   |
|                                   |                                                          | V <sub>CC</sub> = +2.7V @ +125°C, I <sup>2</sup> C interface in standby state, 10k                                    |                  | 0.3             | 0.75             | mA   |
| I <sub>SD</sub>                   | V <sub>CC</sub> Current (Shutdown)                       | V <sub>CC</sub> = +5.5V @ +125°C, I <sup>2</sup> C interface in standby state                                         |                  | 0.5             | 1.5              | μΑ   |
| I <sub>LkgDig</sub>               | Leakage Current, at Pins REF_A, REF_B, A1, SDA, and SCL  | Voltage at pin from GND to V <sub>CC</sub>                                                                            | -0.25            |                 | 0.25             | μΑ   |
| t <sub>DCP</sub><br>(Note 19)     | DCP Wiper Response Time                                  | SCL falling edge of last bit of DCP data byte to wiper new position                                                   |                  | 150             |                  | μs   |
| t <sub>ShdnRec</sub><br>(Note 19) | DCP Recall Time from Shutdown Mode                       | SCL falling edge of last bit of ACR data byte to wiper stored position and RH connection                              |                  | 150             |                  | μs   |
| Vpor                              | Power-on Recall Voltage                                  | Minimum V <sub>CC</sub> at which memory recall occurs                                                                 |                  |                 | 2.6              | V    |
| VCC Ramp                          | V <sub>CC</sub> Ramp Rate                                |                                                                                                                       | 0.2              |                 | 50               | V/ms |

# **Operating Specifications** Over the recommended operating conditions unless otherwise specified. (Continued)

| SYMBOL                       | PARAMETER                                                        | TEST CONDITIONS                                                                                                                          | MIN<br>(Note 22)     | TYP<br>(Note 7) | MAX<br>(Note 22)    | UNIT   |
|------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|---------------------|--------|
| t <sub>D</sub>               | Power-up Delay                                                   | V <sub>CC</sub> above Vpor, to DCP Initial Value<br>Register recall completed, and I <sup>2</sup> C Interface<br>in standby state        |                      |                 | 1                   | ms     |
| EEPROM SE                    | PECIFICATION                                                     |                                                                                                                                          |                      |                 |                     |        |
|                              | EEPROM Endurance                                                 |                                                                                                                                          | 1,000,000            |                 |                     | Cycles |
|                              | EEPROM Retention                                                 | Temperature T ≤ +55°C                                                                                                                    | 50                   |                 |                     | Years  |
|                              |                                                                  | Temperature T ≤ +125°C                                                                                                                   | 15                   |                 |                     | Years  |
| t <sub>WC</sub><br>(Note 21) | Non-volatile Write Cycle Time                                    |                                                                                                                                          |                      | 12              | 20                  | ms     |
| SERIAL INT                   | ERFACE SPECS                                                     |                                                                                                                                          |                      |                 |                     |        |
| V <sub>IL</sub>              | A1, A0, SDA, and SCL Input Buffer LOW Voltage                    |                                                                                                                                          |                      |                 | 0.3*V <sub>CC</sub> | V      |
| V <sub>IH</sub>              | A1, A0, SDA, and SCL Input Buffer<br>HIGH Voltage                |                                                                                                                                          | 0.7*V <sub>CC</sub>  |                 |                     | V      |
| Hysteresis<br>(Note 19)      | SDA and SCL Input Buffer Hysteresis                              |                                                                                                                                          | 0.05*V <sub>CC</sub> |                 |                     | V      |
| V <sub>OL</sub><br>(Note 19) | SDA Output Buffer LOW Voltage,<br>Sinking 4mA                    |                                                                                                                                          | 0                    |                 | 0.4                 | V      |
| Cpin<br>(Note 19)            | A1, A0, SDA, and SCL Pin<br>Capacitance                          |                                                                                                                                          |                      |                 | 10                  | pF     |
| f <sub>SCL</sub>             | SCL Frequency                                                    |                                                                                                                                          |                      |                 | 400                 | kHz    |
| t <sub>sp</sub>              | Pulse Width Suppression Time at SDA and SCL Inputs               | Any pulse narrower than the max spec is suppressed                                                                                       |                      |                 | 50                  | ns     |
| t <sub>AA</sub>              | SCL Falling Edge to SDA Output Data Valid                        | SCL falling edge crossing 30% of V $_{\rm CC}$ , until SDA exits the 30% to 70% of V $_{\rm CC}$ window                                  |                      |                 | 900                 | ns     |
| t <sub>BUF</sub>             | Time the Bus must be Free Before the Start of a New Transmission | SDA crossing 70% of V <sub>CC</sub> during a STOP condition, to SDA crossing 70% of V <sub>CC</sub> during the following START condition | 1300                 |                 |                     | ns     |
| t <sub>LOW</sub>             | Clock LOW Time                                                   | Measured at the 30% of V <sub>CC</sub> crossing                                                                                          | 1300                 |                 |                     | ns     |
| t <sub>HIGH</sub>            | Clock HIGH Time                                                  | Measured at the 70% of V <sub>CC</sub> crossing                                                                                          | 600                  |                 |                     | ns     |
| t <sub>SU:STA</sub>          | START Condition Setup Time                                       | SCL rising edge to SDA falling edge; both crossing 70% of V <sub>CC</sub>                                                                | 600                  |                 |                     | ns     |
| t <sub>HD:STA</sub>          | START Condition Hold Time                                        | From SDA falling edge crossing 30% of $\rm V_{CC}$ to SCL falling edge crossing 70% of $\rm V_{CC}$                                      | 600                  |                 |                     | ns     |
| t <sub>SU:DAT</sub>          | Input Data Setup Time                                            | From SDA exiting the 30% to 70% of $V_{CC}$ window, to SCL rising edge crossing 30% of $V_{CC}$                                          | 100                  |                 |                     | ns     |
| t <sub>HD:DAT</sub>          | Input Data Hold Time                                             | From SCL falling edge crossing 70% of $\rm V_{CC}$ to SDA entering the 30% to 70% of $\rm V_{CC}$ window                                 | 0                    |                 |                     | ns     |
| t <sub>SU:STO</sub>          | STOP Condition Setup Time                                        | From SCL rising edge crossing 70% of $\rm V_{CC}$ , to SDA rising edge crossing 30% of $\rm V_{CC}$                                      | 600                  |                 |                     | ns     |
| t <sub>HD:STO</sub>          | STOP Condition Hold Time for Read, or Volatile Only Write        | From SDA rising edge to SCL falling edge; both crossing 70% of V <sub>CC</sub>                                                           | 1300                 |                 |                     | ns     |
| t <sub>DH</sub>              | Output Data Hold Time                                            | From SCL falling edge crossing 30% of $\rm V_{CC}$ , until SDA enters the 30% to 70% of $\rm V_{CC}$ window                              | 0                    |                 |                     | ns     |

<u>intersil</u>

5

#### Operating Specifications Over the recommended operating conditions unless otherwise specified. (Continued)

| SYMBOL                      | PARAMETER                                    | TEST CONDITIONS                                                                                                                                               | MIN<br>(Note 22) | TYP<br>(Note 7) | MAX<br>(Note 22) | UNIT |
|-----------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|------|
| t <sub>R</sub><br>(Note 19) | SDA and SCL Rise Time                        | From 30% to 70% of V <sub>CC</sub>                                                                                                                            | 20 +<br>0.1*Cb   |                 | 250              | ns   |
| t <sub>F</sub><br>(Note 19) | SDA and SCL Fall Time                        | From 70% to 30% of V <sub>CC</sub>                                                                                                                            | 20 +<br>0.1*Cb   |                 | 250              | ns   |
| Cb<br>(Note 19)             | Capacitive Loading of SDA or SCL             | Total on-chip and off-chip                                                                                                                                    | 10               |                 | 400              | pF   |
| Rpu<br>(Note 19)            | SDA and SCL Bus Pull-up Resistor<br>Off-chip | Maximum is determined by $t_R$ and $t_F$<br>For Cb = 400pF, max is about $2k\Omega \sim 2.5k\Omega$<br>For Cb = 40pF, max is about $15k\Omega \sim 20k\Omega$ | 1                |                 |                  | kΩ   |
| t <sub>SU:A</sub>           | A1 Setup Time                                | Before START condition                                                                                                                                        | 600              |                 |                  | ns   |
| t <sub>HD:A</sub>           | A1 Hold Time                                 | After STOP condition                                                                                                                                          | 600              |                 |                  | ns   |

#### NOTES:

- 7. Typical values are for  $T_A = +25^{\circ}C$  and 3.3V supply voltage.
- 8. LSB: [V(R<sub>W</sub>)<sub>127</sub> V(R<sub>W</sub>)<sub>0</sub>]/127. V(R<sub>W</sub>)<sub>127</sub> and V(R<sub>W</sub>)<sub>0</sub> are V(R<sub>W</sub>) for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 9.  $ZS_{FRROR} = V(RW)_0/LSB$ .
- 10.  $FS_{error} = [V(RW)_{127} V_{CC}]/LSB$ .
- 11. DNL =  $[V(RW)_i V(RW)_{i-1}]/LSB-1$ , for i = 1 to 127, where i is the DCP register setting.
- 12. INL = [V(RW)<sub>i</sub> i LSB V(RW)<sub>0</sub>]/LSB for i = 1 to 127

  13.  $TC_{V} = \frac{Max(V(RW)_{i}) Min(V(RW)_{i})}{[Max(V(RW)_{i}) + Min(V(RW)_{i})]/2} \times \frac{10^{6}}{+165^{\circ}C} \text{ for i = 15 to 127 decimal, T = -40^{\circ}C to +125^{\circ}C. Max() is the maximum value of the wiper voltage over the temperature range.}$
- 14. MI =  $|RW_{127} RW_0|/127$ . MI is a minimum increment.  $RW_{127}$  and  $RW_0$  are the measured resistances for the DCP register set to 7F hex and 00 hex respectively.
- 15. R<sub>OFFSET</sub> = RW<sub>0</sub>/MI, when measuring between RW and RL.
- 16.  $R_{DNI} = (RW_i RW_{i-1})/MI 1$ , for i = 1 to 127.
- 17.  $R_{INL} = [RW_i (MI \cdot i) RW_0]/MI$ , for i = 1 to 127.
- 19. Limits should be considered typical and are not production tested.
- 20. In rheostat mode, if a current is injected into the RW terminal, the magnitude of the current should be such that the developed potential difference between RW and RL terminals is at least 300mV, even at the minimum wiper setting. This ensures that the recommended operating condition of V(RW) ≥ V(RL) + 0.3V is satisfied and the part operates in its most accurate resistance. Minimum and Maximum wiper setting can be calculated as follow, MIN code = (0.3V\*127)/(Iw\*Rtotal), Max code =  $[(V_{CC} - 0.3V)*127]/(Iw*R_{TOTAL})$ .
- 21. t<sub>WC</sub> is the time from a valid STOP condition at the end of a Write sequence of I<sup>2</sup>C serial interface, to the end of the self-timed internal non-volatile write cycle.
- 22. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## SDA vs SCL Timing



intersil FN6912.1 April 15, 2010

6

## A1 Pin Timing



# **Typical Performance Curves**



FIGURE 1. RESISTANCE ERROR vs TAP POSITION [I(RW) =  $V_{CC}/R_{TOTAL}$ ] FOR 100k $\Omega$  (T)



FIGURE 2. RESISTANCE ERROR vs TAP POSITION [I(RW) =  $V_{CC}/R_{TOTAL}$ ] FOR  $10k\Omega$  (W)



FIGURE 3. INL vs TAP POSITION IN RHEOSTAT MODE FOR 100k $\Omega$  (T)



FIGURE 4. INL vs TAP POSITION IN RHEOSTAT MODE FOR  $10k\Omega$  (W)

# Typical Performance Curves (Continued)



FIGURE 5. DNL vs TAP POSITION IN RHEOSTAT MODE FOR 100k $\Omega$  (T)



FIGURE 6. DNL vs TAP POSITION IN RHEOSTAT MODE FOR  $10k\Omega \ (W)$ 



FIGURE 7.  $\text{R}_{\text{TOTAL}}$  ERROR vs TEMPERATURE FOR 100k $\Omega$  (T)



FIGURE 8. R  $_{\mbox{TOTAL}}$  ERROR vs TEMPERATURE FOR 10k  $\!\Omega$  (W)



FIGURE 9. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR  $100 \mathrm{k}\Omega$  (T)



FIGURE 10. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)

FN6912.1 April 15, 2010

## Typical Performance Curves (Continued)



FIGURE 11. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 100k $\Omega$  (T)



FIGURE 12. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)



FIGURE 13. ZS<sub>ERROR</sub> vs TEMPERATURE FOR 100k $\Omega$  (T)



FIGURE 14. ZS<sub>ERROR</sub> vs TEMPERATURE FOR  $10k\Omega$  (W)



FIGURE 15. FS\_{ERROR} vs TEMPERATURE FOR 100k $\!\Omega$  (T)



FIGURE 16. FS\_{ERROR} vs TEMPERATURE FOR 10k $\!\Omega$  (W)

intersil FN6912.1 April 15, 2010

9

40

## Typical Performance Curves (Continued)



FIGURE 17. TC FOR RHEOSTAT MODE (10k/50k/100k) IN ppm [R<sub>REF</sub> 2ppm/°C]



IN ppm [R<sub>REF</sub> 10ppm/°C]



FIGURE 19. STANDBY ICC vs TEMPERATURE



FIGURE 20. WIPER RESISTANCE vs TAP POSITION WHEN PRECISION IS OFF

## Pin Description

#### Potentiometers Pins

#### **RH AND RL**

The high (RH) and low (RL) terminals of the ISL22317 are equivalent to the fixed terminals of a mechanical potentiometer. RH and RL are referenced to the relative position of the wiper and the voltage potential on the terminals. With WR set to 127 decimal, the wiper will be closest to RH. With the WR set to 0, the wiper is closest to RL. The voltage potential on the RH terminal must be higher than voltage potential on RL terminal.

#### RW

RW is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WR register.

#### REF A, REF B

REF A and REF B are pins to connect an external resistor. If application is required to connect RL terminal to GND, then the REF B pin should also be connected to GND.

10

Warning! Do not connect REF A to GND under any circumstances. That may damage the ISL22317.

#### Bus Interface Pins

#### SERIAL DATA INPUT/OUTPUT (SDA)

The SDA is a bidirectional serial data input/output pin for I<sup>2</sup>C interface. It receives device address, operation code, wiper address and data from an I<sup>2</sup>C external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock.

SDA requires an external pull-up resistor, since it is an open drain input/output.

#### **SERIAL CLOCK (SCL)**

This input is the serial clock of the I<sup>2</sup>C serial interface.

#### **DEVICE ADDRESS (A1)**

The address input is used to set the A1 bit of the 7-bit I<sup>2</sup>C interface slave address, see Table 4. A match in the slave address serial data stream must match with the Address input pins in order to initiate communication with the

ISL22317. A maximum of two ISL22317 devices may occupy the I<sup>2</sup>C serial bus with addresses 50h and 54h.

## Principles of Operation

The ISL22317 is an integrated circuit incorporating one DCP with its associated registers, non-volatile memory and an I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometer and memory. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor, is an electronic switch that transfers the potential at that point to the wiper.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions.

When the device is powered down, the last value stored in IVR will be maintained in the non-volatile memory. When power is restored, the contents of the IVR is recalled and loaded into the WR to set the wiper to the initial value.

#### **DCP Description**

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL pins). The RW pin of the DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by a 7-bit volatile Wiper Register (WR). When the WR of a DCP contains all zeroes (WR<6:0>: 00h), its wiper terminal (RW) is closest to its "Low" terminal (RL). When the WR register of a DCP contains all ones (WR<6:0>: 7Fh), its wiper terminal (RW) is closest to its "High" terminal (RH). As the value of the WR increases from all zeroes (0) to all ones (127 decimal), the wiper moves monotonically from the position closest to RL to the closest to RH.

While the ISL22317 is being powered up, the WR is reset to 40h (64 decimal), which locates RW roughly at the center between RL and RH. After the power supply voltage becomes large enough for reliable non-volatile memory reading, the WR will be reload with the value stored in a non-volatile Initial Value Register (IVR).

The WR and IVR can be read or written to directly using the I<sup>2</sup>C serial interface as described in the following sections.

### **Memory Description**

The ISL22317 contains one non-volatile 8-bit Initial Value Register (IVR), one 8-bit non-volatile Mode Select Register (MSR), and two volatile 8-bit registers: Wiper Register (WR) and Access Control Register (ACR). Memory map of ISL22317 is in Table 1. The non-volatile register (IVR) at address 0, contains initial wiper position and the volatile register (WR) contains current wiper position.

**TABLE 1. MEMORY MAP** 

| ADDRESS<br>(hex) | NON-VOLATILE         | VOLATILE |
|------------------|----------------------|----------|
| 2                | NA                   | ACR      |
| 1                | Mode Select Register | NA       |
| 0                | IVR                  | WR       |

The non-volatile IVR and volatile WR registers are accessible with the same address 0.

The ISL22317 is pre-programed with 40h in the IVR.

The Access Control Register (ACR) at address 2 contains information and control bits described below in Table 2.

The VOL bit (ACR<7>) determines whether the access is to wiper registers WR or initial value registers IVR.

TABLE 2. ACCESS CONTROL REGISTER (ACR)

| VOL   | SHDN | WIP | 0 | 0 | 0 | 0 | 0     |
|-------|------|-----|---|---|---|---|-------|
| (MSB) |      |     |   |   |   |   | (LSB) |

If VOL bit is 0, the non-volatile IVR register is accessible. If VOL bit is 1, only the volatile WR is accessible. Note, value is written to IVR register also is written to the WR. The default value of this bit is 0.

The SHDN bit (ACR<6>) disables or enables Shutdown mode. When this bit is 0, DCP is in Shutdown mode. Default value of SHDN bit is 1.

The WIP bit (ACR<5>) is read only bit. It indicates that non-volatile write operation is in progress. It is impossible to write to the WR or ACR while WIP bit is 1.

The Mode Select Bit in Mode Select Register (MSR<7>) at address 1 allows selection of Rheostat or Voltage Divider Mode, see Table 3.

TABLE 3. MODE SELECT REGISTER (MSR)

|   | Mode<br>Select | Precision<br>Off | х | х | х | х | х | х     |
|---|----------------|------------------|---|---|---|---|---|-------|
| _ | (MSB)          |                  |   |   |   |   |   | (LSB) |

When this bit is 0, DCP is in two-terminal Rheostat Mode. In Rheostat Mode, the RH pin should be left unconnected and DCP can be used as variable resistor between RW and RL pins.

When this bit is 1, DCP is in three-terminal Voltage Divider Mode. In Voltage Divider Mode, signal is applied between RH and RL terminals. Total resistance between RH and RL terminals is precisely matched to external reference resistor. Refer to reference resistor value in "Analog Specifications" Table on page 3.

Default value of Mode Select Bit is 0.

The Precision Off bit (MSR<6>) allows the user to turn off the matching mechanism and use the device as a regular,

non-precision DCP by setting this bit to 1. Default value of the Precision Off bit is 0, i.e. matching to external resistor is ON.

Note, if the external resistor between REF\_A/REF\_B is not populated, the DCP will work as a normal DCP without giving 99% precision and with ~40% higher value of the resistance. It is highly recommended to use the bit option (MSR<6>) to turn OFF the precision mode first and then removing the external resistor.

All other bits MSR<5:0> are reserved and cannot be written. Any value read from these bits should be ignored.

## I<sup>2</sup>C Serial Interface

The ISL22317 supports an I<sup>2</sup>C bi-directional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL22317 operates as a slave device in all applications.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first.

#### **Protocol Conventions**

Data states on the SDA line must change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see Figure 21). On power-up of the ISL22317, the SDA pin is in the input mode.

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL22317 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see Figure 21). A START condition is ignored during the power-up of the device.

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (see Figure 21). A STOP condition at the end of a read operation, or at the end of a write operation, places the device in its standby mode.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see Figure 22).

The ISL22317 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL22317 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation

A valid Identification Byte contains 01010 as the five MSBs, and the following bit matching the logic value present at pin A1. The LSB is the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation (See Table 4).

**TABLE 4. IDENTIFICATION BYTE FORMAT** 

Logic value at pin A1





FIGURE 21. VALID DATA CHANGES, START, AND STOP CONDITIONS



FIGURE 22. ACKNOWLEDGE RESPONSE FROM RECEIVER



FIGURE 23. BYTE WRITE SEQUENCE



FIGURE 24. READ SEQUENCE

#### Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL22317 responds with an ACK. At this time, the device enters its standby state (see Figure 23). The non-volatile write cycle starts after a STOP condition is determined and requires up to 20ms delay for the next non-volatile write.

#### **Read Operation**

A Read operation consists of a three byte instruction followed by one or more Data Bytes (see Figure 24). The master initiates the operation issuing the following sequence: a START, the Identification byte with the  $R/\overline{W}$  bit

set to "0", an Address Byte, a second START, and a second Identification byte with the  $R/\overline{W}$  bit set to "1". After each of the three bytes, the ISL22317 responds with an ACK. Then the ISL22317 transmits Data Bytes as long as the master responds with an ACK during the SCL cycle following the eighth bit of each byte. The master terminates the read operation (issuing a  $\overline{ACK}$  and STOP condition) following the last bit of the last Data Byte (see Figure 24).

In order to read back the non-volatile IVR, it is recommended that the application reads the ACR first to verify the WIP bit is 0. If the WIP bit (ACR[5]) is not 0, the host should repeat its reading sequence again.

#### **Rheostat Mode Configuration**

When DCP is used as a two-terminal variable resistor, the RH terminal should be left unconnected and MSR<7> is 0. Resistance between RW and RL terminal can be calculated by Equation 1:

$$Ri = \frac{Rtotal}{127} \times i$$
 (EQ. 1)

Where *i* is a decimal code from 0 to 127. Note, that resistance accuracy will decrease at the lowest and the highest taps, where voltage drops < 0.3V. In other words, a minimum and maximum decimal code at which the DCP resistance not exceed 3% precision is as shown in Equations 2 and 3:

$$i(min) = \frac{0.3 \times 127}{lwiper \times Rtotal}$$
 (EQ. 2)

$$i(max) = \frac{(Vcc - 0.3) \times 127}{Iwiper \times Rtotal}$$
 (EQ. 3)

Where *lwiper* is a current going through the wiper terminal.

#### Voltage Divider Mode Configuration

In Voltage Divider Mode, voltage or signal is applied between RH and RL terminals and MSR<7> is 1. A potential at RH terminal must be higher than at RL terminal at any time. Total resistance between RH and RL terminal is fixed and matched to external reference resistor. Voltage on the wiper terminal RW can be calculated by Equation 4:

$$Vrw(i) = \frac{Vrh - Vrl}{127} \times i$$
 (EQ. 4)

Where i is a decimal code from 0 to 127. Note, that the wiper voltage accuracy will decrease at the lowest and the highest taps, where it is less than 0.3V from ground or from  $V_{CC}$  respectively.

#### **Applications Information**

In order to get better accuracy in applications where RL pin is connected to GND, it is highly recommended that REF\_B pin is also connected to GND.

The coupling capacitors of  $1\mu F$  and  $0.1\mu F$  should be placed close to VCC pin.

## Revision History

| DATE    | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4/6/10  | FN6912.1 | Page 10 description of Pin A1 references Table 3 changed to Table 4. Page 5, tHD:DAT parameter test condition,"From SCL rising edge" changed to "From SCL falling edge" Added MSL note to ordering information. Replaced POD to recent version with following changes: 1. Removed mention of "b" from Note 4 since "b" does not exist on the drawing. 2. Added Note 6 callout to lead width on "Bottom View". 3. Corrected the word "indentifier" in Note 6 to read "identifier". |
| 5/26/09 | FN6912.0 | Initial Release of Datasheet. Issued FN6912 making it a Rev 0.                                                                                                                                                                                                                                                                                                                                                                                                                    |

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

# **Package Outline Drawing**

#### L10.3x3B

10 LEAD THIN DUAL FLAT PACKAGE (TDFN) WITH E-PAD Rev 2, 03/10







TYPICAL RECOMMENDED LAND PATTERN

15





#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal ± 0.05
- $\sqrt{\text{5}}$ . Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

FN6912.1 April 15, 2010