# Low Cost, Low Power Video Op Amp **AD818** **FEATURES** **Low Cost** **Excellent Video Performance** 55 MHz 0.1 dB Bandwidth (Gain = +2) 0.01% and 0.05° Differential Gain and Phase Errors High Speed 130 MHz Bandwidth (3 dB, G = +2) 100 MHz Bandwidth (3 dB, G+ = -1) 500 V/μs Slew Rate 80 ns Settling Time to 0.01% ( $V_0 = 10 \text{ V Step}$ ) **High Output Drive Capability** 50 mA Minimum Output Current **Ideal for Driving Back Terminated Cables** Flexible Power Supply Specified for Single (+5 V) and Dual ( $\pm$ 5 V to $\pm$ 15 V) **Power Supplies** Low Power: 7.5 mA Max Supply Current Available in 8-Lead SOIC and 8-Lead PDIP #### GENERAL DESCRIPTION The AD818 is a low cost video op amp optimized for use in video applications that require gains equal to or greater than +2 or -1. The AD818's low differential gain and phase errors, single supply functionality, low power, and high output drive make it ideal for cable driving applications such as video cameras and professional video equipment. With video specs like 0.1 dB flatness to 55 MHz and low differential gain and phase errors of 0.01% and 0.05°, along with 50 mA of output current, the AD818 is an excellent choice for Figure 1. Video Line Driver #### REV.D Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. #### CONNECTION DIAGRAM 8-Lead Plastic Mini-DIP (N) and SOIC (R) Packages any video application. The 130 MHz 3 dB bandwidth (G = +2) and 500 V/ms slew rate make the AD818 useful in many high speed applications including video monitors, CATV, color copiers, image scanners, and fax machines. The AD818 is fully specified for operation with a single +5 V power supply and with dual supplies from $\pm 5$ V to $\pm 15$ V. This power supply flexibility, coupled with a very low supply current of 7.5 mA and excellent ac characteristics under all power supply conditions, make the AD818 the ideal choice for many demanding yet power sensitive applications. The AD818 is a voltage feedback op amp and excels as a gain stage in high speed and video systems (gain $\geq$ 2, or gain £ -1). It achieves a settling time of 45 ns to 0.1%, with a low input offset voltage of 2 mV max. The AD818 is available in low cost, small 8-lead PDIP and SOIC packages. Figure 2. Differential Gain and Phase vs. Supply One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781.461-3113 ©2010 Analog Devices, Inc. All rights reserved. ## **AD818\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖵 View a parametric search of comparable parts. ### **EVALUATION KITS** Universal Evaluation Board for Single High Speed Operational Amplifiers ## **DOCUMENTATION** #### **Application Notes** - AN-356: User's Guide to Applying and Measuring Operational Amplifier Specifications - AN-402: Replacing Output Clamping Op Amps with Input Clamping Amps - AN-417: Fast Rail-to-Rail Operational Amplifiers Ease Design Constraints in Low Voltage High Speed Systems - AN-581: Biasing and Decoupling Op Amps in Single Supply Applications - AN-649: Using the Analog Devices Active Filter Design Tool #### **Data Sheet** AD818: Low Cost, Low Power Video Op Amp Data Sheet #### **User Guides** UG-135: Evaluation Board for Single, High Speed Operational Amplifiers (8-Lead SOIC and Exposed Paddle) ### TOOLS AND SIMULATIONS $\Box$ - · Analog Filter Wizard - · Analog Photodiode Wizard - · Power Dissipation vs Die Temp - VRMS/dBm/dBu/dBV calculators - AD818 SPICE Macro-Model ## REFERENCE MATERIALS 🖵 #### **Product Selection Guide** High Speed Amplifiers Selection Table #### **Tutorials** - MT-032: Ideal Voltage Feedback (VFB) Op Amp - MT-033: Voltage Feedback Op Amp Gain and Bandwidth - MT-047: Op Amp Noise - MT-048: Op Amp Noise Relationships: 1/f Noise, RMS Noise, and Equivalent Noise Bandwidth - MT-049: Op Amp Total Output Noise Calculations for Single-Pole System - MT-050: Op Amp Total Output Noise Calculations for Second-Order System - MT-052: Op Amp Noise Figure: Don't Be Misled - MT-056: High Speed Voltage Feedback Op Amps - MT-058: Effects of Feedback Capacitance on VFB and CFB Op Amps - MT-059: Compensating for the Effects of Input Capacitance on VFB and CFB Op Amps Used in Current-to-Voltage Converters - MT-060: Choosing Between Voltage Feedback and Current Feedback Op Amps ## DESIGN RESOURCES 🖵 - AD818 Material Declaration - · PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ## **DISCUSSIONS** View all AD818 EngineerZone Discussions. ## SAMPLE AND BUY Visit the product page to see pricing options. ## TECHNICAL SUPPORT 🖵 Submit a technical question or find your regional support number. ## DOCUMENT FEEDBACK 🖵 Submit feedback for this data sheet. ## $\begin{tabular}{ll} AD818-SPECIFICATIONS & (@T_A=25^\circ C, unless otherwise noted.) \end{tabular}$ | | | | | <b>AD818A</b> | | | |-------------------------------|----------------------------------------------------------|------------------|----------|---------------|------|-----------------------------------------| | Parameter | Conditions | $V_{S}$ | Min | Typ | Max | Unit | | DYNAMIC PERFORMANCE | | | | | | | | −3 dB Bandwidth | Gain = +2 | ±5 V | 70 | 95 | | MHz | | 3 dD Dulldwiddi | | ±15 V | 100 | 130 | | MHz | | | | | 40 | | | MHz | | | | 0 V, +5 V | | 55 | | | | | Gain = −1 | ±5 V | 50 | 70 | | MHz | | | | ±15 V | 70 | 100 | | MHz | | | | 0 V, +5 V | 30 | 50 | | MHz | | Bandwidth for 0.1 dB Flatness | Gain = +2 | ±5 V | 20 | 43 | | MHz | | | $C_C = 2 pF$ | ±15 V | 40 | 55 | | MHz | | | SC 2 P1 | 0 V, +5 V | 10 | 18 | | MHz | | | Caira = 1 | | | | | | | | Gain = -1 | ±5 V | 18 | 34 | | MHz | | | $C_C = 2 pF$ | ±15 V | 40 | 72 | | MHz | | | | 0 V, +5 V | 10 | 19 | | MHz | | Full Power Bandwidth* | $V_{OUT} = 5 V p-p$ | | | | | | | | $R_{LOAD} = 500 \text{ W}$ | ±5 V | | 25.5 | | MHz | | | $V_{OUT} = 20 \text{ V p-p}$ | | | _3.3 | | 1,111 | | | | . 1 = 37 | | 0.0 | | ) ATT_ | | o | $R_{LOAD} = 1 \text{ kW}$ | ±15 V | | 8.0 | | MHz | | Slew Rate | $R_{LOAD} = 1 \text{ kW}$ | ±5 V | 350 | 400 | | V/ms | | | Gain = −1 | ±15 V | 450 | 500 | | V/ms | | | | 0 V, +5 V | 250 | 300 | | V/ms | | Settling Time to 0.1% | -2.5 V to +2.5 V | ±5 V | | 45 | | ns | | orthing Time to 01170 | $0 \text{ V} - 10 \text{ V Step}, A_{\text{V}} = -1$ | ±15 V | | 45 | | ns | | C-+41: T: +- 0.010/ | | | | | | | | Settling Time to 0.01% | -2.5 V to +2.5 V | ±5 V | | 80 | | ns | | | 0 V-10 V Step, $A_V = -1$ | ± 15 V | | 80 | | ns | | Total Harmonic Distortion | $F_C = 1 \text{ MHz}$ | ±15 V | | 63 | | dB | | Differential Gain Error | NTSC | ±15 V | | 0.005 | 0.01 | % | | $(R_{L} = 150 \text{ W})$ | Gain = +2 | ±5 V | | 0.01 | 0.02 | % | | (14) | | 0 V, +5 V | | 0.08 | | % | | Differential Phase Error | NTSC | ±15 V | | 0.045 | 0.09 | | | | 1 | | | | | Degrees | | $(R_{\rm L} = 150 \text{ W})$ | Gain = +2 | ±5 V | | 0.06 | 0.09 | Degrees | | | | 0 V, +5 V | | 0.1 | | Degrees | | Cap Load Drive | | | | 10 | | pF | | INPUT OFFSET VOLTAGE | | ±5 V to ±15 V | | 0.5 | 2 | mV | | INTOT OTTOET VOETNOE | $T_{MIN}$ to $T_{MAX}$ | 15 V to 115 V | | 0.5 | 3 | mV | | O.60 - D.10 | 1 <sub>MIN</sub> to 1 <sub>MAX</sub> | | | 10 | ) | | | Offset Drift | | | | 10 | | mV/°C | | INPUT BIAS CURRENT | | ±5 V, ±15 V | | 3.3 | 6.6 | mA. | | | $T_{MIN}$ | | | | 10 | mA. | | | T <sub>MAX</sub> | | | | 4.4 | mA | | | - WAX | | | | | | | INPUT OFFSET CURRENT | | ±5 V, ±15 V | | 25 | 300 | nA | | | $T_{MIN}$ to $T_{MAX}$ | | | | 500 | nA | | Offset Current Drift | | | | 0.3 | | nA/°C | | | | | | | | | | OPEN-LOOP GAIN | $V_{OUT} = \pm 2.5 \text{ V}$ | ±5 V | | | | | | | $R_{LOAD} = 500 \text{ W}$ | | 3 | 5 | | V/mV | | | $T_{MIN}$ to $T_{MAX}$ | | 2 | | | V/mV | | | $R_{LOAD} = 150 \text{ W}$ | | 2 | 4 | | V/mV | | | $V_{OUT} = \pm 10 \text{ V}$ | ± 15 V | _ | • | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | 1 J V | 6 | 0 | | <b>T7</b> / <b>T7</b> | | | $R_{LOAD} = 1 \text{ kW}$ | | 6 | 9 | | V/mV | | | $T_{MIN}$ to $T_{MAX}$ | | 3 | | | V/mV | | | $V_{OUT} = \pm 7.5 \text{ V}$ | ±15 V | | | | | | | $R_{LOAD} = 150 \text{ W}$ | | | | | | | | (50 mA Output) | | 3 | 5 | | V/mV | | COMMON-MODE REJECTION | $V_{CM} = \pm 2.5 \text{ V}$ | ±5 V | 82 | 100 | | dB | | COMMISSION-MISSES REJECTION | $V_{CM} = \pm 2.3 \text{ V}$ $V_{CM} = \pm 12 \text{ V}$ | | | | | | | | $V_{CM} = \pm 12 V$ $T_{MIN}$ to $T_{MAX}$ | ± 15 V<br>± 15 V | 86<br>84 | 120<br>100 | | dB<br>dB | | | to I | 1 + 15 1/ | U/I | 1 (1(1) | | l dR | -2-REV. D | | | | | D818A | | | |------------------------|----------------------------------------------|-------------|----------|-------|-----|------------------------| | Parameter | Conditions | Vs | Min | Typ | Max | Unit | | POWER SUPPLY REJECTION | $V_S = \pm 5 \text{ V to } \pm 15 \text{ V}$ | | 80 | 90 | | dB | | | $T_{MIN}$ to $T_{MAX}$ | | 80 | | | dB | | INPUT VOLTAGE NOISE | f = 10 kHz | ±5 V, ±15 V | | 10 | | $nV/\div\overline{Hz}$ | | INPUT CURRENT NOISE | f = 10 kHz | ±5 V, ±15 V | | 1.5 | | pA/÷Hz | | INPUT COMMON-MODE | | | | | | | | VOLTAGE RANGE | | ± 5 V | +3.8 | +4.3 | | V | | | | | -2.7 | -3.4 | | V | | | | ± 15 V | +13 | +14.3 | | V | | | | | -12 | -13.4 | | V | | | | 0 V, +5 V | +3.8 | +4.3 | | V | | | | | +1.2 | +0.9 | | V | | OUTPUT VOLTAGE SWING | $R_{LOAD} = 500 \text{ W}$ | ±5 V | 3.3 | 3.8 | | ± V | | | $R_{LOAD} = 150 \text{ W}$ | ± 5 V | 3.2 | 3.6 | | ± V | | | $R_{LOAD} = 1 \text{ kW}$ | ±15 V | 13.3 | 13.7 | | ± V | | | $R_{LOAD} = 500 \text{ W}$ | ±15 V | 12.8 | 13.4 | | ± V | | | $R_{LOAD} = 500 W$ | 0 V, +5 V | 1.5, 3.5 | | | V | | Output Current | | ± 15 V | 50 | | | mA | | | | ± 5 V | 50 | | | mA | | | | 0 V, +5 V | 30 | | | mA | | Short-Circuit Current | | ±15 V | | 90 | | mA | | INPUT RESISTANCE | | | | 300 | | kW | | INPUT CAPACITANCE | | | | 1.5 | | pF | | OUTPUT RESISTANCE | Open Loop | | | 8 | | W | | POWER SUPPLY | | | | | | | | Operating Range | Dual Supply | | ±2.5 | | ±18 | V | | | Single Supply | | +5 | | +36 | V | | Quiescent Current | | ±5 V | | 7.0 | 7.5 | mA | | | $T_{MIN}$ to $T_{MAX}$ | ±5 V | | | 7.5 | mA | | | | ±15 V | | | 7.5 | mA | | | $T_{ m MIN}$ to $T_{ m MAX}$ | ±15 V | | 7.0 | 7.5 | mA | <sup>\*</sup>Full power bandwidth = slew rate/(2p $V_{PEAK}$ ). REV. D -3- Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS1 | Supply Voltage | |----------------------------------------------------------| | Internal Power Dissipation <sup>2</sup> | | Plastic (N) See Derating Curves | | Small Outline (R) See Derating Curves | | Input Voltage (Common Mode) $\pm V_S$ | | Differential Input Voltage ±6 V | | Output Short-Circuit Duration See Derating Curves | | Storage Temperature Range (N, R) $\dots$ -65°C to +125°C | | Operating Temperature Range40°C to +85°C | | Lead Temperature Range (Soldering 10 sec) 300°C | | NOTES | <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Specification is for device in free air: 8-lead plastic package, $\theta_{JA}$ = 90°C/W; 8-lead SOIC package, $\theta_{JA}$ = 155°C/W. Figure 3. Maximum Power Dissipation vs. Temperature for Different Package Types #### CAUTION \_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD818 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### METALLIZATION PHOTOGRAPH Dimensions shown in inches and (mm) –4– REV. D ## **Typical Performance Characteristics—AD818** TPC 1. Common-Mode Voltage Range vs. Supply TPC 2. Output Voltage Swing vs. Load Resistance TPC 3. Slew Rate vs. Supply Voltage TPC 4. Output Voltage Swing vs. Supply TPC 5. Quiescent Supply Current vs. Supply Voltage TPC 6. Closed-Loop Output Impedance vs. Frequency REV. D \_5- TPC 7. Input Bias Current vs. Temperature TPC 8. -3 dB Bandwidth and Phase Margin vs. Temperature, Gain = +2 TPC 9. Open-Loop Gain vs. Load Resistance TPC 10. Short-Circuit Current vs. Temperature TPC 11. Open-Loop Gain and Phase Margin vs. Frequency TPC 12. Power Supply Rejection vs. Frequency -6- REV. D TPC 13. Common-Mode Rejection vs. Frequency TPC 14. Output Swing and Error vs. Settling Time TPC 15. Input Voltage Noise Spectral Density vs. Frequency TPC 16. Output Voltage vs. Frequency TPC 17. Harmonic Distortion vs. Frequency TPC 18. Slew Rate vs. Temperature REV. D –7– TPC 19. Differential Gain and Phase vs. Supply Voltage TPC 20. Closed-Loop Gain vs. Frequency (G = +2) TPC 21. Closed-Loop Gain vs. Frequency (G = -1) TPC 22. Inverting Amplifier Connection TPC 23. Inverter Large Signal Pulse Response; $V_S = \pm 5 V$ , $C_F = 1 pF$ , $R_L = 1 kW$ TPC 24. Inverter Small Signal Pulse Response; $V_S = \pm 5 \ V$ , $C_F = 1 \ pF$ , $R_L = 150 \ W$ –8– REV. D TPC 25. Inverter Large Signal Pulse Response; $V_S = \pm 15 \text{ V}$ , $C_F = 1 \text{ pF}$ , $R_L = 1 \text{ kW}$ TPC 26. Inverter Small Signal Pulse Response; $V_S = \pm 15 \text{ V}, C_F = 1 \text{ pF}, R_L = 150 \text{ W}$ TPC 27. Inverter Small Signal Pulse Response; $V_S=\pm 5~V,~C_F=0~pF,~R_L=150~W$ TPC 28. Noninverting Amplifier Connection TPC 29. Noninverting Large Signal Pulse Response; $V_S = \pm 5 \ V, \ C_F = 1 \ pF, \ R_L = 1 \ kW$ TPC 30. Noninverting Small Signal Pulse Response; $V_S = \pm 5 \ V$ , $C_F = 1 \ pF$ , $R_L = 150 \ W$ REV. D –9– TPC 31. Noninverting Large Signal Pulse Response; $V_S = \pm 15 \ V, \ C_F = 1 \ pF, \ R_L = 1 \ kW$ TPC 32. Noninverting Small Signal Pulse Response; $V_S=\pm 15~V,~C_F=1~pF,~R_L=150~W$ TPC 33. Noninverting Small Signal Pulse Response; $V_S=\pm 5$ V, $C_F=0$ pF, $R_L=150$ W Figure 4. AD818 Simplified Schematic #### THEORY OF OPERATION The AD818 is a low cost video operational amplifier designed to excel in high performance, high output current video applications. The AD818 (Figure 4) consists of a degenerated NPN differential pair driving matched PNPs in a folded-cascode gain stage. The output buffer stage employs emitter followers in a class AB amplifier that delivers the necessary current to the load, while maintaining low levels of distortion. The AD818 will drive terminated cables and capacitive loads of 10 pF or less. As the closed-loop gain is increased, the AD818 will drive heavier capacitive loads without oscillating. #### INPUT CONSIDERATIONS An input protection resistor ( $R_{\rm IN}$ in TPC 28) is required in circuits where the input to the AD818 will be subjected to transients of continuous overload voltages exceeding the $\pm\,6$ V maximum differential limit. This resistor provides protection for the input transistors by limiting their maximum base current. For high performance circuits, it is recommended that a "balancing" resistor be used to reduce the offset errors caused by bias current flowing through the input and feedback resistors. The balancing resistor equals the parallel combination of $R_{\rm IN}$ and $R_{\rm F}$ and thus provides a matched impedance at each input terminal. The offset voltage error will then be reduced by more than an order of magnitude. #### **GROUNDING AND BYPASSING** When designing high frequency circuits, some special precautions are in order. Circuits must be built with short interconnect leads. When wiring components, care should be taken to provide a low resistance, low inductance path to ground. Sockets should be avoided, since their increased interlead capacitance can degrade circuit bandwidth. Feedback resistors should be of low enough value (£1 kW) to ensure that the time constant formed with the inherent stray capacitance at the amplifier's summing junction will not limit performance. This parasitic capacitance, along with the parallel resistance of $R_F \| R_{IN}$ , forms a pole in the loop transmission, which may result in peaking. A small capacitance (1 pF-5 pF) may be used in parallel with the feedback resistor to neutralize this effect. Power supply leads should be bypassed to ground as close as possible to the amplifier pins. Ceramic disc capacitors of 0.1 mF are recommended. Figure 5. Offset Null Configuration #### **OFFSET NULLING** The input offset voltage of the AD818 is inherently very low. However, if additional nulling is required, the circuit shown in Figure 5 can be used. The null range of the AD818 in this configuration is $\pm 10$ mV. #### SINGLE SUPPLY OPERATION Another exciting feature of the AD818 is its ability to perform well in a single supply configuration. The AD818 is ideally suited for applications that require low power dissipation and high output current. Referring to Figure 6, careful consideration should be given to the proper selection of component values. The choices for this particular circuit are: $R1 + R3 \parallel R2$ combine with C1 to form a low frequency corner of approximately 10 kHz. C4 was inserted in series with R4 to maintain amplifier stability at high frequency. Combining R3 with C2 forms a low-pass filter with a corner frequency of approximately 500 Hz. This is needed to maintain amplifier PSRR, since the supply is connected to $V_{\rm IN}$ through the input divider. The values for R2 and C2 were chosen to demonstrate the AD818's exceptional output drive capability. In this configuration, the output is centered around 2.5 V. In order to eliminate the static dc current associated with this level, C3 was inserted in series with R $_{\rm L}$ . Figure 6. Single-Supply Amplifier Configuration REV. D –11– Figure 7. Settling Time Test Circuit #### **AD818 SETTLING TIME** Settling time primarily comprises two regions. The first is the slew time in which the amplifier is overdriven, where the output voltage rate of change is at its maximum. The second is the linear time period required for the amplifier to settle to within a specified percentage of the final value. Measuring the rapid settling time of the AD818 (45 ns to 0.1% and 80 ns to 0.01%—10 V step) requires applying an input pulse with a very fast edge and an extremely flat top. With the AD818 configured in a gain of -1, a clamped false summing junction responds when the output error is within the sum of two diode voltages (approximately 1 V). The signal is then amplified 20 times by a clamped amplifier whose output is connected directly to a sampling oscilloscope. #### A High Performance Video Line Driver The buffer circuit shown in Figure 8 will drive a back-terminated 75 W video line to standard video levels (1 V p-p) with 0.1 dB gain flatness to 55 MHz with only 0.05° and 0.01% differential phase and gain at the 3.58 MHz NTSC subcarrier frequency. This level of performance, which meets the requirements for high definition video displays and test equipment, is achieved using only 7 mA quiescent current. Figure 8. Video Line Driver –12– REV. D #### **DIFFERENTIAL LINE RECEIVER** The differential receiver circuit of Figure 9 is useful for many applications—from audio to video. It allows extraction of a low level signal in the presence of common-mode noise, as shown in Figure 10. Figure 9. Differential Line Receiver Figure 10. Performance of Line Receiver, $R_L = 150 \,\mathrm{W}$ , G = +2 #### A HIGH SPEED, 3-OP AMP IN AMP The circuit of Figure 11 uses three high speed op amps: two AD818s and an AD817. This high speed circuit lends itself well to CCD imaging and other video speed applications. It has the optional flexibility of both dc and ac trims for common-mode rejection, plus the ability to adjust for minimum settling time. BANDWIDTH, SETTLING TIME, AND TOTAL HARMONIC DISTORTION VS. GAIN | GAIN | R <sub>G</sub> | CADJ<br>(pF) | SMALL<br>SIGNAL<br>BANDWIDTH | SETTLING<br>TIME<br>TO 0.1% | THD + NOISE<br>BELOW INPUT LEVEL<br>@ 10kHz | |------|----------------|--------------|------------------------------|-----------------------------|---------------------------------------------| | 3 | 1kΩ | 2-8 | 14.7MHz | 200ns | 82dB | | 10 | 222Ω | 2-8 | 4.5MHz | 370ns | 81dB | | 100 | 20Ω | 2-8 | 960kHz | 2.5μs | 71dB | Figure 11. High Speed 3-Op Amp In Amp REV. D –13– ## **OUTLINE DIMENSIONS** #### **COMPLIANT TO JEDEC STANDARDS MS-001** CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 12. 8-Lead Plastic Dual In-Line Package [PDIP] (N-8) Dimensions shown in inches and (millimeters) #### COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 13. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches) –14– REV. D #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|------------------------------------|----------------| | AD818AN | −40°C to +85°C | 8-Lead Plastic PDIP | N-8 | | AD818ANZ | -40°C to +85°C | 8-Lead Plastic PDIP | N-8 | | AD818AR | -40°C to +85°C | 8-Lead SOIC_N | R-8 | | AD818ARZ | -40°C to +85°C | 8-Lead SOIC_N | R-8 | | AD818AR-REEL | -40°C to +85°C | 8-Lead SOIC_N, 13" Tape and Reel | R-8 | | AD818ARZ-REEL | -40°C to +85°C | 8-Lead SOIC_N, 13" Tape and Reel | R-8 | | AD818AR-REEL7 | -40°C to +85°C | 8-Lead SOIC_N, 7" Tape and Reel | R-8 | | AD818ARZ-REEL7 | -40°C to +85°C | 8-Lead SOIC_N, 7"Tape and Reel | R-8 | | AD818AR-EBZ | -40°C to +85°C | Evaluation Board for 8-lead SOIC_N | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. #### **REVISION HISTORY** #### 10/10—Rev. C to Rev. D #### 5/03—Rev. B to Rev. C | Renumbered Figures and TPCs | Universal | |-----------------------------|-----------| | Changes to Specifications | | | Changes to Ordering Guide | | | Changes to Figures 9 and 10 | | | Updated Outline Dimensions | | REV. D -15