

**General Description** 

to 3-cell NiCd/ NiMH/ Alkaline battery.

The AP6015 is the first device in a family of low-noise current

mode synchronous step-down DC-DC converters. It is ideally

suited for systems powered by either a 1-cell Li-ion battery or a 2-

The AP6015 is a synchronous PWM converter with integrated

N- and P-channel power MOSFET switches. Compared to the

asynchronous topology, synchronous rectification offers the

benefits of higher efficiency and reduced component count. The

high operating frequency of 1MHz allows small inductor and

capacitor to be used. This results in small pcb area. During

shut-down, the standby current drops to 1µA or less. The

AP6015 is available in the 10-pin MSOP package. It operates

over a free-air temperature range of -40°C to 85°C.

## Features

- High efficiency synchronous step-down converter with greater than 94%
- Current Mode Operation for faster transient response and better loop stabilization
- 2.5V to 5.5V operating input voltage range
- Adjustable output voltage range from 0.8V to  $V_{\text{IN}}$
- Fixed output voltage options: 1.8V, 2.5V and 3.3V
- Up to 800mA output current
- High efficiency over a wide range of load currents
- PWM operation mode
- Internal soft-start function
- Typical quiescent current of 150µA
- MSOP-10L: Available in "Green" Molding Compound (No Br, Sb)
- Lead Free Finish/ RoHS Compliant (Note 1)

## Applications

- Mobile Handsets
- PDAs, Ultra Mobile PCs
- Portable Media Players, Digital Still/Video Cameras
- USB-based DSL Modems
- LAN/WLAN/WPAN/WWAN Modules

## **Ordering Information**



| Device                 | Package | Packaging | 13" Tape and Reel |                    |  |
|------------------------|---------|-----------|-------------------|--------------------|--|
| Device                 | Code    | (Note 2)  | Quantity          | Part Number Suffix |  |
| Paper AP6015-XXM10G-13 | M10     | MSOP-10L  | 2500/Tape & Reel  | -13                |  |

Notes: 1. EU Directive 2002/95/EC (RoHS). All applicable RoHS exemptions applied, see EU Directive 2002/95/EC Annex Notes.
2. Pad layout as shown on Diodes Inc. suggested pad layout document AP02001, which can be found on our website at <a href="http://www.diodes.com/datasheets/ap02001.pdf">http://www.diodes.com/datasheets/ap02001.pdf</a>.



## **Pin Assignment**



## **Pin Descriptions**

| Pin Name | Pin NO. | I/O | Description                                                                                       |  |
|----------|---------|-----|---------------------------------------------------------------------------------------------------|--|
| PVCC     | 1       | Ι   | Supply voltage input                                                                              |  |
| VCC      | 2       |     | Supply bypass pin. A 1µF coupling capacitor should be connected as close as possible to this pin. |  |
| GND      | 3       |     | Ground                                                                                            |  |
| PG       | 4       | 0   | Power good comparator output. A pull-up resistor should be connected between PG and $V_{\rm 0}.$  |  |
| FB       | 5       | Ι   | Feedback pin for the fixed output voltage option.                                                 |  |
| CC       | 6       | I   | Compensation pin                                                                                  |  |
| NC       | 7       | NC  | No connect                                                                                        |  |
| EN       | 8       | Ι   | Enable.Pin, H: Enable. L:shutdown                                                                 |  |
| LX       | 9       | I/O | Connect the inductor to this pin.                                                                 |  |
| PGND     | 10      |     | Power ground                                                                                      |  |



## **Block Diagram**



Notes: 3. The adjustable output voltage version does not use the internal feedback resistor divider. The FB pin is directly connected to the error amplifier.

## **Absolute Maximum Ratings**

| Symbol              | Parameter                            | Rating                       | Unit |
|---------------------|--------------------------------------|------------------------------|------|
| ESD HBM             | Human Body Model ESD Protection      | 2.5                          | KV   |
| ESD MM              | Machine Model ESD Protection         | 300                          | V    |
| PVCC, VCC           | Supply Voltage                       | -0.3 to +5.5                 | V    |
|                     | Voltages on pins EN, CC, PG, FB, LX  | -0.3 to V <sub>IN</sub> +0.3 | V    |
| T <sub>J(MAX)</sub> | Maximum Junction Temperature Range   | +150                         | °C   |
| T <sub>ST</sub>     | Storage temperature range            | -65 to +150                  | °C   |
| T <sub>OP</sub>     | Operating Junction Temperature Range | -40 to +125                  | °C   |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods ma affect device reliability.



# Recommended Operating Conditions (T<sub>A</sub>:-40~85°C)

| Symbol | Parameter                                                  | Rating                | Unit |
|--------|------------------------------------------------------------|-----------------------|------|
| TA     | Operating Ambient Temperature Range                        | -40 to +85            | °C   |
| VIN    | Supply Voltage                                             | 2.0 to 5.5            | V    |
| Vo     | Output voltage range for adjustable output voltage version | 0.8 to V <sub>1</sub> | V    |
| L      | Inductor (see Note 4)                                      | 3.3                   | μH   |
| Ci     | Input capacitor (see Note 4)                               | 10                    | μF   |
| Co     | Output capacitor (see Note 4) $V_0 \ge 1.8V$               | 10                    | μF   |

Notes: 4. Refer to application section for further information.

## **Electrical Characteristics** (T<sub>A</sub> =25°C)

| Over recommended operating free-air temperature range, V <sub>I</sub> =3.6V, V <sub>O</sub> =2.5V, I <sub>O</sub> =300mA, EN=V <sub>II</sub> | (unless otherwise noted) |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|
|                                                                                                                                              |                          |  |

| Symbol              | Paramete                        | r            | Conditions                    | Min | Тур. | Max  | Unit |  |  |
|---------------------|---------------------------------|--------------|-------------------------------|-----|------|------|------|--|--|
| Supply cu           | Supply current                  |              |                               |     |      |      |      |  |  |
|                     |                                 | -20 to 85 °C | I <sub>O</sub> = 0mA to 800mA | 2.5 | -    | 5.5  | V    |  |  |
| V                   | Input Voltago rango             | -20 10 85 C  | I <sub>o</sub> = 0mA to 500mA | 2   | -    | 5.5  |      |  |  |
| V <sub>IN</sub>     | Input Voltage range             | -40 to 85 °C | I <sub>o</sub> = 0mA to 600mA | 2.5 |      | 5.5  |      |  |  |
|                     |                                 | -40 to 85 °C | I <sub>o</sub> = 0mA to 400mA | 2   | -    | -    |      |  |  |
| lccq                | Operating quiescent current     |              | I <sub>O</sub> = 0mA          | -   | 150  | -    | μA   |  |  |
| I <sub>STBY</sub>   | Standby current                 |              | EN= GND                       | -   | 0.1  | 1    | μA   |  |  |
| Enable              |                                 |              |                               |     |      |      |      |  |  |
| V                   |                                 | <b>~</b> ~   | V <sub>IN</sub> ≤ 3V          | 1.5 | -    | -    | V    |  |  |
| V <sub>IH</sub>     | EN high-level input voltage     |              | V <sub>IN</sub> > 3V          | 2.5 | -    | -    | V    |  |  |
| V <sub>IL</sub>     | EN low-level input voltage      |              |                               | -   | -    | 0.7  | V    |  |  |
| ١L                  | EN input leakage current        |              | EN= GND or V <sub>IN</sub>    | -   | 0.01 | 0.1  | μA   |  |  |
| V <sub>(UVLO)</sub> | Under-voltage-lockout-threshold |              |                               | 1.2 | 1.6  | 1.95 | V    |  |  |





## Electrical Characteristics (Continued)

|                     |                                |                            | / <sub>I</sub> =3.6V, V <sub>O</sub> =2.5V, I <sub>O</sub> =300 mA, EN=V <sub>IN</sub> |       |         |       |       |  |
|---------------------|--------------------------------|----------------------------|----------------------------------------------------------------------------------------|-------|---------|-------|-------|--|
| Symbol              |                                | ameter                     | Conditions                                                                             | Min   | Тур.    | Max   | Unit  |  |
| Power swit          | tch and current li             | mit                        |                                                                                        |       |         |       |       |  |
|                     | P-channel MOS                  | FET on-resistance          | V <sub>I</sub> =V <sub>GS</sub> =3.6V; I=200mA                                         | 200   | 280     | 410   | mΩ    |  |
|                     | P-channel MOSFET on-resistance |                            | V <sub>I</sub> =V <sub>GS</sub> =2V; I=200mA                                           | -     | 480     | -     | 11122 |  |
| R <sub>DS(on)</sub> | P-channel leaka                | ige current                | V <sub>DS</sub> =5.5V                                                                  | -     | -       | 1     | μA    |  |
| DS(on)              |                                | EET on registance          | V <sub>I</sub> =V <sub>GS</sub> =3.6V; I <sub>O</sub> =200mA                           | 200   | 280     | 410   | mΩ    |  |
|                     | N-channel MOSFET on-resistance |                            | V <sub>I</sub> =V <sub>GS</sub> =2V; I <sub>O</sub> =200mA                             | -     | 500     | -     | 11122 |  |
|                     | N-channel leaka                |                            | V <sub>DS</sub> =5.5V                                                                  | -     | -       | 1     | μA    |  |
| I <sub>(LIM)</sub>  | P-channel curre                |                            | 2.5V≤V₁≤5.5V                                                                           | 1200  | -       | 1600  | mA    |  |
| Power goo           | od output (see No              | te 5)                      |                                                                                        |       |         |       |       |  |
|                     | Power good three               | shold                      | Feedback voltage falling                                                               | 88%   | 92%     | 94%   |       |  |
| V <sub>(PG)</sub>   | 0                              |                            | redback voltage railing                                                                | Vo    | Vo      | Vo    | V     |  |
|                     | Power good hys                 | teresis                    |                                                                                        |       | 2.5% Va | )     |       |  |
| Vol                 | PG output low v                | oltado                     | V <sub>(FB)</sub> =0.8×V <sub>O</sub> nominal;                                         | -     | -       | 0.3   | V     |  |
| V OL                | •                              | 5                          | I <sub>(sink)</sub> =10µA                                                              | -     | -       | 0.5   | v     |  |
| I <sub>LKG</sub>    | PG output leaka                |                            | V <sub>(FB)</sub> =V <sub>O</sub> nominal                                              |       | 0.01    | 1     | μA    |  |
|                     |                                | y voltage for valid        |                                                                                        | 1.2   |         |       | V     |  |
|                     | power good sigr                | nal                        |                                                                                        | 1.2   | -       | -     | v     |  |
| Oscillator          |                                |                            |                                                                                        |       |         |       |       |  |
| Fs                  | Oscillator freque              | ency                       |                                                                                        | 800   | 1000    | 1200  | KHz   |  |
| Output              |                                |                            |                                                                                        |       |         |       |       |  |
| Vo                  | Adjustable outp                | ut voltage range           |                                                                                        | 0.8   |         | 5.5   | V     |  |
| $V_{REF}$           | Reference volta                | ge                         |                                                                                        | 0.784 | 0.8     | 0.816 | V     |  |
|                     | AP<br>AP                       | AP6015-Adj                 | V <sub>1</sub> =2.5V to 5.5V;                                                          | -3%   |         |       |       |  |
|                     |                                |                            | $0\text{mA} \le I_0 \le 800\text{mA}$                                                  |       | -       | 4%    |       |  |
|                     |                                | AP6015-1.8V<br>AP6015-2.5V | -                                                                                      | 00/   |         | 00/   | 1     |  |
|                     |                                |                            | $10\text{mA} \le I_0 \le 800\text{mA}$                                                 | -3%   | -       | 3%    |       |  |
| Vo                  | Fixed output                   |                            | V <sub>1</sub> =2.7V to 5.5V;                                                          | -3%   | -       | 4%    | V     |  |
| Vo                  | voltage<br>(see Note 6)        |                            | 0mA ≤ I <sub>0</sub> ≤ 800mA                                                           |       |         |       | v     |  |
|                     |                                |                            | 10mA ≤ I <sub>0</sub> ≤ 800mA                                                          | -3%   | -       | 3%    | 1     |  |
|                     |                                |                            | V₁=3.6V to 5.5V;                                                                       | -3%   | -       | 4%    |       |  |
|                     |                                | AP6015-3.3V                | 0mA ≤ I <sub>0</sub> ≤ 800mA                                                           |       |         | 170   |       |  |
|                     |                                |                            | 10mA ≤ I <sub>0</sub> ≤ 800mA                                                          | -3%   | -       | 3%    |       |  |
|                     | Line regulation                |                            | V <sub>I</sub> = V <sub>0</sub> +0.5V (min.2V)                                         |       | 0.2     |       | 0/ 1/ |  |
|                     | Line regulation                |                            | to 6.0V; I <sub>o</sub> =10mA                                                          | 0.3   |         |       | %/V   |  |
|                     | Les due mile Cere              |                            | V <sub>1</sub> =5.0V;                                                                  |       | 0.0     |       | 0/    |  |
|                     | Load regulation                |                            | I <sub>o</sub> =10mA to 800mA                                                          |       | 0.8     |       | %     |  |
|                     |                                |                            | V <sub>I</sub> =5V; V <sub>0</sub> =3.3V; I <sub>0</sub> =300mA                        |       | 0.4     |       | 0/    |  |
| η                   | Efficiency                     |                            | V <sub>I</sub> =3.6V; V <sub>O</sub> =2.5V; I <sub>O</sub> =200mA                      |       | 94      |       | %     |  |
|                     |                                |                            | I <sub>o</sub> =0mA, time from                                                         |       |         | 4     |       |  |
|                     | Start-up time                  |                            | active EN to Vo                                                                        | 0.4   | 1       | 4     | ms    |  |
| 0                   | Thermal Resista                | ance                       |                                                                                        | 1     | 4.0.1   |       | 00.04 |  |
| θ <sub>JA</sub>     | Junction-to-Ambient            |                            | MSOP-10L (Note 7)                                                                      |       | 161     |       | °C/W  |  |
| 0                   | Thermal Resista                |                            |                                                                                        |       |         |       | °0.44 |  |
| θυς                 | Junction-to-Cas                |                            | MSOP-10L (Note 7)                                                                      | 1     | 39      | 1     | °C/W  |  |

Over recommended operating free-air temperature range,  $V_1=3.6V$ ,  $V_0=2.5V$ ,  $I_0=300$  mA, EN=V<sub>IN</sub>. (unless otherwise noted)

Notes: 5. Power good is not valid for the first 100µs after EN goes high. Please refer to the application section for more information.

6. The output voltage accuracy includes line and load regulation over the full temperature range.

7. Test condition for MSOP-10L: Device mounted on 2oz copper, minimum recommended pad layout on top & bottom layer with thermal vias, double sided FR-4 PCB



# **Typical Application Circuit**

For best transient response we suggest that  $R_{cc}$ ,  $C_{cc}$  and L1 values as below.

|                                                   | R <sub>cc</sub> | C <sub>cc</sub> | L1-WURTH | C1, C2 (MLCC) |
|---------------------------------------------------|-----------------|-----------------|----------|---------------|
| $V_{IN} < 3.0V, V_{OUT} < 2.5V$                   | 200ΚΩ           | 33PF            | 1.8µH    | 10µF          |
| $V_{IN} \ge 3.0V, V_{OUT} < 2.5V$                 | 68KΩ            | 100PF           | 1.8µH    | 10µF          |
| $V_{\text{IN}} \ge 3.0V, V_{\text{OUT}} \ge 2.5V$ | 82ΚΩ            | 100PF           | 3.3µH    | 10µF          |

### (1) ADJ Output



R2: Suggest to be 39K~100K because of stability reasons.

$$V_o = V_{REF} \times (1 + \frac{R_1}{R_2})$$

### Typical Application Circuit for Adjustable Output Voltage Option

### (2) FIXED Output







# **Typical Operating Characteristics**





Figure 1



Figure 3

Figure 2



Figure 4



# AP6015

High Efficiency Step-Down Low Power DC-DC Converter





Figure 5



Figure 7

Figure 6



Figure 8





Figure 11









# AP6015

High Efficiency Step-Down Low Power DC-DC Converter





### **Application Information**

### ■ Enable (EN)

When EN is on logic low, the AP6015 goes into shutdown mode. In shutdown, all other functions are turned off. The supply current is reduced to 1uA (Typ.).

### Soft Start

As the enable pin goes high, the soft-start function generates an internal voltage ramp. This causes the start-up current to slowly raise preventing output voltage overshoot and high inrush currents. The soft-start duration is typical 1mSec.



### ■ Under Voltage Lock Out (UVLO)

The UVLO prevents the converter from turning on when the voltage on  $V_{CC}$  is less than typically 1.6V.





### Application Information (Continued)

■ Power Good (PG)



The PG comparator has an open drain output capable of sinking typically 10mA. The PG is only active when the AP6015 is enable (EN=high). When the AP6015 is disable (EN=low), the PG pin is high impedance. If the PG pin is connected to the output of the AP6015 with a pull-up resistor, no initial spike occurs and precautions have to be taken during start-up.

The PG pin becomes active high when the output voltage exceeds typically 92% of its nominal value. Leave the PG pin unconnected when not used.







## Application Information (Continued)

### Inductor Selection

In order to avoid saturation of the inductor, the inductor should be rated at least for the maximum output current plus the inductor ripple current which is calculated as:

$$\Delta I_{L} = V_{O} \times \frac{1 - (\frac{V_{O}}{V_{CC}})}{L \times f} \qquad I_{L(MAX)} = I_{O(MAX)} + \frac{\Delta I_{L}}{2}$$

Where:

 $\begin{array}{l} f= Switching \ frequency \ (1MHz \ typical) \\ L = Inductor \ value \\ \bigtriangleup I_L = Peak-to-peak \ inductor \ ripple \ current \\ I_L(max) = Maximum \ inductor \ current \end{array}$ 





## Application Information (Continued)

### Input Capacitor Selection

Though there is no special requirement for the ESR (Equivalent Series Resistance) of the input capacitor, due attention should be paid to the tolerance and temperature coefficient of the capacitor used. A 10uF or larger capacitance is required between the PVCC and the GND pins. The input capacitor should be placed as close as possible to the PVCC pin in order to achieve good overall system performance.

### Output Capacitor Selection

Ripple at the voltage output pin is caused by the charge-and-discharge of the output capacitor. For the best performance, a low ESR output capacitor should be used. The equation below demonstrates how the size of the ripple can be calculated.

$$\Delta V_o = V_o \times \frac{1 - (\frac{V_o}{V_{CC}})}{L \times f} \times (\frac{1}{8 \times C_o \times f} + ESR) = \Delta I_L \times (\frac{1}{8 \times C_o \times f} + ESR)$$

Where:

 $\triangle$ Vo= Output voltage ripple

L = Inductor value

f = Switching frequency (1MHz typical)

 $\triangle I_L$  = Peak-to-peak inductor ripple current





## Application Information (Continued)

### Layout Considerations

A good board layout practice can significantly improve the stability of the application circuit and reduce the system noise. The feedback path must be as short as possible. The input capacitor and bypass capacitor must be placed close to the PVCC and the VCC pins for optimal performance. It is recommended that the ground planes for System Ground / Power Ground / Analog Ground are isolated from each others, while they should all be joined together at a common point. An example drawing of a circuit with good ground noise performance is shown below.



The external inductor must be placed as close as possible to the switching node, i.e. the LX pin. The copper traces on the pcb, where high peak switching current may flow through, should be kept 'wide' and 'short'. This results in low inductance and capacitance in the current path, hence ground shift problem is avoided and system stability stay within bound.



## **Marking Information**



Package Information (All Dimensions in mm)

(1) Package type: MSOP-10L





#### IMPORTANT NOTICE

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to any product herein. Diodes Incorporated does not assume any liability arising out of the application or use of any product described herein; neither does it convey any license under its patent rights, nor the rights of others. The user of products in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on our website, harmless against all damages.

#### LIFE SUPPORT

Diodes Incorporated products are not authorized for use as critical components in life support devices or systems without the expressed written approval of the President of Diodes Incorporated.