# 4-Channel Low Capacitance Dual-Voltage ESD Protection Array #### **Features** - 3 Channels of Low Voltage ESD Protection - 1 Channel of High Voltage ESD Protection - Provides ESD Protection to IEC61000-4-2 Level 4: ±8 kV Contact Discharge (Pins 1-3) ±15 kV Contact Discharge (Pin 4) - Low Channel Input Capacitance - Minimal Capacitance Change with Temperature and Voltage - High Voltage Zener Diode Protects Supply Rail - No Need for External Bypass Capacitors - Each I/O Pin Can Withstand Over 1000 ESD Strikes\* - These Devices are Pb-Free and are RoHS Compliant ### **TYPICAL APPLICATION** ### ON Semiconductor® http://onsemi.com WDFN-8 D4 SUFFIX CASE 511BF #### **BLOCK DIAGRAM** ### **MARKING DIAGRAM** AW1 = Specific Device Code M = Date Code • = Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | CM1241-04D4 | WDFN-8<br>(Pb-Free) | 3000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. <sup>\*</sup>Standard test condition is IEC61000-4-2 level 4 test circuit with each pin subjected to ±8 kV contact discharge for 1000 pulses. Discharges are timed at 1 second intervals and all 1000 strikes are completed in one continuous test run. The part is then subjected to standard production test to verify that all of the tested parameters are within spec after the 1000 strikes. **Table 1. PIN DESCRIPTIONS** | | 4–Channel, 8–Lead, WDFN–8 Package | | | | |-----|-----------------------------------|--------------------|--------------------------------|--| | Pin | Name | Туре | Description | | | 1 | CH1 | I/O | LV Low-capacitance ESD Channel | | | 2 | CH2 | I/O | LV Low-capacitance ESD Channel | | | 3 | СНЗ | I/O | LV Low-capacitance ESD Channel | | | 4 | V <sub>CC</sub> | HV V <sub>DD</sub> | HV ESD Channel | | | 5 | GND | | Ground | | | 6 | V <sub>N</sub> | | Negative Voltage Supply Rail | | | 7 | V <sub>N</sub> | | Negative Voltage Supply Rail | | | 8 | V <sub>N</sub> | | Negative Voltage Supply Rail | | | DAP | GND | | Die Attach Pad (Ground) | | #### **PACKAGE / PINOUT DIAGRAMS** ### **SPECIFICATIONS** ### **Table 2. ABSOLUTE MAXIMUM RATINGS** | Parameter | Rating | Units | | |-------------------------------------------------------|-------------|-------|--| | DC Voltage on Low-voltage Pins | 6.0 | V | | | DC Voltage on High-voltage Pins (V <sub>CC</sub> pin) | 14.5 | V | | | Operating Temperature Range | -40 to +85 | °C | | | Storage Temperature Range | −65 to +150 | °C | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ### **Table 3. STANDARD OPERATING CONDITIONS** | Parameter | Rating | Units | | |-----------------------------|------------|-------|--| | Operating Temperature Range | -40 to +85 | °C | | Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note1) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------|------------------------------|------|-------| | V <sub>F</sub> | LV Diode Reverse Voltage<br>(Positive Voltage) | I <sub>F</sub> = 10 mA; T <sub>A</sub> = 25°C | 6.8 | 8.2 | 9.2 | V | | | LV Diode Forward Voltage<br>(Negative Voltage) | I <sub>F</sub> = 10 mA; T <sub>A</sub> = 25°C | -1.05 | -0.9 | -0.6 | V | | I <sub>LEAK</sub> | LV Channel Leakage Current<br>(Pins 1 and 2) | $T_A = -30$ °C to 65°C; VIN = 3.3 V, $V_N = 0$ V | | | 100 | nA | | | LV Channel Leakage Current<br>(Pin 3 only) | $T_A = -30$ °C to 65°C; VIN = 3.3 V, $V_N = 0$ V | | | 100 | nA | | C <sub>IN</sub> | LV Channel Input Capacitance | At 1 MHz, V <sub>N</sub> = 0 V, VIN = 1.65 V | | 1.2 | 1.5 | pF | | $\Delta C_{IN}$ | LV Channel Input Capacitance<br>Matching | At 1 MHz, V <sub>N</sub> = 0 V, VIN = 1.65 V | | 0.02 | | pF | | I <sub>LEAK_HV</sub> | HV Channel Leakage Current | T <sub>A</sub> = 25°C; V <sub>CC</sub> = 11 V, V <sub>N</sub> = 0 V | | 0.1 | 1.0 | μΑ | | C <sub>IN_HV</sub> | HV Channel Input Capacitance | At 1 MHz, V <sub>N</sub> = 0 V, VIN = 2.5 V | | 53 | | pF | | V <sub>F_HV</sub> | HV Diode Breakdown Voltage<br>Positive Voltage | I <sub>F</sub> = 10 mA; T <sub>A</sub> = 25°C | 14.6 | | 17.7 | V | | V <sub>ESD</sub> | ESD Protection Peak Discharge Voltage at any channel input, in system Contact discharge per IEC 61000-4-2 standard | T <sub>A</sub> = 25°C | ±8 (Pin 1–3)<br>±15 (Pin 4) | | | kV | | V <sub>CL</sub> | LV Channel Clamp Voltage (Pin 1–3) Positive Transients Negative Transients | $T_A = 25$ °C, $I_{PP} = 1$ A, $t_P = 8/20 \ \mu S$ | | +9.64<br>-1.75 | | V | | R <sub>DYN</sub> | Dynamic Resistance LV Channel Positive Transients LV Channel Negative Transients HV Channel Positive Transients HV Channel Negative Transients | $I_{PP}$ = 1 A, $t_P$ = 8/20 $\mu$ S<br>Any I/O pin to Ground | | 0.72<br>0.59<br>1.20<br>0.36 | | Ω | <sup>1.</sup> All parameters specified at $T_A = -40^{\circ}C$ to $+85^{\circ}C$ unless otherwise noted. ### PERFORMANCE INFORMATION ### Input Channel Capacitance Performance Curves for Low Voltage Pins Figure 1. Typical Variation of $C_{\text{IN}}$ vs. VIN (Low Voltage Inputs, f = 1 MHz, $V_{\text{N}}$ = 0 V) Figure 2. Typical Variation of $C_{IN}$ vs. Temp (Low Voltage Inputs, f = 1 MHz, $V_N = 0$ V) # PERFORMANCE INFORMATION (Cont'd) ## Typical Filter Performance for Low Voltage Pins Nominal conditions unless specified; otherwise, 50 $\Omega$ environment. Figure 3. Channel 1 vs. All GND Pins (0 V DC Bias) Figure 4. Channel 2 vs. All GND Pins (0 V DC Bias) # PERFORMANCE INFORMATION (Cont'd) ### Typical Filter Performance for Low Voltage Pins Nominal conditions unless specified; otherwise, 50 $\Omega$ environment. Figure 5. Channel 3 vs. All GND Pins (0 V DC Bias) #### PACKAGE DIMENSIONS ### WDFN8, 1.7x1.35, 0.4P CASE 511BF-01 **ISSUE O** #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED - PAD AS WELL AS THE TERMINALS. | MILLIMETERS | | | |-------------|-----------------------------------------------------------------------------|--| | MIN | MAX | | | 0.70 | 0.80 | | | 0.00 | 0.05 | | | 0.20 REF | | | | 0.15 | 0.25 | | | 1.7 BSC | | | | 1.10 | 1.30 | | | 1.35 BSC | | | | 0.30 | 0.50 | | | 0.40 BSC | | | | 0.22 REF | | | | 0.15 | 0.35 | | | | 0.15 | | | | MIN<br>0.70<br>0.00<br>0.15<br>1.71<br>1.10<br>1.35<br>0.30<br>0.40<br>0.22 | | #### RECOMMENDED SOLDERING FOOTPRINT\* **DIMENSION: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) as Solitude services are injected in an expectation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative