## A3G4250D # MEMS motion sensor: 3-axis digital output gyroscope #### **Features** - Wide supply voltage: 2.4 V to 3.6 V - ±245 dps full scale - I<sup>2</sup>C/SPI digital output interface - 16-bit rate value data output - 8-bit temperature data output - Two digital output lines (interrupt and data ready) - Integrated low and high-pass filters with userselectable bandwidth - Ultra-stable over temperature and time - Low-voltage-compatible IOs (1.8 V) - Embedded power-down and sleep mode - Embedded temperature sensor - Embedded FIFO - High shock survivability - Extended operating temperature range (-40 °C to +85 °C) - ECOPACK® RoHS and "Green" compliant - AEC-Q100 qualification ## **Applications** - In-dash car navigation - Telematics, e-Tolling - Motion control with MMI (man-machine interface) - Appliances and robotics ### **Description** The A3G4250D is a low-power 3-axis angular rate sensor able to provide unprecedented stability at zero rate level and sensitivity over temperature and time. It includes a sensing element and an IC interface capable of providing the measured angular rate to the external world through a standard SPI digital interface. An I<sup>2</sup>C-compatible interface is also available. The sensing element is manufactured using a dedicated micro-machining process developed by STMicroelectronics to produce inertial sensors and actuators on silicon wafers. The IC interface is manufactured using a CMOS process that allows a high level of integration to design a dedicated circuit which is trimmed to better match the sensing element characteristics. The A3G4250D has a full scale of ±245 dps and is capable of measuring rates with a user-selectable bandwidth. The A3G4250D is available in a plastic land grid array (LGA) package and can operate within a temperature range of -40 °C to +85 °C. Table 1. Device summary | Order code | Temperature range (°C) | Package | Packing | |------------|------------------------|-----------------------------------|---------------| | A3G4250D | -40 to +85 | LGA-16 (4x4x1.1 mm <sup>3</sup> ) | Tray | | A3G4250DTR | -40 to +85 | LGA-16 (4x4x1.1 mm <sup>3</sup> ) | Tape and reel | Contents A3G4250D ## **Contents** | 1 | Bloc | Block diagram and pin description 6 | | | | |---|------|-------------------------------------------|--|--|--| | | 1.1 | Pin description | | | | | 2 | Мес | hanical and electrical characteristics | | | | | | 2.1 | Mechanical characteristics | | | | | | 2.2 | Electrical characteristics | | | | | | 2.3 | Temperature sensor characteristics | | | | | | 2.4 | Communication interface characteristics | | | | | | | 2.4.1 SPI - serial peripheral interface | | | | | | | 2.4.2 I2C - inter IC control interface | | | | | | 2.5 | Absolute maximum ratings | | | | | | 2.6 | Terminology | | | | | | | 2.6.1 Sensitivity | | | | | | | 2.6.2 Zero-rate level | | | | | | | 2.6.3 Stability over temperature and time | | | | | | 2.7 | Soldering information | | | | | 3 | Mair | n digital blocks1 | | | | | | 3.1 | Block diagram | | | | | | 3.2 | FIFO | | | | | | | 3.2.1 Bypass mode | | | | | | | 3.2.2 FIFO mode | | | | | | | 3.2.3 Stream mode | | | | | | | 3.2.4 Retrieve data from FIFO | | | | | 4 | Арр | lication hints | | | | | 5 | Digi | tal interfaces | | | | | | 5.1 | I2C serial interface | | | | | | | 5.1.1 I2C operation | | | | | | 5.2 | SPI bus interface 24 | | | | | | | 5.2.1 SPI read | | | | | | | 5.2.2 SPI write | | | | | | | | | | | **577** | | | 5.2.3 SPI read in 3-wire mode | |---|-------|-------------------------------| | 6 | Outpu | ıt register mapping | | 7 | Regis | ter description 30 | | | 7.1 | WHO_AM_I (0Fh) | | | 7.2 | CTRL_REG1 (20h) | | | 7.3 | CTRL_REG2 (21h) | | | 7.4 | CTRL_REG3 (22h) | | | 7.5 | CTRL_REG4 (23h) | | | 7.6 | CTRL_REG5 (24h) | | | 7.7 | REFERENCE/DATACAPTURE (25h) | | | 7.8 | OUT_TEMP (26h) 35 | | | 7.9 | STATUS_REG (27h) | | | 7.10 | OUT_X_L (28h), OUT_X_H (29h) | | | 7.11 | OUT_Y_L (2Ah), OUT_Y_H (2Bh) | | | 7.12 | OUT_Z_L (2Ch), OUT_Z_H (2Dh) | | | 7.13 | FIFO_CTRL_REG (2Eh) | | | 7.14 | FIFO_SRC_REG (2Fh) | | | 7.15 | INT1_CFG (30h) | | | 7.16 | INT1_SRC (31h) | | | 7.17 | INT1_THS_XH (32h) 38 | | | 7.18 | INT1_THS_XL (33h) | | | 7.19 | INT1_THS_YH (34h) 38 | | | 7.20 | INT1_THS_YL (35h) | | | 7.21 | INT1_THS_ZH (36h) 39 | | | 7.22 | INT1_THS_ZL (37h) | | | 7.23 | INT1_DURATION (38h) 39 | | 8 | Packa | ge information | | 9 | Revis | ion history42 | List of tables A3G4250D ## List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------------------------------------|----| | Table 2. | Pin description | 6 | | Table 3. | Filter values | 7 | | Table 4. | Mechanical characteristics | | | Table 5. | Electrical characteristics | 9 | | Table 6. | Temp. sensor characteristics | 9 | | Table 7. | SPI slave timing values | 10 | | Table 8. | I2C slave timing values | 11 | | Table 9. | Absolute maximum ratings | 12 | | Table 10. | PLL low-pass filter component values | 19 | | Table 11. | Serial interface pin description | 21 | | Table 12. | I2C terminology | 21 | | Table 13. | SAD+read/write patterns | 22 | | Table 14. | Transfer when master is writing one byte to slave | 22 | | Table 15. | Transfer when master is writing multiple bytes to slave | 23 | | Table 16. | Transfer when master is receiving (reading) one byte of data from slave | 23 | | Table 17. | Transfer when master is receiving (reading) multiple bytes of data from slave | 23 | | Table 18. | Register address map | 27 | | Table 19. | WHO_AM_I register | 29 | | Table 20. | CTRL_REG1 register | 29 | | Table 21. | CTRL_REG1 description | 29 | | Table 22. | DR and BW configuration setting | 29 | | Table 23. | Power mode selection configuration | 30 | | Table 24. | CTRL_REG2 register | 30 | | Table 25. | CTRL_REG2 description | 30 | | Table 26. | High-pass filter mode configuration | 31 | | Table 27. | High-pass filter cut-off frequency configuration [Hz] | 31 | | Table 28. | CTRL_REG1 register | 31 | | Table 29. | CTRL_REG3 description | 31 | | Table 30. | CTRL_REG4 register | 32 | | Table 31. | CTRL_REG4 description | 32 | | Table 32. | Self-test mode configuration | 32 | | Table 33. | CTRL_REG5 register | 32 | | Table 34. | CTRL_REG5 description | 32 | | Table 35. | Out_Sel configuration settings | 33 | | Table 36. | INT_SEL configuration settings | 33 | | Table 37. | REFERENCE register | | | Table 38. | REFERENCE register description | 34 | | Table 39. | OUT_TEMP register | | | Table 40. | OUT_TEMP register description | 34 | | Table 41. | STATUS_REG register | 34 | | Table 42. | STATUS_REG description | 34 | | Table 43. | REFERENCE register | 35 | | Table 44. | REFERENCE register description | | | Table 45. | FIFO mode configuration | 35 | | Table 46. | FIFO_SRC register | | | Table 47. | FIFO_SRC register description | 35 | | Table 48 | INT1 CFG register | 36 | **577** A3G4250D List of tables | Table 49. | INT1_CFG description | 36 | |-----------|---------------------------|----| | Table 50. | INT1_SRC register | | | Table 51. | INT1_SRC description | 37 | | Table 52. | INT1_THS_XH register | 37 | | Table 53. | INT1_THS_XH description | 37 | | Table 54. | INT1_THS_XL register | 37 | | Table 55. | INT1_THS_XL description | 37 | | Table 56. | INT1_THS_YH register | 37 | | Table 57. | INT1_THS_YH description | 37 | | Table 58. | INT1_THS_YL register | 38 | | Table 59. | INT1_THS_YL description | 38 | | Table 60. | INT1_THS_ZH register | 38 | | Table 61. | INT1_THS_ZH description | 38 | | Table 62. | INT1_THS_ZL register | 38 | | Table 63. | INT1_THS_ZL description | 38 | | Table 64. | INT1_DURATION register | 38 | | Table 65. | INT1_DURATION description | 38 | | Table 66 | Document revision history | 41 | List of figures A3G4250D ## **List of figures** | Figure 1. | Block diagram | . 5 | |------------|---------------------------------------------------------------|-----| | Figure 2. | Pin connection | . 5 | | Figure 3. | A3G4250D external low-pass filter values | . 6 | | Figure 4. | SPI slave timing diagram | 10 | | Figure 5. | I2C slave timing diagram | 11 | | Figure 6. | Block diagram | 14 | | Figure 7. | Bypass mode | 15 | | Figure 8. | FIFO mode | 16 | | Figure 9. | Stream mode | 17 | | Figure 10. | FIFO access sequence in asynchronous mode | 18 | | Figure 11. | A3G4250D electrical connections and external component values | | | Figure 12. | Read and write protocol | 24 | | Figure 13. | SPI read protocol | 24 | | Figure 14. | Multiple byte SPI read protocol (2-byte example) | 25 | | Figure 15. | SPI write protocol | 25 | | Figure 16. | Multiple byte SPI write protocol (2-byte example) | 26 | | Figure 17. | SPI read protocol in 3-wire mode | 26 | | Figure 18. | INT1_Sel and Out_Sel configuration block diagram | 33 | | Figure 19. | Wait disabled | 39 | | Figure 20. | Wait enabled | 39 | | Figure 21. | LGA-16: mechanical data and package dimensions | 40 | | | | | **577** ## 1 Block diagram and pin description Figure 1. Block diagram The vibration of the structure is maintained by drive circuitry in a feedback loop. The sensing signal is filtered and appears as a digital signal at the output. ## 1.1 Pin description Figure 2. Pin connection Table 2. Pin description | Pin# | Name | Function | |------|-----------|---------------------------------------------------------------------------------------------------| | 1 | Vdd_IO | Power supply for I/O pins | | 2 | SCL | I <sup>2</sup> C serial clock (SCL) | | | SPC | SPI serial port clock (SPC) | | | SDA | I <sup>2</sup> C serial data (SDA) | | 3 | SDI | SPI serial data input (SDI) | | | SDO | 3-wire interface serial data output (SDO) | | 4 | SDO | SPI serial data output (SDO) | | 4 | SA0 | I <sup>2</sup> C least significant bit of the device address (SA0) | | 5 | CS | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication | | | | enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | | 6 | DRDY/INT2 | Data ready/FIFO interrupt | | 7 | INT1 | Programmable interrupt | | 8 | Reserved | Connect to GND | | 9 | Reserved | Connect to GND | | 10 | Reserved | Connect to GND | | 11 | Reserved | Connect to GND | | 12 | Reserved | Connect to GND | | 13 | GND | 0 V supply | | 14 | PLLFILT | Phase-locked loop filter (see Figure 3) | | 15 | Reserved | Connect to Vdd | | 16 | Vdd | Power supply | Figure 3. A3G4250D external low-pass filter values<sup>(a)</sup> a. Pin 14 PLLFILT maximum voltage level is equal to Vdd. 577 Table 3. Filter values | Parameter | Typical value | |-----------|---------------| | C1 | 10 nF | | C2 | 470 nF | | R2 | 10 kΩ | ## 2 Mechanical and electrical characteristics #### 2.1 Mechanical characteristics @ Vdd = 3.0 V, T = $-40... +85 ^{\circ}\text{C}$ , unless otherwise noted<sup>(b)</sup>. Table 4. Mechanical characteristics | Symbol | Parameter | Test condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------|----------------------------------------|------------------------|--------------------|---------------------|---------------------|------------------| | FS | Measurement range <sup>(2)</sup> | | | ±245 | | dps | | So | Sensitivity <sup>(3)</sup> | | 7.4 | 8.75 | 10.1 | mdps/digit | | SoDr | Sensitivity change vs. temperature | | | ±2 | | % | | DVoff | Digital zero-rate level <sup>(3)</sup> | | -25 | | +25 | dps | | OffDr | Zero-rate level change vs. temperature | | | ±0.03 | | dps/°C | | NL | Non linearity <sup>(2)</sup> | Best fit straight line | -5 | 0.2 | +5 | % FS | | DST | Self-test output change | | 55 | 130 | 245 | dps | | Rn | Rate noise density | BW = 50 Hz | | 0.03 | 0.15 | dps/<br>sqrt(Hz) | | ODR | Digital output data rate | | 89/176/<br>357/714 | 105/208/<br>420/840 | 121/239/<br>483/966 | Hz | | Тор | Operating temperature range | | -40 | | +85 | °C | <sup>1.</sup> Typical specifications are not guaranteed; typical values at +25 $^{\circ}$ C. 57/ <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Across temperature and after MSL3 preconditioning. b. The product is factory calibrated at 3.0 V. The operational power supply range is specified in *Table 5*. #### 2.2 Electrical characteristics @ Vdd = 3.0 V, T = $-40... +85 \,^{\circ}\text{C}$ , unless otherwise noted<sup>(c)</sup>. Table 5. Electrical characteristics | Symbol | Parameter | Test condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------|--------------------------------------------------|---------------------------------|------|---------------------|---------|------| | Vdd | Supply voltage | | 2.4 | 3.0 | 3.6 | V | | Vdd_IO | I/O pins supply voltage <sup>(2)</sup> | | 1.71 | | Vdd+0.1 | V | | ldd | Supply current | | 4.8 | 6.1 | 7.0 | mA | | IddSL | Supply current in sleep mode <sup>(3)</sup> | Selectable by digital interface | | 1.5 | | mA | | IddPdn | Supply current in power-down mode <sup>(4)</sup> | Selectable by digital interface | | 5 | 10 | μΑ | | Тор | Operating temperature range | | -40 | | +85 | °C | <sup>1.</sup> Typical specifications are not guaranteed; typical values at +25 °C. ## 2.3 Temperature sensor characteristics @ Vdd = 3.0 V, T = 25 $^{\circ}$ C, unless otherwise noted<sup>(d)</sup>. Table 6. Temp. sensor characteristics | Symbol | Parameter | Test condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------|--------------------------------------------------|----------------|------|---------------------|------|----------| | TSDr | Temperature sensor output change vs. temperature | | | -1 | | °C/digit | | TODR | Temperature refresh rate | - | | 1 | | Hz | | Тор | Operating temperature range | | -40 | | +85 | °C | <sup>1.</sup> Typical specifications are not guaranteed; typical values at +25 °C. d. The product is factory calibrated at 3.0 V. Doc 022768 Rev 3 <sup>2.</sup> It is possible to remove Vdd maintaining Vdd\_IO without blocking the communication busses, in this condition the measurement chain is powered off. <sup>3.</sup> Sleep mode introduces a faster turn-on time compared to power-down mode. <sup>4.</sup> Verified at wafer level. c. The product is factory calibrated at 3.0 $\ensuremath{\text{V}}$ . #### 2.4 Communication interface characteristics ### 2.4.1 SPI - serial peripheral interface Subject to general operating conditions for Vdd and Top. Table 7. SPI slave timing values | Cymhal | Barranatar | Valu | 11 | | |----------|-------------------------|------|------|------| | Symbol | Parameter | Min. | Max. | Unit | | tc(SPC) | SPI clock cycle | 100 | | ns | | fc(SPC) | SPI clock frequency | | 10 | MHz | | tsu(CS) | CS setup time | 5 | | | | th(CS) | CS hold time | 8 | | | | tsu(SI) | SDI input setup time | 5 | | | | th(SI) | SDI input hold time | 15 | | ns | | tv(SO) | SDO valid output time | | 50 | | | th(SO) | SDO output hold time | 6 | | | | tdis(SO) | SDO output disable time | | 50 | | Values are guaranteed at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results; not tested in production. Figure 4. SPI slave timing diagram<sup>(e)</sup> 5 e. Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both input and output ports. ## 2.4.2 I<sup>2</sup>C - inter IC control interface Subject to general operating conditions for Vdd and Top. Table 8. I<sup>2</sup>C slave timing values | Cumbal | Parameter | I <sup>2</sup> C standa | ard mode <sup>(1)</sup> | I <sup>2</sup> C fast | Unit | | |-----------------------|-------------------------------------|-------------------------|-------------------------|-----------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | f <sub>(SCL)</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | t <sub>su(SDA)</sub> | t <sub>su(SDA)</sub> SDA setup time | | | 100 | | ns | | t <sub>h(SDA)</sub> | SDA data hold time | 0 | 3.45 | 0 | 0.9 | μs | | t <sub>h(ST)</sub> | START condition hold time | 4 | | 0.6 | | | | t <sub>su(SR)</sub> | Repeated START condition setup time | 4.7 | | 0.6 | | | | t <sub>su(SP)</sub> | STOP condition setup time | 4 | | 0.6 | | μs | | t <sub>w(SP:SR)</sub> | Bus free time between STOP | | | 1.3 | | | <sup>1.</sup> Data based on standard I<sup>2</sup>C protocol requirement; not tested in production. \_ f. Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both ports. #### 2.5 **Absolute maximum ratings** Any stress above that listed as "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 9. **Absolute maximum ratings** | Symbol | Ratings | Maximum value | Unit | |------------------|------------------------------------|---------------|------| | Vdd | Supply voltage | -0.3 to 4.8 | V | | T <sub>STG</sub> | Storage temperature range | -40 to +125 | °C | | Sg | Acceleration g for 0.1 ms | 10,000 | g | | ESD | Electrostatic discharge protection | 2 (HBM) | kV | This is a mechanical shock sensitive device, improper handling can cause permanent damage to the part This is an ESD sensitive device, improper handling can cause permanent damage to the part ## 2.6 Terminology #### 2.6.1 Sensitivity An angular rate gyroscope is a device that produces a positive-going digital output for counter-clockwise rotation around the sensitive axis considered. Sensitivity describes the gain of the sensor and can be determined by applying a defined angular velocity to it. This value changes very little over temperature and time. #### 2.6.2 Zero-rate level The zero-rate level describes the actual output signal if there is no angular rate present. The zero-rate level of precise MEMS sensors is, to some extent, a result of stress to the sensor and, therefore, the zero-rate level can slightly change after mounting the sensor onto a printed circuit board or after exposing it to extensive mechanical stress. This value changes very little over temperature and time. #### 2.6.3 Stability over temperature and time Thanks to the unique single-driving mass approach and optimized design, ST gyroscopes are able to guarantee a perfect match of the MEMS mechanical mass and the ASIC interface, and deliver unprecedented levels of stability over temperature and time. With the zero-rate level and sensitivity performances, up to ten times better than equivalent products currently available on the market, the A3G4250D allows the user to avoid any further compensation and calibration during production for a faster time to market, easy application implementation, higher performance, and cost saving. ### 2.7 Soldering information The LGA package is compliant with the ECOPACK<sup>®</sup>, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020. Leave "pin 1 indicator" unconnected during soldering. Land pattern and soldering recommendations are available at www.st.com/. Main digital blocks A3G4250D #### Main digital blocks 3 #### **Block diagram** 3.1 Figure 6. **Block diagram** #### 3.2 **FIFO** The A3G4250D embeds a 32-slot, 16-bit data FIFO for each of the three output channels: yaw, pitch, and roll. This allows consistent power saving for the system, as the host processor does not need to continuously poll data from the sensor. Instead, it can wake up only when needed and burst the significant data out from the FIFO. This buffer can work in five different modes. Each mode is selected by the FIFO\_MODE bits in FIFO\_CTRL\_REG. Programmable watermark level, FIFO empty or FIFO Full events can be enabled to generate dedicated interrupts on the DRDY/INT2 pin (configured through CTRL\_REG3), and event detection information is available in FIFO\_SRC\_REG. The watermark level can be configured to WTM4: 0 in FIFO\_CTRL\_REG. #### 3.2.1 Bypass mode In bypass mode, the FIFO is not operational and for this reason it remains empty. As illustrated in Figure 7, only the first address is used for each channel. The remaining FIFO slots are empty. When new data is available, the old data is overwritten. > 57 Doc 022768 Rev 3 A3G4250D Main digital blocks Figure 7. Bypass mode #### 3.2.2 FIFO mode In FIFO mode, data from the yaw, pitch, and roll channels are stored in the FIFO. A watermark interrupt can be enabled (I2\_WMK bit in CTRL\_REG3), which is triggered when the FIFO is filled to the level specified in the WTM 4: 0 bits of FIFO\_CTRL\_REG. The FIFO continues filling until it is full (32 slots of 16-bit data for yaw, pitch, and roll). When full, the FIFO stops collecting data from the input channels. To restart data collection, it is necessary to write FIFO\_CTRL\_REG back to bypass mode. FIFO mode is represented in Figure 8. Main digital blocks A3G4250D Figure 8. FIFO mode #### 3.2.3 Stream mode In stream mode, data from yaw, pitch, and roll measurements are stored in the FIFO. A watermark interrupt can be enabled and set as in FIFO mode. The FIFO continues filling until full (32 slots of 16-bit data for yaw, pitch, and roll). When full, the FIFO discards the older data as the new data arrives. Programmable watermark level events can be enabled to generate dedicated interrupts on the DRDY/INT2 pin (configured through CTRL\_REG3). Stream mode is represented in Figure 9. A3G4250D Main digital blocks Figure 9. Stream mode #### 3.2.4 Retrieve data from FIFO FIFO data is read through the OUT\_X, OUT\_Y, and OUT\_Z registers. When the FIFO is in stream, trigger or FIFO mode, a read operation to the OUT\_X, OUT\_Y or OUT\_Z registers provides the data stored in the FIFO. Each time data is read from the FIFO, the oldest pitch, roll, and yaw data are placed in the OUT\_X, OUT\_Y and OUT\_Z registers, and both single read and read\_burst (X, Y & Z with auto-incremental address) operations can be used. In read\_burst mode, when data included in OUT\_Z\_H is read, the system again starts to read information from addr OUT\_X\_L. The reading from FIFO may be executed either in synchronous or asynchronous mode. For correct data acquisition, the following points need to be followed: - 1. If reading is synchronous, all data should be acquired within one ODR cycle - 2. If reading is asynchronous, an appropriate FIFO access sequence must be applied: - a) A single dummy read @ 28h (increment bit = 0) to update data out - b) A burst read of 6 bytes from 2Ah (Y low) up to 29h: - Y(2A-2Bh) - Z(2C 2Dh) - X(28-29h) Figure 10 illustrates the correct sequence with a flow diagram: Main digital blocks A3G4250D Figure 10. FIFO access sequence in asynchronous mode If the above sequence is not followed, the acquisition from FIFO may lead to corrupted data. A3G4250D Application hints ## 4 Application hints Figure 11. A3G4250D electrical connections and external component values Power supply decoupling capacitors (100 nF ceramic or polyester $+10 \,\mu\text{F}$ ) should be placed as near as possible to the device (common design practice). If Vdd and Vdd\_IO are not connected together, power supply decoupling capacitors (100 nF and 10 $\mu$ F between Vdd and common ground, 100 nF between Vdd\_IO and common ground) should be placed as near as possible to the device (common design practice). The A3G4250D IC includes a PLL (phase locked loop) circuit to synchronize driving and sensing interfaces. Capacitors and resistors must be added at the **PLLFILT** pin (as shown in *Figure 11*) to implement a second-order low-pass filter. *Table 10* summarizes the PLL low-pass filter component values. Table 10. PLL low-pass filter component values | Component | Value | | | | |-----------|-------------|--|--|--| | C1 | 10 nF ± 10% | | | | Application hints A3G4250D Table 10. PLL low-pass filter component values | Component | Value | | | | |-----------|--------------|--|--|--| | C2 | 470 nF ± 10% | | | | | R2 | 10 kΩ± 10% | | | | A3G4250D Digital interfaces ## 5 Digital interfaces The registers embedded in the A3G4250D may be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter may be software-configured to operate either in 3-wire or 4-wire interface mode. The serial interfaces are mapped onto the same pins. To select/exploit the $I^2C$ interface, the CS line must be tied high (i.e., connected to Vdd\_IO). | Table 11. | . Serial | interface pin | description | |-----------|----------|---------------|-------------| | | | | | | Pin name | Pin description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | | SCL/SPC | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC) | | SDA/SDI/SDO | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO) | | SDO | SPI serial data output (SDO) I <sup>2</sup> C least significant bit of the device address | ## 5.1 I<sup>2</sup>C serial interface The A3G4250D I<sup>2</sup>C is a bus slave. The I<sup>2</sup>C is employed to write data to registers whose content can also be read back. The relevant I<sup>2</sup>C terminology is given in the table below. Table 12. I<sup>2</sup>C terminology | Term | Description | | | | | |------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--| | Transmitter The device which sends data to the bus | | | | | | | Receiver The device which receives data from the bus | | | | | | | Master | The device which initiates a transfer, generates clock signals and terminates a transfer | | | | | | Slave | The device addressed by the master | | | | | There are two signals associated with the $I^2C$ bus: the serial clock line (SCL) and the serial data line (SDA). The latter is a bi-directional line used for sending and receiving the data to/from the interface. Both lines must be connected to Vdd\_IO through an external pull-up resistor. When the bus is free both the lines are high. The I<sup>2</sup>C interface is compliant with fast mode (400 kHz) I<sup>2</sup>C standards as well as with normal mode. Digital interfaces A3G4250D #### 5.1.1 I<sup>2</sup>C operation The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first 7 bits after a start condition with its address. If they match, the device considers itself addressed by the master. The slave address (SAD) associated with the A3G4250D is 110100xb. The SDO pin can be used to modify the least significant bit (LSb) of the device address. If the SDO pin is connected to the voltage supply, LSb is '1' (address 1101001b). Otherwise, when the SDO pin is connected to ground, the LSb value is '0' (address 1101000b). This solution permits the connection and addressing of two different gyroscopes to the same I<sup>2</sup>C bus. Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received. The I<sup>2</sup>C embedded in the A3G4250D behaves like a slave device, and the following protocol must be adhered to. After the START (ST) condition, a slave address is sent. Once a slave acknowledge (SAK) has been returned, an 8-bit sub-address is transmitted. The 7 LSb represent the actual register address while the MSb enables address auto-increment. If the MSb of the SUB field is 1, the SUB (register address) is automatically incremented to allow multiple data read/write. The slave address is completed with a read/write bit. If the bit is '1' (read), a REPEATED START (SR) condition must be issued after the two sub-address bytes; if the bit is '0' (write) the master transmits to the slave with the direction unchanged. *Table 13* describes how the SAD+read/write bit pattern is composed, listing all the possible configurations. | Table 13. | SAD+read/write | patterns | |-----------|----------------|----------| |-----------|----------------|----------| | Command | SAD[6:1] | SAD[0] = SDO | R/W | SAD+R/W | |---------|----------|--------------|-----|----------------| | Read | 110100 | 0 | 1 | 11010001 (D1h) | | Write | 110100 | 0 | 0 | 11010000 (D0h) | | Read | 110100 | 1 | 1 | 11010011 (D3h) | | Write | 110100 | 1 | 0 | 11010010 (D2h) | Table 14. Transfer when master is writing one byte to slave | Master | ST | SAD + W | | SUB | | DATA | | SP | |--------|----|---------|-----|-----|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | A3G4250D Digital interfaces Table 15. Transfer when master is writing multiple bytes to slave | Master | ST | SAD + W | | SUB | | DATA | | DATA | | SP | |--------|----|---------|-----|-----|-----|------|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | SAK | | Table 16. Transfer when master is receiving (reading) one byte of data from slave | Master | ST | SAD + W | | SUB | | SR | SAD + R | | | NMAK | SP | |--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----| | Slave | | | SAK | | SAK | | | SAK | DATA | | | Table 17. Transfer when master is receiving (reading) multiple bytes of data from slave | Master | ST | SAD+W | | SUB | | SR | SAD+R | | | MAK | | MAK | | NMAK | SP | |--------|----|-------|-----|-----|-----|----|-------|-----|------|-----|------|-----|------|------|----| | Slave | | | SAK | | SAK | | | SAK | DATA | | DATA | | DATA | | | Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the most significant bit (MSb) first. If a receiver cannot receive another complete byte of data until it has performed some other function, it can hold the clock line SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver does not acknowledge the slave address (i.e., it is not able to receive because it is performing some real-time function) the data line must be left HIGH by the slave. The master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition. In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-address field. In other words, SUB(7) must be equal to 1, while SUB(6-0) represents the address of the first register to be read. In the presented communication format, MAK is "master acknowledge" and NMAK is "no master acknowledge". #### 5.2 SPI bus interface The SPI is a bus slave. The SPI allows writing and reading of the device registers. The serial interface interacts with the external world through 4 wires: **CS**, **SPC**, **SDI**, **and SDO**. Digital interfaces A3G4250D Figure 12. Read and write protocol **CS** is the serial port enable and is controlled by the SPI master. It goes low at the start of the transmission and returns to high at the end. **SPC** is the serial port clock and is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are, respectively, the serial port data input and output. These lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**. Both the read register and write register commands are completed in 16 clock pulses, or in multiples of 8 in case of multiple read/write bytes. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, etc.) starts at the last falling edge of **SPC** just before the rising edge of **CS**. **Bit 0**: $R\overline{W}$ bit. When 0, the data DI(7:0) is written to the device. When 1, the data DO(7:0) from the device is read. In the latter case, the chip drives **SDO** at the start of bit 8. **Bit 1**: MS bit. When 0, the address remains unchanged in multiple read/write commands. When 1, the address is auto-incremented in multiple read/write commands. Bit 2-7: address AD(5:0). This is the address field of the indexed register. Bit 8-15: data DI(7:0) (write mode). This is the data that is written to the device (MSb first). Bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). In multiple read/write commands, further blocks of 8 clock periods are added. When the $M\overline{S}$ bit is 0, the address used to read/write data remains the same for every block. When the $M\overline{S}$ bit is 1, the address used to read/write data is incremented at every block. The function and the behavior of SDI and SDO remain unchanged. #### 5.2.1 SPI read Figure 13. SPI read protocol A3G4250D Digital interfaces The SPI read command is performed with 16 clock pulses. A multiple byte read command is performed by adding blocks of 8 clock pulses to the previous one. Bit 0: READ bit. The value is 1. **Bit 1**: MS bit. When 0, do not increment address; when 1, increment address in multiple reading. Bit 2-7: address AD(5:0). This is the address field of the indexed register. Bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). **Bit 16-...**: data DO(...-8). Further data in multiple byte reading. Figure 14. Multiple byte SPI read protocol (2-byte example) #### 5.2.2 SPI write Figure 15. SPI write protocol The SPI write command is performed with 16 clock pulses. A multiple byte write command is performed by adding blocks of 8 clock pulses to the previous one. Bit 0: WRITE bit. The value is 0. **Bit 1**: $\overline{MS}$ bit. When 0, do not increment address; when 1, increment address in multiple writing. Bit 2 -7: address AD(5:0). This is the address field of the indexed register. Bit 8-15: data DI(7:0) (write mode). This is the data that is written to the device (MSb first). Bit 16-...: data DI(...-8). Further data in multiple byte writing. Digital interfaces A3G4250D Figure 16. Multiple byte SPI write protocol (2-byte example) #### 5.2.3 SPI read in 3-wire mode 3-wire mode is entered by setting the SIM (SPI serial interface mode selection) bit to 1 in CTRL\_REG2. Figure 17. SPI read protocol in 3-wire mode The SPI read command is performed with 16 clock pulses: Bit 0: READ bit. The value is 1. **Bit 1**: $\overline{MS}$ bit. When 0, do not increment address; when 1, increment address in multiple reading. Bit 2-7: address AD(5:0). This is the address field of the indexed register. Bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). The multiple read command is also available in 3-wire mode. Note: If the A3G4250D is used in a multi-SPI slave environment (several devices sharing the same SPI bus), the accelerometer can be forced by software to remain in SPI mode. This objective can be achieved by sending, at the beginning of the SPI communication, the following sequence to the device: a = read(0x05) write(0x05, (0x20 OR a)) The programming of this register makes it possible to enhance the robustness of the SPI system. ## 6 Output register mapping *Table 18* below provides a listing of the 8-bit registers embedded in the device and the related addresses: Table 18. Register address map | Nome | Turne | Register | address | Default | Comment | | |---------------|-------|----------|----------|----------|---------|--| | Name | Туре | Hex | Binary | Default | Comment | | | Reserved | - | 00-0E | - | - | | | | WHO_AM_I | r | 0F | 000 1111 | 11010011 | | | | Reserved | - | 10-1F | - | - | | | | CTRL_REG1 | rw | 20 | 010 0000 | 00000111 | | | | CTRL_REG2 | rw | 21 | 010 0001 | 00000000 | | | | CTRL_REG3 | rw | 22 | 010 0010 | 00000000 | | | | CTRL_REG4 | rw | 23 | 010 0011 | 00000000 | | | | CTRL_REG5 | rw | 24 | 010 0100 | 00000000 | | | | REFERENCE | rw | 25 | 010 0101 | 00000000 | | | | OUT_TEMP | r | 26 | 010 0110 | Output | | | | STATUS_REG | r | 27 | 010 0111 | Output | | | | OUT_X_L | r | 28 | 010 1000 | Output | | | | OUT_X_H | r | 29 | 010 1001 | Output | | | | OUT_Y_L | r | 2A | 010 1010 | Output | | | | OUT_Y_H | r | 2B | 010 1011 | Output | | | | OUT_Z_L | r | 2C | 010 1100 | Output | | | | OUT_Z_H | r | 2D | 010 1101 | Output | | | | FIFO_CTRL_REG | rw | 2E | 010 1110 | 00000000 | | | | FIFO_SRC_REG | r | 2F | 010 1111 | Output | | | | INT1_CFG | rw | 30 | 011 0000 | 00000000 | | | | INT1_SRC | r | 31 | 011 0001 | Output | | | | INT1_TSH_XH | rw | 32 | 011 0010 | 00000000 | | | | INT1_TSH_XL | rw | 33 | 011 0011 | 00000000 | | | | INT1_TSH_YH | rw | 34 | 011 0100 | 00000000 | | | | INT1_TSH_YL | rw | 35 | 011 0101 | 00000000 | | | | INT1_TSH_ZH | rw | 36 | 011 0110 | 00000000 | | | | INT1_TSH_ZL | rw | 37 | 011 0111 | 00000000 | | | | INT1_DURATION | rw | 38 | 011 1000 | 00000000 | | | Registers marked as *Reserved* must not be changed. Writing to those registers may change calibration data and therefore lead to a non-proper working device. The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up. ## 7 Register description The device contains a set of registers which are used to control its behavior and to retrieve rate data. The register addresses, made up of 7 bits, are used to identify them and to write the data through the serial interface. ## 7.1 WHO\_AM\_I (0Fh) Table 19. WHO\_AM\_I register | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | |---|---|---|---|---|---|---|---| Device identification register. ## 7.2 CTRL\_REG1 (20h) Table 20. CTRL\_REG1 register | DR1 | DR0 | BW1 | BW0 | PD | Zen | Yen | Xen | |-----|-----|-----|-----|----|-----|-----|-----| Table 21. CTRL\_REG1 description | | = . | | | | |---------|------------------------------------------------------------------------------------------------|--|--|--| | DR1-DR0 | Output data rate selection. Refer to Table 22 | | | | | BW1-BW0 | Bandwidth selection. Refer to Table 22 | | | | | PD | Power-down mode enable. Default value: 0<br>(0: power-down mode, 1: normal mode or sleep mode) | | | | | Zen | Z-axis enable. Default value: 1 (0: Z-axis disabled; 1: Z-axis enabled) | | | | | Yen | Y-axis enable. Default value: 1<br>(0: Y-axis disabled; 1: Y-axis enabled) | | | | | Xen | X-axis enable. Default value: 1 (0: X-axis disabled; 1: X-axis enabled) | | | | **DR<1:0>** is used to set ODR selection. **BW <1:0>** is used to set Bandwidth selection. In the following table (*Table 22*) all frequencies resulting in a combination of DR / BW bits are reported. Table 22. DR and BW configuration setting | DR <1:0> | BW <1:0> | ODR [Hz] | Cut-off | |----------|----------|----------|---------| | 00 | 00 | 100 | 12.5 | | 00 | 01 | 100 | 25 | | 00 | 10 | 100 | 25 | | 00 | 11 | 100 | 25 | Register description A3G4250D Table 22. DR and BW configuration setting (continued) | DR <1:0> | BW <1:0> | ODR [Hz] | Cut-off | |----------|----------|----------|---------| | 01 | 00 | 200 | 12.5 | | 01 | 01 | 200 | 25 | | 01 | 10 | 200 | 50 | | 01 | 11 | 200 | 70 | | 10 | 00 | 400 | 20 | | 10 | 01 | 400 | 25 | | 10 | 10 | 400 | 50 | | 10 | 11 | 400 | 110 | | 11 | 00 | 800 | 30 | | 11 | 01 | 800 | 35 | | 11 | 10 | 800 | 50 | | 11 | 11 | 800 | 110 | Combination of **PD**, **Zen**, **Yen**, and **Xen** are used to set the device in different modes (power-down / normal / sleep mode) according to the following table. Table 23. Power mode selection configuration | Mode | PD | Zen | Yen | Xen | |------------|----|-----|-----|-----| | Power-down | 0 | - | - | - | | Sleep | 1 | 0 | 0 | 0 | | Normal | 1 | - | - | - | ## 7.3 CTRL\_REG2 (21h) Table 24. CTRL\_REG2 register | 0 <sup>(1)</sup> 0 <sup>(1)</sup> HPM1 HPM <sup>-</sup> | HPCF3 HPCF2 HPCF1 HPCF0 | |---------------------------------------------------------|-------------------------| |---------------------------------------------------------|-------------------------| <sup>1.</sup> Value loaded at boot. This value must not be changed. Table 25. CTRL\_REG2 description | HPM1-<br>HPM0 | High-pass filter mode selection. Default value: 00 Refer to <i>Table 26</i> | |---------------|-----------------------------------------------------------------------------| | HPCF3- | High-pass filter cut-off frequency selection | | HPCF0 | Refer to <i>Table 28</i> | Table 26. High-pass filter mode configuration | HPM1 | НРМ0 | High-pass filter mode | |------|------|---------------------------------------------| | 0 | 0 | Normal mode (reset reading HP_RESET_FILTER) | Table 26. High-pass filter mode configuration | 0 | 1 | Reference signal for filtering | |---|---|--------------------------------| | 1 | 0 | Normal mode | | 1 | 1 | Auto-reset on interrupt event | #### Table 27. High-pass filter cut-off frequency configuration [Hz] | HPCF3 | ODR= 100 Hz | ODR= 200 Hz | ODR= 400 Hz | ODR= 800 Hz | |-------|-------------|-------------|-------------|-------------| | 0000 | 8 | 15 | 30 | 56 | | 0001 | 4 | 8 | 15 | 30 | | 0010 | 2 | 4 | 8 | 15 | | 0011 | 1 | 2 | 4 | 8 | | 0100 | 0.5 | 1 | 2 | 4 | | 0101 | 0.2 | 0.5 | 1 | 2 | | 0110 | 0.1 | 0.2 | 0.5 | 1 | | 0111 | 0.05 | 0.1 | 0.2 | 0.5 | | 1000 | 0.02 | 0.05 | 0.1 | 0.2 | | 1001 | 0.01 | 0.02 | 0.05 | 0.1 | ## 7.4 CTRL\_REG3 (22h) #### Table 28. CTRL\_REG1 register | I1_Int1 | I1_Boot | H_Lactive | PP_OD | I2_DRDY | I2_WTM | I2_ORun | I2_Empty | |---------|---------|-----------|-------|---------|--------|---------|----------| |---------|---------|-----------|-------|---------|--------|---------|----------| #### Table 29. CTRL\_REG3 description | | <u> </u> | |-----------|----------------------------------------------------------------------------------| | I1_Int1 | Interrupt enable on the INT1 pin. Default value 0. (0: disable; 1: enable) | | I1_Boot | Boot status available on INT1. Default value 0. (0: disable; 1: enable) | | H_Lactive | Interrupt active configuration on INT1. Default value 0. (0: high; 1: low) | | PP_OD | Push-pull / open drain. Default value: 0. (0: push-pull; 1: open drain) | | I2_DRDY | Date ready on DRDY/INT2. Default value 0. (0: disable; 1: enable) | | I2_WTM | FIFO watermark interrupt on DRDY/INT2. Default value: 0. (0: disable; 1: enable) | | I2_ORun | FIFO overrun interrupt on DRDY/INT2 Default value: 0. (0: disable; 1: enable) | | I2_Empty | FIFO empty interrupt on DRDY/INT2. Default value: 0. (0: disable; 1: enable) | ## 7.5 CTRL\_REG4 (23h) #### Table 30. CTRL REG4 register | | • | | <b>u</b> . | | | | | | |---|-----|---|------------|---|-----|-----|-----|---| | 0 | BLE | 0 | 0 | - | ST1 | ST0 | SIM | ì | Register description A3G4250D #### Table 31. CTRL\_REG4 description | BLE | Big/little endian data selection. Default value 0.<br>(0: data LSB @ lower address; 1: data MSB @ lower address) | |---------|------------------------------------------------------------------------------------------------------------------| | ST1-ST0 | Self-test enable. Default value: 00 (00: self-test disabled; Other: see <i>Table</i> ) | | SIM | SPI serial interface mode selection. Default value: 0 (0: 4-wire interface; 1: 3-wire interface). | #### Table 32. Self-test mode configuration | ST1 | ST0 | Self-test mode | |-----|-----|--------------------------------| | 0 | 0 | Normal mode | | 0 | 1 | Self-test 0 (+) <sup>(1)</sup> | | 1 | 0 | | | 1 | 1 | Self-test 1 (-) <sup>(1)</sup> | <sup>1.</sup> DST sign (absolute value in *Table 4*). ## 7.6 CTRL\_REG5 (24h) #### Table 33. CTRL\_REG5 register | BOOT | FIFO_EN | | HPen | INT1_Sel1 | INT1_Sel0 | Out_Sel1 | Out_Sel0 | |------|---------|--|------|-----------|-----------|----------|----------| |------|---------|--|------|-----------|-----------|----------|----------| #### Table 34. CTRL\_REG5 description | ВООТ | Reboot memory content. Default value: 0 (0: normal mode; 1: reboot memory content) | |-------------------------|----------------------------------------------------------------------------------------------------| | FIFO_EN | FIFO enable. Default value: 0<br>(0: FIFO disable; 1: FIFO enable) | | HPen | High-pass filter enable. Default value: 0 (0: HPF disabled; 1: HPF enabled (see <i>Figure 19</i> ) | | INT1_Sel1-<br>INT1_Sel0 | INT1 selection configuration. Default value: 0 (see Figure 19) | | Out_Sel1-<br>Out_Sel1 | Out selection configuration. Default value: 0 (see Figure 19) | Figure 18. INT1\_Sel and Out\_Sel configuration block diagram Table 35. Out\_Sel configuration settings | Hpen | OUT_SEL1 | OUT_SEL0 | Description | |------|----------|----------|----------------------------------------------------------------------| | х | 0 | 0 | Data in DataReg and FIFO are non-high-<br>pass-filtered | | х | 0 | 1 | Data in DataReg and FIFO are high-pass-filtered | | 0 | 1 | х | Data in DataReg and FIFO are low-pass-filtered by LPF2 | | 1 | 1 | х | Data in DataReg and FIFO are high-pass and low-pass-filtered by LPF2 | Table 36. INT\_SEL configuration settings | Hpen | INT_SEL1 | INT_SEL2 | Description | |------|----------|----------|------------------------------------------------------------------------| | х | 0 | 0 | Non-high-pass-filtered data are used for interrupt generation | | х | 0 | 1 | High-pass-filtered data are used for interrupt generation | | 0 | 1 | х | Low-pass-filtered data are used for interrupt generation | | 1 | 1 | х | High-pass and low-pass-filtered data are used for interrupt generation | Register description A3G4250D ## 7.7 REFERENCE/DATACAPTURE (25h) #### Table 37. REFERENCE register | Ref7 Ref6 Ref5 Ref4 Ref3 Ref2 | Ref1 | Ref0 | |-------------------------------|------|------| |-------------------------------|------|------| #### Table 38. REFERENCE register description |--| ## 7.8 **OUT\_TEMP** (26h) #### Table 39. OUT\_TEMP register | Temp7 | Temp6 | Temp5 | Temp4 | Temp3 | Temp2 | Temp1 | Temp0 | | |-------|-------|-------|-------|-------|-------|-------|-------|--| #### Table 40. OUT\_TEMP register description | Temp7-Temp0 | Temperature data. | | |-------------|-------------------|--| |-------------|-------------------|--| ## 7.9 **STATUS\_REG** (27h) #### Table 41. STATUS\_REG register #### Table 42. STATUS\_REG description | | 01/1/00_112G d00011ptio11 | |-------|--------------------------------------------------------------------------------------------------------------------------------------------| | ZYXOR | X, Y, Z-axis data overrun. Default value: 0 (0: no overrun has occurred; 1: new data has overwritten the previous one before it was read) | | ZOR | Z-axis data overrun. Default value: 0 (0: no overrun has occurred; 1: a new data for the Z-axis has overwritten the previous one) | | YOR | Y-axis data overrun. Default value: 0<br>(0: no overrun has occurred; 1: a new data for the Y-axis has overwritten the previous one) | | XOR | X-axis data overrun. Default value: 0 (0: no overrun has occurred; 1: a new data for the X-axis has overwritten the previous one) | | ZYXDA | X, Y, Z-axis new data available. Default value: 0 (0: a new set of data is not yet available; 1: a new set of data is available) | | ZDA | Z-axis new data available. Default value: 0 (0: a new data for the Z-axis is not yet available; 1: a new data for the Z-axis is available) | | YDA | Y-axis new data available. Default value: 0 (0: a new data for the Y-axis is not yet available;1: a new data for the Y-axis is available) | | XDA | X-axis new data available. Default value: 0 (0: a new data for the X-axis is not yet available; 1: a new data for the X-axis is available) | ## 7.10 OUT\_X\_L (28h), OUT\_X\_H (29h) X-axis angular rate data. The value is expressed as 2's complement. ### 7.11 OUT\_Y\_L (2Ah), OUT\_Y\_H (2Bh) Y-axis angular rate data. The value is expressed as 2's complement. ## 7.12 OUT\_Z\_L (2Ch), OUT\_Z\_H (2Dh) Z-axis angular rate data. The value is expressed as 2's complement. ## 7.13 FIFO\_CTRL\_REG (2Eh) #### Table 43. REFERENCE register #### Table 44. REFERENCE register description | FM2-FM0 | FIFO mode selection. Default value: 00 | |-----------|-----------------------------------------| | WTM4-WTM0 | FIFO threshold. Watermark level setting | #### Table 45. FIFO mode configuration | FM2 | FM1 | FM0 | FIFO mode | | |-----|-----|-----|-------------|--| | 0 | 0 | 0 | Bypass mode | | | 0 | 0 | 1 | FIFO mode | | | 0 | 1 | 0 | Stream mode | | ## 7.14 FIFO\_SRC\_REG (2Fh) #### Table 46. FIFO\_SRC register | | WTM | OVRN | EMPTY | FSS4 | FSS3 | FSS2 | FSS1 | FSS0 | |--|-----|------|-------|------|------|------|------|------| #### Table 47. FIFO\_SRC register description | WTM | Watermark status. (0: FIFO filling is lower than WTM level; 1: FIFO filling is equal or higher than WTM level) | | | | |------|----------------------------------------------------------------------------------------------------------------|--|--|--| | OVRN | Overrun bit status. (0: FIFO is not completely filled; 1: FIFO is completely filled) | | | | Register description A3G4250D #### Table 47. FIFO\_SRC register description (continued) | EMPTY | FIFO empty bit.<br>(0: FIFO not empty; 1: FIFO empty) | |-----------|-------------------------------------------------------| | FSS4-FSS1 | FIFO stored data level | ## 7.15 INT1\_CFG (30h) #### Table 48. INT1\_CFG register | AND/OR LIR | ZHIE | ZLIE | YHIE | YLIE | XHIE | XLIE | |------------|------|------|------|------|------|------| |------------|------|------|------|------|------|------| #### Table 49. INT1\_CFG description | AND/OR | AND/OR combination of interrupt events. Default value: 0 (0: OR combination of interrupt events 1: AND combination of interrupt events | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LIR | Latch interrupt request. Default value: 0 (0: interrupt request not latched; 1: interrupt request latched) Cleared by reading the INT1_SRC reg. | | ZHIE | Enable interrupt generation on Z high event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value higher than preset threshold) | | ZLIE | Enable interrupt generation on Z low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value lower than preset threshold) | | YHIE | Enable interrupt generation on Y high event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value higher than preset threshold) | | YLIE | Enable interrupt generation on Y low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value lower than preset threshold) | | XHIE | Enable interrupt generation on X high event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value higher than preset threshold) | | XLIE | Enable interrupt generation on X low event. Default value: 0 (0: disable interrupt request; 1: enable interrupt request on measured rate value lower than preset threshold) | Configuration register for interrupt source. ## 7.16 INT1\_SRC (31h) Table 50. INT1\_SRC register | 0 | IA | ZH | ZL | YH | YL | XH | XL | |---|----|----|----|----|----|----|----| #### Table 51. INT1\_SRC description | IA | Interrupt active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupts have been generated) | | | | | |----------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | <u> </u> | | | | | | | ZH | ZH Z high. Default value: 0 (0: no interrupt, 1: Z high event has occurred) | | | | | | ZL | Z low. Default value: 0 (0: no interrupt; 1: Z low event has occurred) | | | | | | YH | Y high. Default value: 0 (0: no interrupt, 1: Y high event has occurred) | | | | | | YL | Y low. Default value: 0 (0: no interrupt, 1: Y low event has occurred) | | | | | | XH | X high. Default value: 0 (0: no interrupt, 1: X high event has occurred) | | | | | | XL | X low. Default value: 0 (0: no interrupt, 1: X low event has occurred) | | | | | Interrupt source register. Read only register. Reading at this address clears the INT1\_SRC IA bit (and eventually the interrupt signal on the INT1 pin) and allows the refreshment of data in the INT1\_SRC register if the latched option is chosen. ### 7.17 INT1\_THS\_XH (32h) #### Table 52. INT1\_THS\_XH register #### Table 53. INT1\_THS\_XH description | THSX14 - THSX9 | Interrupt threshold. Default value: 0000 0000 | |----------------|-----------------------------------------------| |----------------|-----------------------------------------------| ## 7.18 INT1\_THS\_XL (33h) #### Table 54. INT1\_THS\_XL register #### Table 55. INT1\_THS\_XL description | THSX7 - THSX0 | Interrupt threshold. Default value: 0000 0000 | |---------------|-----------------------------------------------| |---------------|-----------------------------------------------| ## 7.19 INT1\_THS\_YH (34h) #### Table 56. INT1\_THS\_YH register | - THSY14 THSY13 THSY12 THSY11 THSY10 THSY9 | THSY8 | |--------------------------------------------|-------| |--------------------------------------------|-------| #### Table 57. INT1\_THS\_YH description | THSY14 - THSY9 | Interrupt threshold. Default value: 0000 0000 | |----------------|-----------------------------------------------| |----------------|-----------------------------------------------| Register description A3G4250D ### 7.20 INT1\_THS\_YL (35h) #### Table 58. INT1\_THS\_YL register | THSR7 THSY6 THSY5 | THSY4 | THSY3 | THSY2 | THSY1 | THSY0 | |-------------------|-------|-------|-------|-------|-------| |-------------------|-------|-------|-------|-------|-------| #### Table 59. INT1\_THS\_YL description | ĺ | THSY7 - THSY0 | Interrupt threshold. Default value: 0000 0000 | |---|---------------|-----------------------------------------------| |---|---------------|-----------------------------------------------| ## 7.21 INT1\_THS\_ZH (36h) #### Table 60. INT1\_THS\_ZH register | - | THSZ14 | THSZ13 | THSZ12 | THSZ11 | THSZ10 | THSZ9 | THSZ8 | |---|--------|--------|--------|--------|--------|-------|-------| #### Table 61. INT1\_THS\_ZH description | THSZ14 - THSZ9 | Interrupt threshold. Default value: 0000 0000 | |----------------|-----------------------------------------------| |----------------|-----------------------------------------------| ### 7.22 INT1\_THS\_ZL (37h) #### Table 62. INT1\_THS\_ZL register #### Table 63. INT1\_THS\_ZL description | THSZ7 - THSZ0 | Interrupt threshold. Default value: 0000 0000 | |---------------|-----------------------------------------------| |---------------|-----------------------------------------------| ## 7.23 INT1\_DURATION (38h) #### Table 64. INT1\_DURATION register | WAIT | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----|----|----|----|----|----|----| |------|----|----|----|----|----|----|----| #### Table 65. INT1\_DURATION description | WAIT | WAIT enable. Default value: 0 (0: disable; 1: enable) | |---------|-------------------------------------------------------| | D6 - D0 | Duration value. Default value: 000 0000 | **D6 - D0** bits set the minimum duration of the interrupt event to be recognized. Duration steps and maximum values depend on the ODR chosen. WAIT bit has the following meaning: Wait ='0': the interrupt falls immediately if signal crosses the selected threshold. Wait ='1': if signal crosses the selected threshold, the interrupt falls only after the duration has counted a number of samples at the selected data rate, written into the duration counter register. Figure 19. Wait disabled Figure 20. Wait enabled Package information A3G4250D ## 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at www.st.com. ECOPACK is an ST trademark. Figure 21. LGA-16: mechanical data and package dimensions | Dimensions | | | | | | |------------|-------|-------|-------|--|--| | Ref. | mm | | | | | | | Min. | Тур. | Max. | | | | A1 | | | 1.100 | | | | A2 | | 0.855 | | | | | A3 | | 0.200 | | | | | d | | 0.300 | | | | | D1 | 3.850 | 4.000 | 4.150 | | | | E1 | 3.850 | 4.000 | 4.150 | | | | L2 | | 1.950 | | | | | М | | 0.100 | | | | | N1 | | 0.650 | | | | | N2 | | 0.975 | | | | | P1 | | 1.750 | | | | | P2 | | 1.525 | | | | | T1 | | 0.400 | | | | | T2 | | 0.300 | | | | | k | | 0.050 | | | | Outline and mechanical data A3G4250D Revision history ## 9 Revision history Table 66. Document revision history | Date | Revision | Changes | |---------------|----------|--------------------------------------------------------------------| | 02-Feb-2012 | 1 | Initial release. | | 08-Feb-2012 | 2 | Updated notes in Table 4: Mechanical characteristics. | | 14-Feb-2012 3 | | Updated Figure 21: LGA-16: mechanical data and package dimensions. | #### **Please Read Carefully:** Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 44/44 Doc 022768 Rev 3