## **DDR4 SDRAM** ## **MT40A1G4** MT40A512M8 MT40A256M16 | Features | Options <sup>1</sup> | Marking | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>V<sub>DD</sub> = V<sub>DDQ</sub> = 1.2V ±60mV</li> <li>V<sub>PP</sub> = 2.5V, -125mV/+250mV</li> <li>On-die, internal, adjustable V<sub>REFDQ</sub> generation</li> <li>1.2V pseudo open-drain I/O</li> <li>T<sub>C</sub> maximum up to 95°C <ul> <li>64ms, 8192-cycle refresh up to 85°C</li> <li>32ms, 8192-cycle refresh at &gt;85°C to 95°C</li> </ul> </li> <li>16 internal banks (x4, x8): 4 groups of 4 banks each</li> <li>8 internal banks (x16): 2 groups of 4 banks each</li> <li>8n-bit prefetch architecture</li> <li>Programmable data strobe preambles</li> <li>Data strobe preamble training</li> <li>Command/Address latency (CAL)</li> <li>Multipurpose register READ and WRITE capability</li> <li>Write and read leveling</li> <li>Self refresh mode</li> <li>Low-power auto self refresh (LPASR)</li> <li>Temperature controlled refresh (TCR)</li> <li>Fine granularity refresh</li> <li>Self refresh abort</li> <li>Maximum power saving</li> <li>Output driver calibration</li> <li>Nominal, park, and dynamic on-die termination (ODT)</li> <li>Data bus inversion (DBI) for data bus</li> </ul> | <ul> <li>Configuration <ul> <li>1 Gig x 4</li> <li>512 Meg x 8</li> <li>256 Meg x 16</li> </ul> </li> <li>FBGA package (Pb-free) - x4, x8</li> <li>78-ball (9mm x 11.5mm) - Rev. A</li> <li>78-ball (9mm x 10.5mm) - Rev. B</li> <li>FBGA package (Pb-free) - x16</li> <li>96-ball (9mm x 14mm) - Rev. A</li> <li>96-ball (9mm x 14mm) - Rev. B</li> </ul> <li>Timing - cycle time <ul> <li>0.625ns @ CL = 22 (DDR4-3200)</li> <li>0.682ns @ CL = 20 (DDR4-2933)</li> <li>0.682ns @ CL = 21 (DDR4-2933)</li> <li>0.750ns @ CL = 18 (DDR4-2666)</li> <li>0.750ns @ CL = 19 (DDR4-2666)</li> <li>0.833ns @ CL = 16 (DDR4-2400)</li> <li>0.833ns @ CL = 17 (DDR4-2400)</li> <li>0.937ns @ CL = 15 (DDR4-2133)</li> <li>1.071ns @ CL = 13 (DDR4-1866)</li> </ul> </li> <li>Operating temperature <ul> <li>Commercial (0° ≤ T<sub>C</sub> ≤ 95°C)</li> <li>Industrial (-40° ≤ T<sub>C</sub> ≤ 95°C)</li> </ul> </li> | 1G4<br>512M8<br>256M16 <sup>2</sup><br>HX<br>RH<br>HA<br>GE<br>-062E<br>-068E<br>-068<br>-075E<br>-075<br>-083E<br>-083<br>-093E<br>-093<br>-107E<br>None<br>IT<br>:A | | <ul> <li>Data bus inversion (DBI) for data bus</li> <li>Command/Address (CA) parity</li> </ul> | | :В | | <ul> <li>Databus write cyclic redundancy check (CRC)</li> <li>Per-DRAM addressability</li> <li>Connectivity test (x16)</li> <li>sPPR and hPPR capability</li> <li>JEDEC JESD-79-4 compliant</li> </ul> | Notes: 1. Not all options listed can be of define an offered product. Us catalog search on http://www.for available offerings. 2. Not available on Rev. A. | se the part | • JEDEC JESD-79-4 compliant 3. Restricted and limited availability. **Table 1: Key Timing Parameters** | Speed Grade | Data Rate (MT/s) | Target <sup>t</sup> RCD- <sup>t</sup> RP-CL | <sup>t</sup> RCD (ns) | <sup>t</sup> RP (ns) | CL (ns) | |--------------------|------------------|---------------------------------------------|-----------------------|----------------------|---------| | -062E <sup>6</sup> | 3200 | 22-22-22 | 13.75 | 13.75 | 13.75 | | -068E <sup>5</sup> | 2933 | 20-20-20 | 13.64 | 13.64 | 13.64 | | -068 <sup>5</sup> | 2933 | 21-21-21 | 14.32 | 14.32 | 14.32 | | -075E <sup>4</sup> | 2666 | 18-18-18 | 13.5 | 13.5 | 13.5 | | -075 <sup>4</sup> | 2666 | 19-19-19 | 14.25 | 14.25 | 14.25 | | -083E <sup>3</sup> | 2400 | 16-16-16 | 13.32 | 13.32 | 13.32 | | -083 <sup>3</sup> | 2400 | 17-17-17 | 14.16 | 14.16 | 14.16 | | -093E <sup>2</sup> | 2133 | 15-15-15 | 14.06 | 14.06 | 14.06 | | -093 <sup>2</sup> | 2133 | 16-16-16 | 15 | 15 | 15 | | -107E <sup>1</sup> | 1866 | 13-13-13 | 13.92 | 13.92 | 13.92 | - Notes: 1. Backward compatible to 1600, CL = 11. - 2. Backward compatible to 1600, CL = 11 and 1866, CL = 13. - 3. Backward compatible to 1600, CL = 11; 1866, CL = 13; and 2133, CL = 15. - 4. Backward compatible to 1600, CL = 11; 1866, CL = 13; 2133, CL = 15; and 2400, CL = 17. - 5. Backward compatible to 1600, CL = 11; 1866, CL = 13; 2133, CL = 15; 2400, CL = 17; and 2666, CL = 19. Speed offering may have restricted availability. - 6. Backward compatible to 1600, CL = 11; 1866, CL = 13; 2133, CL = 15; 2400, CL = 17; 2666, CL = 19; and 2933, CL = 20 and CL = 21. Speed offering may have restricted availability. #### **Table 2: Addressing** | Parameter | 1024 Meg x 4 | 512 Meg x 8 | 256 Meg x 16 | |----------------------------|-------------------------|---------------|---------------| | Number of bank groups | 4 | 4 | 2 | | Bank group address | BG[1:0] | BG[1:0] | BG0 | | Bank count per group | 4 | 4 | 4 | | Bank address in bank group | BA[1:0] | BA[1:0] | BA[1:0] | | Row addressing | 64K (A[15:0]) | 32K (A[14:0]) | 32K (A[14:0]) | | Column addressing | 1K (A[9:0]) | 1K (A[9:0]) | 1K (A[9:0]) | | Page size <sup>1</sup> | 512B / 1KB <sup>2</sup> | 1KB | 2KB | - Notes: 1. Page size is per bank, calculated as follows: Page size = $2^{COLBITS} \times ORG/8$ , where COLBIT = the number of column address bits and ORG = the number of - 2. Die revision dependant. **Figure 1: Order Part Number Example** ### **Contents** | General Notes and Description | | |-----------------------------------------------------------------------------------------------------------------------------------|------| | Description | . 19 | | Industrial Temperature | . 19 | | General Notes | | | Definitions of the Device-Pin Signal Level | . 20 | | Definitions of the Bus Signal Level | | | Functional Block Diagrams | | | Ball Assignments | | | Ball Descriptions | | | Package Dimensions | | | State Diagram | | | Functional Description | | | RESET and Initialization Procedure | | | Power-Up and Initialization Sequence | | | RESET Initialization with Stable Power Sequence | | | Uncontrolled Power-Down Sequence | | | Programming Mode Registers | | | Mode Register 0 | | | Burst Length, Type, and Order | . 45 | | CAS Latency | | | Test Mode | | | Write Recovery(WR)/READ-to-PRECHARGE | | | DLL RESET | | | Mode Register 1 | | | DLL Enable/DLL Disable | | | Output Driver Impedance Control | | | ODT R <sub>TT(NOM)</sub> Values | . 49 | | Additive Latency | . 49 | | Write Leveling | | | Output Disable | | | Termination Data Strobe | | | Mode Register 2 | | | CAS WRITE Latency | | | Low-Power Auto Self Refresh | | | Dynamic ODT | | | Write Cyclic Redundancy Check Data Bus | | | Mode Register 3 | | | Multipurpose Register | | | WRITE Command Latency When CRC/DM is Enabled | | | Fine Granularity Refresh Mode | | | Temperature Sensor Status | | | Per-DRAM Addressability | | | Gear-Down Mode | | | Mode Register 4 | | | Hard Post Package Repair Mode | | | Soft Post Package Repair Mode | | | WRITE Preamble | | | READ Preamble | | | READ Preamble Training | | | Temperature-Controlled Refresh | | | remperature communications manners manners and the second communications and the second communications are second communications. | | | Command Address Latency | | |----------------------------------------------------------------------------|------| | Internal V <sub>REF</sub> Monitor | | | Maximum Power Savings Mode | | | Mode Register 5 | . 61 | | Data Bus Inversion | . 62 | | Data Mask | . 63 | | CA Parity Persistent Error Mode | . 63 | | ODT Input Buffer for Power-Down | . 63 | | CA Parity Error Status | | | CRC Error Status | | | CA Parity Latency Mode | | | Mode Register 6 | | | <sup>t</sup> CCD_L Programming | | | V <sub>REFDO</sub> Calibration Enable | . 65 | | V <sub>REFDO</sub> Calibration Range | . 65 | | V <sub>REFDO</sub> Calibration Value | . 65 | | Truth Tables | | | NOP Command | | | DESELECT Command | | | DLL-Off Mode | | | DLL-On/Off Switching Procedures | | | DLL Switch Sequence from DLL-On to DLL-Off | | | DLL-Off to DLL-On Procedure | | | Input Clock Frequency Change | | | Write Leveling | | | DRAM Setting for Write Leveling and DRAM TERMINATION Function in that Mode | 76 | | Procedure Description | 77 | | Write Leveling Mode Exit | | | Command Address Latency | | | Low-Power Auto Self Refresh Mode | | | Manual Self Refresh Mode | | | Multipurpose Register | | | MPR Reads | | | | | | MPR Readout Format | | | MPR Readout Serial Format | | | MPR Readout Parallel Format | | | MPR Readout Staggered Format | | | MPR READ Waveforms | | | MPR Writes | | | MPR WRITE Waveforms | | | MPR REFRESH Waveforms | | | Gear-Down Mode | | | Maximum Power-Saving Mode | | | Maximum Power-Saving Mode Entry | | | Maximum Power-Saving Mode Entry in PDA | | | CKE Transition During Maximum Power-Saving Mode | | | Maximum Power-Saving Mode Exit | | | Command/Address Parity | | | Per-DRAM Addressability | | | V <sub>REFDQ</sub> Calibration | | | V <sub>REFDQ</sub> Range and Levels | | | V <sub>REFDQ</sub> Step Size | 118 | | V <sub>REFDO</sub> Increment and Decrement Timing | 119 | |-------------------------------------------------------------------|-----| | V <sub>REFDO</sub> Target Settings | | | Connectivity Test Mode | | | Pin Mapping | | | Minimum Terms Definition for Logic Equations | | | Logic Equations for a x4 Device, When Supported | | | Logic Equations for a x8 Device, When Supported | 127 | | Logic Equations for a x16 Device | | | CT Input Timing Requirements | | | Post Package Repair | | | Post Package Repair | | | Hard Post Package Repair | | | hPPR Row Repair - Entry | | | hPPR Row Repair – WRA Initiated (REF Commands Allowed) | | | hPPR Row Repair – WR Initiated (REF Commands NOT Allowed) | | | sPPR Row Repair | | | hPPR/sPPR Support Identifier | | | Excessive Row Activation | | | ACTIVATE Command | 138 | | PRECHARGE Command | | | REFRESH Command | | | Temperature-Controlled Refresh Mode | | | TCR Mode – Normal Temperature Range | | | TCR Mode – Extended Temperature Range | | | Fine Granularity Refresh Mode | | | Mode Register and Command Truth Table | | | <sup>t</sup> REFI and <sup>t</sup> RFC Parameters | | | Changing Refresh Rate | | | Usage with TCR Mode | | | Self Refresh Entry and Exit | | | SELF REFRESH Operation | | | Self Refresh Abort | | | Self Refresh Exit with NOP Command | | | Power-Down Mode | | | Power-Down Clarifications – Case 1 | | | Power-Down Entry, Exit Timing with CAL | | | ODT Input Buffer Disable Mode for Power-Down | | | CRC Write Data Feature | | | CRC Write Data | | | WRITE CRC DATA Operation | | | DBI_n and CRC Both Enabled | | | DM_n and CRC Both Enabled | | | DM_n and DBI_n Conflict During Writes with CRC Enabled | | | CRC and Write Preamble Restrictions | | | CRC Simultaneous Operation Restrictions | | | CRC PolynomialCRC Combinatorial Logic Equations | | | ~ · | | | Burst Ordering for BL8CRC Data Bit Mapping | | | CRC Enabled With BC4 | | | CRC with BC4 Data Bit Mapping | | | CRC Equations for x8 Device in BC4 Mode with A2 = 0 and A2 = 1 | | | CITO 2-quadrono for no Device in Dorivious with the - valuate - 1 | | | CRC Error Handling | | |-------------------------------------------------------------------------------------------------------|-----| | CRC Write Data Flow Diagram | | | Data Bus Inversion | | | DBI During a WRITE Operation | | | DBI During a READ Operation | | | Data Mask | | | Programmable Preamble Modes and DQS Postambles | 179 | | WRITE Preamble Mode | | | READ Preamble Mode | 182 | | READ Preamble Training | 182 | | WRITE Postamble | 183 | | READ Postamble | 183 | | Bank Access Operation | | | READ Operation | 189 | | Read Timing Definitions | 189 | | Read Timing – Clock-to-Data Strobe Relationship | 190 | | Read Timing – Data Strobe-to-Data Relationship | 192 | | <sup>t</sup> LZ(DQS), <sup>t</sup> LZ(DQ), <sup>t</sup> HZ(DQS), and <sup>t</sup> HZ(DQ) Calculations | 193 | | <sup>t</sup> RPRE Calculation | | | <sup>t</sup> RPST Calculation | 195 | | READ Burst Operation | 196 | | READ Operation Followed by Another READ Operation | | | READ Operation Followed by WRITE Operation | | | READ Operation Followed by PRECHARGE Operation | | | READ Operation with Read Data Bus Inversion (DBI) | | | READ Operation with Command/Address Parity (CA Parity) | | | READ Followed by WRITE with CRC Enabled | | | READ Operation with Command/Address Latency (CAL) Enabled | | | WRITE Operation | | | Write Timing Definitions | | | Write Timing – Clock-to-Data Strobe Relationship | | | tWPRE Calculation | | | <sup>t</sup> WPST Calculation | 221 | | Write Timing – Data Strobe-to-Data Relationship | | | WRITE Burst Operation | | | WRITE Operation Followed by Another WRITE Operation | | | WRITE Operation Followed by READ Operation | | | WRITE Operation Followed by PRECHARGE Operation | 237 | | WRITE Operation with WRITE DBI Enabled | | | WRITE Operation with CA Parity Enabled | | | WRITE Operation with Write CRC Enabled | | | Write Timing Violations | | | Motivation | | | Data Setup and Hold Violations | | | Strobe-to-Strobe and Strobe-to-Clock Violations | | | ZQ CALIBRATION Commands | | | On-Die Termination | | | ODT Mode Register and ODT State Table | | | ODT Read Disable State Table | | | Synchronous ODT Mode | | | ODT Latency and Posted ODT | | | Timing Parameters | | | 0 - 41411101010 | | | ODT Design a Doods | 255 | |---------------------------------------------------------------------------------|-----| | ODT During Reads | | | Dynamic ODT | | | Functional Description | | | Asynchronous ODT Mode | | | Electrical Specifications | | | Absolute Ratings | | | DRAM Component Operating Temperature Range | | | Electrical Characteristics – AC and DC Operating Conditions | | | Supply Operating Conditions | | | Leakages | | | V <sub>REFCA</sub> Supply | | | V <sub>REFDQ</sub> Supply and Calibration Ranges | 263 | | V <sub>REFDQ</sub> Ranges | | | Electrical Characteristics – AC and DC Single-Ended Input Measurement Levels | | | RESET_n Input Levels | | | Command/Address Input Levels | | | Command, Control, and Address Setup, Hold, and Derating | | | Data Receiver Input Requirements | | | Connectivity Test (CT) Mode Input Levels | | | Electrical Characteristics – AC and DC Differential Input Measurement Levels | | | Differential Inputs | | | Single-Ended Requirements for CK Differential Signals | | | Slew Rate Definitions for CK Differential Input Signals | | | CK Differential Input Cross Point Voltage | | | DQS Differential Input Signal Definition and Swing Requirements | | | DQS Differential Input Cross Point Voltage | | | Slew Rate Definitions for DQS Differential Input Signals | | | Electrical Characteristics – Overshoot and Undershoot Specifications | | | Address, Command, and Control Overshoot and Undershoot Specifications | | | Clock Overshoot and Undershoot Specifications | | | Data, Strobe, and Mask Overshoot and Undershoot Specifications | | | Electrical Characteristics – AC and DC Output Measurement Levels | | | Single-Ended Outputs | | | Differential Outputs | | | Reference Load for AC Timing and Output Slew Rate | | | Connectivity Test Mode Output Levels | | | Electrical Characteristics – AC and DC Output Driver Characteristics | | | Connectivity Test Mode Output Driver Electrical Characteristics | | | Output Driver Electrical Characteristics | | | Output Driver Temperature and Voltage Sensitivity | | | Alert Driver | | | Electrical Characteristics – On-Die Termination Characteristics | | | ODT Levels and I-V Characteristics | | | ODT Temperature and Voltage Sensitivity | | | ODT Timing Definitions | | | DRAM Package Electrical Specifications | | | Thermal Characteristics | | | Current Specifications – Measurement Conditions | | | I <sub>DD</sub> , I <sub>PP</sub> , and I <sub>DDQ</sub> Measurement Conditions | | | I <sub>DD</sub> Definitions | | | Current Specifications – Patterns and Test Conditions | | | Current Test Definitions and Patterns | 316 | # 4Gb: x4, x8, x16 DDR4 SDRAM Features | I <sub>DD</sub> Specifications | 325 | |------------------------------------------------------------------------|-----| | Current Specifications – Limits | | | Speed Bin Tables | | | Refresh Parameters By Device Density | | | Electrical Characteristics and AC Timing Parameters | | | Electrical Characteristics and AC Timing Parameters: 2666 Through 3200 | | | Converting Time-Based Specifications to Clock-Based Requirements | | | Ontions Tables | | ## **List of Figures** | Figure 1: | Order Part Number Example | 3 | |------------|------------------------------------------------------------------------------|-------| | Figure 2: | 1 Gig x 4 Functional Block Diagram | 21 | | Figure 3: | 512 Meg x 8 Functional Block Diagram | 21 | | Figure 4: | 256 Meg x 16 Functional Block Diagram | 22 | | Figure 5: | 78-Ball x4, x8 Ball Assignments | 23 | | Figure 6: | 96-Ball x16 Ball Assignments | 24 | | Figure 7: | 78-Ball FBGA – x4, x8 "HX" | 28 | | Figure 8: | 78-Ball FBGA – x4, x8 "RH" | 29 | | | 96-Ball FBGA – x16 "HA" | | | Figure 10: | 96-Ball FBGA – x16 "GE" | 31 | | Figure 11: | Simplified State Diagram | 32 | | Figure 12: | RESET and Initialization Sequence at Power-On Ramping | 38 | | Figure 13: | RESET Procedure at Power Stable Condition | 39 | | Figure 14: | <sup>t</sup> MRD Timing | 41 | | Figure 15: | <sup>t</sup> MOD Timing | 41 | | Figure 16: | DLL-Off Mode Read Timing Operation | 70 | | | DLL Switch Sequence from DLL-On to DLL-Off | | | | DLL Switch Sequence from DLL-Off to DLL-On | | | Figure 19: | Write Leveling Concept, Example 1 | 75 | | Figure 20: | Write Leveling Concept, Example 2 | 76 | | Figure 21: | Write Leveling Sequence (DQS Capturing CK LOW at T1 and CK HIGH at T2) | 78 | | | Write Leveling Exit | | | | CAL Timing Definition | | | | CAL Timing Example (Consecutive CS_n = LOW) | | | | CAL Enable Timing – tMOD_CAL | | | Figure 26: | <sup>t</sup> MOD_CAL, MRS to Valid Command Timing with CAL Enabled | 81 | | | CAL Enabling MRS to Next MRS Command, tMRD_CAL | | | | <sup>t</sup> MRD_CAL, Mode Register Cycle Time With CAL Enabled | | | | Consecutive READ BL8, CAL3, 1 <sup>t</sup> CK Preamble, Different Bank Group | | | | Consecutive READ BL8, CAL4, 1 <sup>t</sup> CK Preamble, Different Bank Group | | | - | Auto Self Refresh Ranges | | | | MPR Block Diagram | | | - | MPR READ Timing | | | | MPR Back-to-Back READ Timing | | | | MPR READ-to-WRITE Timing | | | | MPR WRITE and WRITE-to-READ Timing | | | | MPR Back-to-Back WRITE Timing | | | | REFRESH Timing | | | | READ-to-REFRESH Timing | | | | WRITE-to-REFRESH Timing | | | | Clock Mode Change from 1/2 Rate to 1/4 Rate (Initialization) | | | | Clock Mode Change After Exiting Self Refresh | | | Figure 43: | Comparison Between Gear-Down Disable and Gear-Down Enable | . 102 | | Figure 44: | Maximum Power-Saving Mode Entry | . 103 | | Figure 45: | Maximum Power-Saving Mode Entry with PDA | . 104 | | Figure 46: | Maintaining Maximum Power-Saving Mode with CKE Transition | . 104 | | Figure 47: | Maximum Power-Saving Mode Exit | . 105 | | | Command/Address Parity Operation | | | | Command/Address Parity During Normal Operation | | | | Persistent CA Parity Error Checking Operation | | | Figure 51: | CA Parity Error Checking – SRE Attempt | 109 | |------------|------------------------------------------------------------------------------------|-----| | 0 | CA Parity Error Checking – SRX Attempt | | | | CA Parity Error Checking – PDE/PDX | | | Figure 54: | Parity Entry Timing Example – <sup>t</sup> MRD_PAR | 111 | | | Parity Entry Timing Example – <sup>t</sup> MOD_PAR | | | | Parity Exit Timing Example – <sup>t</sup> MRD_PAR | | | | Parity Exit Timing Example – <sup>t</sup> MOD_PAR | | | - | CA Parity Flow Diagram | | | | PDA Operation Enabled, BL8 | | | | PDA Operation Enabled, BC4 | | | - | MRS PDA Exit | | | | V <sub>REFDO</sub> Voltage Range | | | | Example of V <sub>REF</sub> Set Tolerance and Step Size | | | | V <sub>REFDO</sub> Timing Diagram for V <sub>REF,time</sub> Parameter | | | | V <sub>REFDO</sub> Training Mode Entry and Exit Timing Diagram | | | | V <sub>REF</sub> Step: Single Step Size Increment Case | | | | V <sub>REF</sub> Step: Single Step Size Decrement Case | | | | V <sub>REF</sub> Full Step: From V <sub>REF,min</sub> to V <sub>REF,max</sub> Case | | | | $V_{REF}$ Full Step: From $V_{REF,min}$ to $V_{REF,min}$ Case | | | | V <sub>REFDO</sub> Equivalent Circuit | | | | Connectivity Test Mode Entry | | | - | hPPR WRA – Entry | | | | hPPR WRA – Repair and Exit | | | - | hPPR WR – Entry | | | | hPPR WR – Repair and Exit | | | - | sPPR – Entry | | | | sPPR – Repair, and Exit | | | - | tRRD Timing | | | | <sup>t</sup> FAW Timing | | | Figure 80: | REFRESH Command Timing | 141 | | | Postponing REFRESH Commands (Example) | | | | Pulling In REFRESH Commands (Example) | | | | TCR Mode Example <sup>1</sup> | | | Figure 84: | 4Gb with Fine Granularity Refresh Mode Example | 146 | | Figure 85: | OTF REFRESH Command Timing | 147 | | Figure 86: | Self Refresh Entry/Exit Timing | 150 | | | Self Refresh Entry/Exit Timing with CAL Mode | | | | Self Refresh Abort | | | Figure 89: | Self Refresh Exit with NOP Command | 153 | | Figure 90: | Active Power-Down Entry and Exit | 155 | | Figure 91: | Power-Down Entry After Read and Read with Auto Precharge | 156 | | | Power-Down Entry After Write and Write with Auto Precharge | | | | Power-Down Entry After Write | | | | Precharge Power-Down Entry and Exit | | | | REFRESH Command to Power-Down Entry | | | | Active Command to Power-Down Entry | | | | PRECHARGE/PRECHARGE ALL Command to Power-Down Entry | | | | MRS Command to Power-Down Entry | | | | Power-Down Entry/Exit Clarifications – Case 1 | | | | : Active Power-Down Entry and Exit Timing with CAL | | | | : REFRESH Command to Power-Down Entry with CAL | | | Figure 102 | : ODT Power-Down Entry with ODT Buffer Disable Mode | 162 | | Figure 103: | ODT Power-Down Exit with ODT Buffer Disable Mode | . 163 | |-------------|-------------------------------------------------------------------------------------------------------|-------| | Figure 104: | CRC Write Data Operation | . 164 | | Figure 105: | CRC Error Reporting | . 173 | | Figure 106: | CA Parity Flow Diagram | . 174 | | Figure 107: | 1 <sup>t</sup> CK vs. 2 <sup>t</sup> CK WRITE Preamble Mode | . 179 | | Figure 108: | 1 <sup>t</sup> CK vs. 2 <sup>t</sup> CK WRITE Preamble Mode, <sup>t</sup> CCD = 4 | . 180 | | | 1 <sup>t</sup> CK vs. 2 <sup>t</sup> CK WRITE Preamble Mode, <sup>t</sup> CCD = 5 | | | | 1 <sup>t</sup> CK vs. 2 <sup>t</sup> CK WRITE Preamble Mode, <sup>t</sup> CCD = 6 | | | Figure 111: | 1 <sup>t</sup> CK vs. 2 <sup>t</sup> CK READ Preamble Mode | . 182 | | Figure 112: | READ Preamble Training | . 183 | | - | WRITE Postamble | | | Figure 114: | READ Postamble | . 184 | | Figure 115: | Bank Group x4/x8 Block Diagram | . 185 | | Figure 116: | READ Burst <sup>t</sup> CCD_S and <sup>t</sup> CCD_L Examples | . 186 | | Figure 117: | Write Burst <sup>t</sup> CCD_S and <sup>t</sup> CCD_L Examples | . 186 | | Figure 118: | <sup>t</sup> RRD Timing | . 187 | | Figure 119: | <sup>t</sup> WTR_S Timing (WRITE-to-READ, Different Bank Group, CRC and DM Disabled) | . 187 | | Figure 120: | tWTR_L Timing (WRITE-to-READ, Same Bank Group, CRC and DM Disabled) | . 188 | | Figure 121: | Read Timing Definition | . 190 | | Figure 122: | Clock-to-Data Strobe Relationship | . 191 | | | Data Strobe-to-Data Relationship | | | Figure 124: | <sup>t</sup> LZ and <sup>t</sup> HZ Method for Calculating Transitions and Endpoints | . 193 | | Figure 125: | <sup>t</sup> RPRE Method for Calculating Transitions and Endpoints | . 194 | | Figure 126: | <sup>t</sup> RPST Method for Calculating Transitions and Endpoints | . 195 | | | READ Burst Operation, RL = 11 (AL = 0, CL = 11, BL8) | | | Figure 128: | READ Burst Operation, RL = 21 (AL = 10, CL = 11, BL8) | . 197 | | Figure 129: | Consecutive READ (BL8) with 1 <sup>t</sup> CK Preamble in Different Bank Group | . 198 | | Figure 130: | Consecutive READ (BL8) with 2 <sup>t</sup> CK Preamble in Different Bank Group | . 198 | | Figure 131: | Nonconsecutive READ (BL8) with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | . 199 | | Figure 132: | Nonconsecutive READ (BL8) with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | . 199 | | Figure 133: | READ (BC4) to READ (BC4) with 1 <sup>t</sup> CK Preamble in Different Bank Group | . 200 | | Figure 134: | READ (BC4) to READ (BC4) with 2 <sup>t</sup> CK Preamble in Different Bank Group | . 200 | | Figure 135: | READ (BL8) to READ (BC4) OTF with 1 <sup>t</sup> CK Preamble in Different Bank Group | . 201 | | | READ (BL8) to READ (BC4) OTF with 2 <sup>t</sup> CK Preamble in Different Bank Group | | | 0 | READ (BC4) to READ (BL8) OTF with 1 <sup>t</sup> CK Preamble in Different Bank Group | | | | READ (BC4) to READ (BL8) OTF with 2 <sup>t</sup> CK Preamble in Different Bank Group | | | | READ (BL8) to WRITE (BL8) with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BL8) to WRITE (BL8) with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) OTF to WRITE (BC4) OTF with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) OTF to WRITE (BC4) OTF with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) Fixed to WRITE (BC4) Fixed with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) Fixed to WRITE (BC4) Fixed with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) to WRITE (BL8) OTF with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BC4) to WRITE (BL8) OTF with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BL8) to WRITE (BC4) OTF with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ (BL8) to WRITE (BC4) OTF with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | READ to PRECHARGE with 1 <sup>t</sup> CK Preamble | | | | READ to PRECHARGE with 2 <sup>t</sup> CK Preamble | | | | READ to PRECHARGE with Additive Latency and 1 <sup>t</sup> CK Preamble | | | | READ with Auto Precharge and 1 <sup>t</sup> CK Preamble | | | | READ with Auto Precharge, Additive Latency, and 1 <sup>t</sup> CK Preamble | | | Figure 154: | Consecutive READ (BL8) with 1 <sup>t</sup> CK Preamble and DBI in Different Bank Group | . 212 | | Figure 155: | Consecutive READ (BL8) with 1 <sup>t</sup> CK Preamble and CA Parity in Different Bank Group | 213 | |--------------|------------------------------------------------------------------------------------------------------------|------------| | Figure 156: | READ (BL8) to WRITE (BL8) with 1 <sup>t</sup> CK Preamble and CA Parity in Same or Different Bank Group | 214 | | Figure 157: | READ (BL8) to WRITE (BL8 or BC4: OTF) with 1 <sup>t</sup> CK Preamble and Write CRC in Same or Different | | | | up | 215 | | Figure 158: | READ (BC4: Fixed) to WRITE (BC4: Fixed) with 1 <sup>t</sup> CK Preamble and Write CRC in Same or Different | | | | up | 216 | | | Consecutive READ (BL8) with CAL (3 <sup>t</sup> CK) and 1 <sup>t</sup> CK Preamble in Different Bank Group | | | Figure 160: | Consecutive READ (BL8) with CAL (4 <sup>t</sup> CK) and 1 <sup>t</sup> CK Preamble in Different Bank Group | 217 | | | Write Timing Definition | | | Figure 162: | <sup>t</sup> WPRE Method for Calculating Transitions and Endpoints | 220 | | | <sup>t</sup> WPST Method for Calculating Transitions and Endpoints | | | | Rx Compliance Mask | | | | V <sub>CENT_DQ</sub> V <sub>REFDQ</sub> Voltage Variation | | | | Rx Mask DQ-to-DQS Timings | | | | Rx Mask DQ-to-DQS DRAM-Based Timings | | | | Example of Data Input Requirements Without Training | | | | WRITE Burst Operation, WL = 9 (AL = 0, CWL = 9, BL8) | | | | WRITE Burst Operation, WL = 19 (AL = 10, CWL = 9, BL8) | | | | Consecutive WRITE (BL8) with 1 tCK Preamble in Different Bank Group | | | - | Consecutive WRITE (BL8) with 2 <sup>t</sup> CK Preamble in Different Bank Group | | | - | Nonconsecutive WRITE (BL8) with 1 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | | Nonconsecutive WRITE (BL8) with 2 <sup>t</sup> CK Preamble in Same or Different Bank Group | | | 0 | WRITE (BC4) OTF to WRITE (BC4) OTF with 1 tCK Preamble in Different Bank Group | | | 0 | WRITE (BC4) OTF to WRITE (BC4) OTF with 2 tCK Preamble in Different Bank Group | | | - | WRITE (BC4) Fixed to WRITE (BC4) Fixed with 1 tCK Preamble in Different Bank Group | | | - | WRITE (BL8) to WRITE (BC4) OTF with 1 <sup>t</sup> CK Preamble in Different Bank Group | | | - | WRITE (BC4) OTF to WRITE (BL8) with 1 tCK Preamble in Different Bank Group | | | - | WRITE (BL8) to READ (BL8) with 1 tCK Preamble in Different Bank Group | | | - | WRITE (BL8) to READ (BL8) with 1 tCK Preamble in Same Bank Group | | | - | WRITE (BC4) OTF to READ (BC4) OTF with 1 <sup>t</sup> CK Preamble in Different Bank Group | | | - | WRITE (BC4) OTF to READ (BC4) OTF with 1 <sup>t</sup> CK Preamble in Same Bank Group | | | - | WRITE (BC4) Fixed to READ (BC4) Fixed with 1 <sup>t</sup> CK Preamble in Different Bank Group | | | - | WRITE (BC4) Fixed to READ (BC4) Fixed with 1 <sup>t</sup> CK Preamble in Same Bank Group | | | | WRITE (BL8/BC4-OTF) to PRECHARGE with 1 tCK Preamble | | | | WRITE (BC4-Fixed) to PRECHARGE with 1 <sup>t</sup> CK Preamble | | | Figure 188: | WRITE (BL8/BC4-OTF) to Auto PRECHARGE with 1 <sup>t</sup> CK Preamble | 238 | | | WRITE (BC4-Fixed) to Auto PRECHARGE with 1 <sup>t</sup> CK Preamble | | | - | WRITE (BL8/BC4-OTF) with 1 <sup>t</sup> CK Preamble and DBI | | | | WRITE (BC4-Fixed) with 1 <sup>t</sup> CK Preamble and DBI | | | | Consecutive Write (BL8) with 1 <sup>t</sup> CK Preamble and CA Parity in Different Bank Group | | | | Consecutive WRITE (BL8/BC4-OTF) with 1 tCK Preamble and Write CRC in Same or Different Bank | | | - | | | | | Consecutive WRITE (BC4-Fixed) with 1 <sup>t</sup> CK Preamble and Write CRC in Same or Different Bank | _ 10 | | U | | 244 | | | Nonconsecutive WRITE (BL8/BC4-OTF) with 1 <sup>t</sup> CK Preamble and Write CRC in Same or Different | 211 | | | up | 245 | | | Nonconsecutive WRITE (BL8/BC4-OTF) with 2 <sup>t</sup> CK Preamble and Write CRC in Same or Different | 210 | | 0 | up | 246 | | | WRITE (BL8/BC4-OTF/Fixed) with 1 <sup>t</sup> CK Preamble and Write CRC in Same or Different Bank Group | | | | ZQ Calibration Timing | | | | Functional Representation of ODT | | | | Synchronous ODT Timing with BL8 | | | . 15410 200. | Cynonical OD I Inning Will DEC | <b>201</b> | # 4Gb: x4, x8, x16 DDR4 SDRAM Features | Figure 201: | Synchronous ODT with BC4 | 254 | |-------------|----------------------------------------------------------------------------------------------------|-------| | Figure 202: | ODT During Reads | . 255 | | Figure 203: | Dynamic ODT (1 <sup>t</sup> CK Preamble; CL = 14, CWL = 11, BL = 8, AL = 0, CRC Disabled) | 257 | | | Dynamic ODT Overlapped with R <sub>TT(NOM)</sub> (CL = 14, CWL = 11, BL = 8, AL = 0, CRC Disabled) | | | | Asynchronous ODT Timings with DLL Off | | | Figure 206: | V <sub>REFDQ</sub> Voltage Range | 262 | | Figure 207: | RESET_n Input Slew Rate Definition | 265 | | Figure 208: | Single-Ended Input Slew Rate Definition | 267 | | | DQ Slew Rate Definitions | | | | Rx Mask Relative to <sup>t</sup> DS/ <sup>t</sup> DH | | | | Rx Mask Without Write Training | | | | TEN Input Slew Rate Definition | | | | CT Type-A Input Slew Rate Definition | | | | CT Type-B Input Slew Rate Definition | | | | CT Type-C Input Slew Rate Definition | | | Figure 216: | CT Type-D Input Slew Rate Definition | 276 | | | Differential AC Swing and "Time Exceeding AC-Level" <sup>t</sup> DVAC | | | Figure 218: | Single-Ended Requirements for CK | 279 | | | Differential Input Slew Rate Definition for CK_t, CK_c | | | Figure 220: | V <sub>IX(CK)</sub> Definition | . 280 | | | Differential Input Signal Definition for DQS_t, DQS_c | | | Figure 222: | DQS_t, DQS_c Input Peak Voltage Calculation and Range of Exempt non-Monotonic Signaling | . 282 | | Figure 223: | V <sub>IXDQS</sub> Definition | . 283 | | | Differential Input Slew Rate and Input Level Definition for DQS_t, DQS_c | | | Figure 225: | ADDR, CMD, CNTL Overshoot and Undershoot Definition | 286 | | Figure 226: | CK Overshoot and Undershoot Definition | 287 | | | Data, Strobe, and Mask Overshoot and Undershoot Definition | | | | Single-ended Output Slew Rate Definition | | | | Differential Output Slew Rate Definition | | | | Reference Load For AC Timing and Output Slew Rate | | | | Connectivity Test Mode Reference Test Load | | | | Connectivity Test Mode Output Slew Rate Definition | | | | Output Driver During Connectivity Test Mode | | | | Output Driver: Definition of Voltages and Currents | | | | Alert Driver | | | Figure 236: | ODT Definition of Voltages and Currents | 300 | | Figure 237: | ODT Timing Reference Load | . 301 | | | <sup>t</sup> ADC Definition with Direct ODT Control | | | Figure 239: | <sup>t</sup> ADC Definition with Dynamic ODT Control | 303 | | | <sup>t</sup> AOFAS and <sup>t</sup> AONAS Definitions | | | Figure 241: | Thermal Measurement Point | 310 | | Figure 242: | Measurement Setup and Test Load for I <sub>DDx</sub> , I <sub>DDPx</sub> , and I <sub>DDQx</sub> | . 311 | | | Correlation: Simulated Channel I/O Power to Actual Channel I/O Power | | ## **List of Tables** | | Key Timing Parameters | | |------------|---------------------------------------------------------|------| | Table 2: 1 | Addressing | 2 | | | Ball Descriptions | | | | State Diagram Command Definitions | | | | Supply Power-up Slew Rate | | | Table 6: A | Address Pin Mapping | . 43 | | Table 7: 1 | MR0 Register Definition | . 43 | | Table 8: 1 | Burst Type and Burst Order | . 45 | | | Address Pin Mapping | | | | MR1 Register Definition | | | Table 11: | Additive Latency (AL) Settings | . 49 | | Table 12: | TDQS Function Matrix | . 50 | | | Address Pin Mapping | | | Table 14: | MR2 Register Definition | . 51 | | | Address Pin Mapping | | | Table 16: | MR3 Register Definition | . 54 | | | Address Pin Mapping | | | Table 18: | MR4 Register Definition | . 57 | | Table 19: | Address Pin Mapping | 61 | | Table 20: | MR5 Register Definition | 61 | | Table 21: | Address Pin Mapping | . 64 | | | MR6 Register Definition | | | Table 23: | Truth Table – Command | . 66 | | Table 24: | Truth Table – CKE | . 68 | | Table 25: | MR Settings for Leveling Procedures | . 76 | | | DRAM TERMINATION Function in Leveling Mode | | | Table 27: | Auto Self Refresh Mode | . 85 | | Table 28: | MR3 Setting for the MPR Access Mode | . 87 | | | DRAM Address to MPR UI Translation | | | Table 30: | MPR Page and MPRx Definitions | . 88 | | | MPR Readout Serial Format | | | Table 32: | MPR Readout – Parallel Format | . 91 | | Table 33: | MPR Readout Staggered Format, x4 | . 92 | | Table 34: | MPR Readout Staggered Format, x4 – Consecutive READs | . 92 | | Table 35: | MPR Readout Staggered Format, x8 and x16 | . 93 | | Table 36: | Mode Register Setting for CA Parity | 108 | | Table 37: | V <sub>REFDQ</sub> Range and Levels | 118 | | | V <sub>REFDQ</sub> Settings (V <sub>DDQ</sub> = 1.2V) | | | | Connectivity Mode Pin Description and Switching Levels | | | | PPR MR0 Guard Key Settings | | | | DDR4 hPPR Timing Parameters DDR4-1600 through DDR4-3200 | | | | sPPR Associated Rows | | | | PPR MR0 Guard Key Settings | | | | DDR4 sPPR Timing Parameters DDR4-1600 through DDR4-3200 | | | | DDR4 Repair Mode Support Identifier | | | | MAC Encoding of MPR Page 3 MPR3 | | | | Normal <sup>t</sup> REFI Refresh (TCR Disabled) | | | | Normal <sup>t</sup> REFI Refresh (TCR Enabled) | | | | MRS Definition | | | | REFRESH Command Truth Table | | | | | | ## 4Gb: x4, x8, x16 DDR4 SDRAM Features | | <sup>t</sup> REFI and <sup>t</sup> RFC Parameters | | |-----------|----------------------------------------------------------------------------------------|-----| | Table 52: | Power-Down Entry Definitions | 154 | | Table 53: | CRC Error Detection Coverage | 165 | | Table 54: | CRC Data Mapping for x4 Devices, BL8 | 167 | | Table 55: | CRC Data Mapping for x8 Devices, BL8 | 167 | | Table 56: | CRC Data Mapping for x16 Devices, BL8 | 168 | | | CRC Data Mapping for x4 Devices, BC4 | | | | CRC Data Mapping for x8 Devices, BC4 | | | | CRC Data Mapping for x16 Devices, BC4 | | | | DBI vs. DM vs. TDQS Function Matrix | | | | DBI Write, DQ Frame Format (x8) | | | | DBI Write, DQ Frame Format (x16) | | | | DBI Read, DQ Frame Format (x8) | | | | DBI Read, DQ Frame Format (x16) | | | | DM vs. TDQS vs. DBI Function Matrix | | | | Data Mask, DQ Frame Format (x8) | | | | Data Mask, DQ Frame Format (x16) | | | | CWL Selection | | | | DDR4 Bank Group Timing Examples | | | | Read to Write and Write to Read Command Intervals | | | | Termination State Table | | | | Read Termination Disable Window | | | | ODT Latency at DDR4-1600/-1866/-2133/-2400/-2666/-3200 | | | | Dynamic ODT Latencies and Timing (1 <sup>t</sup> CK Preamble Mode and CRC Disabled) | | | | Dynamic ODT Latencies and Timing with Preamble Mode and CRC Mode Matrix | | | | Absolute Maximum Ratings | | | | Temperature Range | | | | Recommended Supply Operating Conditions | | | | V <sub>DD</sub> Slew Rate | | | | Leakages | | | | V <sub>REFDO</sub> Specification | | | Table 82: | V <sub>REFDO</sub> Range and Levels | 264 | | | RESET_n Input Levels (CMOS) | | | | Command and Address Input Levels: DDR4-1600 Through DDR4-2400 | | | | Command and Address Input Levels: DDR4-2666 | | | | Command and Address Input Levels: DDR4-2933 and DDR4-3200 | | | | Single-Ended Input Slew Rates | | | | Command and Address Setup and Hold Values Referenced – AC/DC-Based | | | | Derating Values for tIS/tIH - AC100DC75-Based | | | | Derating Values for tIS/tIH – AC90/DC65-Based | | | | DQ Input Receiver Specifications | | | Table 92: | Rx Mask and <sup>t</sup> DS/ <sup>t</sup> DH without Write Training | 273 | | | TEN Input Levels (CMOS) | | | | CT Type-A Input Levels | | | | CT Type-B Input Levels | | | | CT Type-C Input Levels (CMOS) | | | | CT Type-D Input Levels | | | | Differential Input Swing Requirements for CK_t, CK_c | | | | Minimum Time AC Time <sup>t</sup> DVAC for CK | | | | Single-Ended Requirements for CK | | | | CK Differential Input Slew Rate Definition | | | | : Cross Point Voltage For CK Differential Input Signals at DDR4-1600 through DDR4-2400 | | | Table 103: | Cross Point Voltage For CK Differential Input Signals at DDR4-2666 through DDR4-3200 | . 281 | |------------|-------------------------------------------------------------------------------------------------------|-------| | | DDR4-1600 through DDR4-2400 Differential Input Swing Requirements for DQS_t, DQS_c | | | | DDR4-2633 through DDR4-3200 Differential Input Swing Requirements for DQS_t, DQS_c | | | | Cross Point Voltage For Differential Input Signals DQS | . 283 | | | DQS Differential Input Slew Rate Definition | . 284 | | Table 108: | DDR4-1600 through DDR4-2400 Differential Input Slew Rate and Input Levels for DQS_t, DQS_c | . 284 | | | DDR4-2666 through DDR4-3200 Differential Input Slew Rate and Input Levels for DQS_t, DQS_c | | | | ADDR, CMD, CNTL Overshoot and Undershoot/Specifications | . 286 | | | CK Overshoot and Undershoot/ Specifications | . 287 | | Table 112: | Data, Strobe, and Mask Overshoot and Undershoot/ Specifications | . 288 | | Table 113: | Single-Ended Output Levels | . 288 | | Table 114: | Single-Ended Output Slew Rate Definition | . 289 | | Table 115: | Single-Ended Output Slew Rate | . 290 | | Table 116: | Differential Output Levels | . 290 | | Table 117: | Differential Output Slew Rate Definition | . 290 | | | Differential Output Slew Rate | . 291 | | | Connectivity Test Mode Output Levels | . 292 | | | Connectivity Test Mode Output Slew Rate | . 293 | | Table 121: | Output Driver Electrical Characteristics During Connectivity Test Mode | . 295 | | | Strong Mode (34Ω) Output Driver Electrical Characteristics | | | Table 123: | Weak Mode (48Ω) Output Driver Electrical Characteristics | . 297 | | | Output Driver Sensitivity Definitions | . 298 | | | Output Driver Voltage and Temperature Sensitivity | | | | Alert Driver Voltage | | | | ODT DC Characteristics | | | Table 128: | ODT Sensitivity Definitions | . 301 | | | ODT Voltage and Temperature Sensitivity | . 301 | | | ODT Timing Definitions | . 302 | | Table 131: | Reference Settings for ODT Timing Measurements | . 302 | | | DRAM Package Electrical Specifications for x4 and x8 Devices | | | Table 133: | DRAM Package Electrical Specifications for x16 Devices | . 306 | | Table 134: | Pad Input/Output Capacitance | . 308 | | | Thermal Characteristics | . 309 | | Table 136: | Basic I <sub>DD</sub> , I <sub>PP</sub> , and I <sub>DDQ</sub> Measurement Conditions | . 312 | | | I <sub>DD0</sub> and I <sub>PP0</sub> Measurement-Loop Pattern <sup>1</sup> | . 316 | | | I <sub>DD1</sub> Measurement – Loop Pattern <sup>1</sup> | . 317 | | | I <sub>DD2N</sub> , I <sub>DD3N</sub> , and I <sub>PP3P</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD2NT</sub> and I <sub>DDQ2NT</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD4R</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD4W</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD4Wc</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD5R</sub> Measurement – Loop Pattern <sup>1</sup> | | | | I <sub>DD7</sub> Measurement – Loop Pattern <sup>1</sup> | | | | Timings used for $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ Measurement – Loop Patterns | | | | I <sub>DD</sub> , I <sub>PP</sub> , and I <sub>DDQ</sub> Current Limits – Rev. A | | | | I <sub>DD</sub> , I <sub>PP</sub> , and I <sub>DDQ</sub> Current Limits – Rev. B | | | | DDR4-1600 Speed Bins and Operating Conditions | | | | DDR4-1866 Speed Bins and Operating Conditions | | | | DDR4-2133 Speed Bins and Operating Conditions | | | | DDR4-2400 Speed Bins and Operating Conditions | | | | DDR4-2666 Speed Bins and Operating Conditions | | | Table 154: | DDR4-2933 Speed Bins and Operating Conditions | . 335 | # 4Gb: x4, x8, x16 DDR4 SDRAM Features | Table 155: | DDR4-3200 Speed Bins and Operating Conditions | 337 | |------------|----------------------------------------------------------------------------------|-----| | | Refresh Parameters by Device Density | | | | Electrical Characteristics and AC Timing Parameters: DDR4-1600 through DDR4-2400 | | | | Electrical Characteristics and AC Timing Parameters | | | | Options - Speed Based | | | | Ontions - Width Based | 365 | ### **General Notes and Description** #### **Description** The DDR4 SDRAM is a high-speed dynamic random-access memory internally configured as an eight-bank DRAM for the x16 configuration and as a 16-bank DRAM for the x4 and x8 configurations. The DDR4 SDRAM uses an 8*n*-prefetch architecture to achieve high-speed operation. The 8*n*-prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE operation for the DDR4 SDRAM consists of a single 8n-bit wide, four-clock data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. #### **Industrial Temperature** An industrial temperature (IT) device option requires that the case temperature not exceed below –40°C or above 95°C. JEDEC specifications require the refresh rate to double when $T_C$ exceeds 85°C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance and the input/output impedance must be derated when operating outside of the commercial temperature range, when $T_C$ is between –40°C and 0°C. #### **General Notes** - The functionality and the timing specifications discussed in this data sheet are for the DLL enable mode of operation (normal operation), unless specifically stated otherwise. - Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. - The terms "\_t" and "\_c" are used to represent the true and complement of a differential signal pair. These terms replace the previously used notation of "#" and/or overbar characters. For example, differential data strobe pair DQS, DQS# is now referred to as DQS\_t, DQS\_c. - The term "\_n" is used to represent a signal that is active LOW and replaces the previously used "#" and/or overbar characters. For example: CS# is now referred to as CS\_n. - The terms "DQS" and "CK" found throughout the data sheet are to be interpreted as DQS\_t, DQS\_c and CK\_t, CK\_c respectively, unless specifically stated otherwise. - Complete functionality may be described throughout the entire document; any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. - Any specific requirement takes precedence over a general statement. - Any functionality not specifically stated here within is considered undefined, illegal, and not supported, and can result in unknown operation. - Addressing is denoted as BG[*n*] for bank group, BA[*n*] for bank address, and A[*n*] for row/col address. - The NOP command is not allowed, except when exiting maximum power savings mode or when entering gear-down mode, and only a DES command should be used. - Not all features described within this document may be available on the Rev. A (first) version. - Not all specifications listed are finalized industry standards; best conservative estimates have been provided when an industry standard has not been finalized. - Although it is implied throughout the specification, the DRAM must be used after $V_{DD}$ has reached the stable power-on level, which is achieved by toggling CKE at least once every 8192 $\times$ <sup>t</sup>REFI. However, in the event CKE is fixed HIGH, toggling CS\_n at least once every 8192 $\times$ <sup>t</sup>REFI is an acceptable alternative. Placing the DRAM into self refresh mode also alleviates the need to toggle CKE. - Not all features designated in the data sheet may be supported by earlier die revisions due to late definition by JEDEC. ### **Definitions of the Device-Pin Signal Level** - HIGH: A device pin is driving the logic 1 state. - LOW: A device pin is driving the logic 0 state. - High-Z: A device pin is tri-state. - ODT: A device pin terminates with the ODT setting, which could be terminating or tristate depending on the mode register setting. #### **Definitions of the Bus Signal Level** - HIGH: One device on the bus is HIGH, and all other devices on the bus are either ODT or High-Z. The voltage level on the bus is nominally V<sub>DDO</sub>. - LOW: One device on the bus is LOW, and all other devices on the bus are either ODT or High-Z. The voltage level on the bus is nominally $V_{OL(DC)}$ if ODT was enabled, or $V_{SSO}$ if High-Z. - High-Z: All devices on the bus are High-Z. The voltage level on the bus is undefined as the bus is floating. - ODT: At least one device on the bus is ODT, and all others are High-Z. The voltage level on the bus is nominally $V_{\rm DDO}$ . - The specification requires 8,192 refresh commands within 64ms between 0 °C and 85 °C. This allows for a <sup>t</sup>REFI of 7.8125µs (the use of "7.8µs" is truncated from 7.8125µs). The specification also requires 8,192 refresh commands within 32ms between 85 °C and 95 °C. This allows for a <sup>t</sup>REFI of 3.90625µs (the use of "3.9µs" is truncated from 3.90625µs). ## **Functional Block Diagrams** DDR4 SDRAM is a high-speed, CMOS dynamic random access memory. It is internally configured as an 16-bank (4-banks per Bank Group) DRAM. Figure 2: 1 Gig x 4 Functional Block Diagram Figure 3: 512 Meg x 8 Functional Block Diagram Figure 4: 256 Meg x 16 Functional Block Diagram ### **Ball Assignments** Figure 5: 78-Ball x4, x8 Ball Assignments - Notes: 1. See Ball Descriptions. - 2. A comma "," separates the configuration; a slash "/" defines a selectable function. For example: Ball A7 = NF, NF/DM\_n/DBI\_n/TDQS\_t where NF applies to the x4 configuration only. NF/DM\_n/DBI\_n/TDQS\_t applies to the x8 configuration only and is selectable between NF, DM\_n, DBI\_n, or TDQS\_t via MRS. - 3. Address bits (including bank groups) are density- and configuration-dependent (see Addressing). Figure 6: 96-Ball x16 Ball Assignments | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | _ | |----|--------------------|---------------------|------------------|---|---|---|---------------------|----------------------|-------------------|---| | Α | | | | | | | | | | А | | В | V <sub>DDQ</sub> | V <sub>SSQ</sub> | DQ8 | | | | UDQS_c | V <sub>SSQ</sub> | V <sub>DDQ</sub> | В | | | V <sub>PP</sub> | V <sub>SS</sub> | V <sub>DD</sub> | | | | UDQS_t | DQ9 | V <sub>DD</sub> | | | C | | | | | | | | | | С | | _ | V <sub>DDQ</sub> | DQ12 | DQ10 | | | | DQ11 | DQ13 | V <sub>SSQ</sub> | _ | | D | | () | DQ14 | | | | DQ15 | () | () | D | | Ε | V <sub>DD</sub> | V <sub>SSQ</sub> | ( ) | | | | ( ) | V <sub>SSQ</sub> | V <sub>DDQ</sub> | E | | | V <sub>SS</sub> | NF/UDM_n/<br>UDBI_n | V <sub>SSQ</sub> | | | | NF/LDM_n/<br>LDBI_n | V <sub>SSQ</sub> | V <sub>ss</sub> | | | F | | | | | | | | | | F | | | V <sub>SSQ</sub> | $V_{DDQ}$ | LDQS_c | | | | DQ1 | $V_{\overline{DDQ}}$ | ZQ | | | G | | 0 | ( ) | | | | | | | G | | Н | V <sub>DDQ</sub> | DQ0 | LDQS_t | | | | V <sub>DD</sub> | V <sub>SS</sub> | V <sub>DDQ</sub> | Н | | •• | V <sub>SSO</sub> | DQ4 | DQ2 | | | | DQ3 | DQ5 | V <sub>SSQ</sub> | | | J | V <sub>SSQ</sub> | | | | | | | | | J | | | V <sub>DD</sub> | $V_{DDQ}$ | DQ6 | | | | DQ7 | $V_{DDQ}$ | V <sub>DD</sub> | | | K | \/ | | | | | | ( ) | | | K | | L | V <sub>SS</sub> | CKE | ODT | | | | CK_t | CK_c | V <sub>SS</sub> | L | | - | V <sub>DD</sub> \ | WE_n/A14 | 4 ACT_n | | | | \/<br>CS_n F | RAS_n/A1 | 6 V <sub>DD</sub> | - | | М | | | | | | | | | | М | | | V <sub>REFCA</sub> | BG0 | A10/AP | | | | A12/BC_n | CAS-n/A1 | 5 V <sub>SS</sub> | | | N | | ( | | | | | | ( | | N | | Р | V <sub>SS</sub> | BA0 | A4 | | | | A3 | BA1 | TEN | P | | ' | RESET_n | A6 | A0 | | | | A1 | A5 | ALERT_n | | | R | | | | | | | | | | R | | | V <sub>DD</sub> | A8 | A2 | | | | A9 | A7 | V <sub>PP</sub> | | | Τ | | | | | | | | | | Т | | | V <sub>SS</sub> | A11 | PAR | | | | NC | A13 | V <sub>DD</sub> | | - Notes: 1. See Ball Descriptions. - 2. A slash "/" defines a selectable function. For example: Ball E7 = NF/LDM\_n. If data mask is enabled via the MRS, ball E7 = LDM\_n. If data mask is disabled in the MRS, E7 = NF (no function). - 3. Address bits (including bank groups) are density- and configuration-dependent (see Addressing). ## **Ball Descriptions** The pin description table below is a comprehensive list of all possible pins for DDR4 devices. All pins listed may not be supported on the device defined in this data sheet. See the Ball Assignments section to review all pins used on this device. **Table 3: Ball Descriptions** | Symbol | Туре | Description | | | | | |----------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A[17:0] | Input | Address inputs: Provide the row address for ACTIVATE commands and the column address for READ/WRITE commands to select one location out of the memory array in the respective bank. (A10/AP, A12/BC_n, WE_n/A14, CAS_n/A15, RAS_n/A16 have additional functions, see individual entries in this table.) The address inputs also provide the op-code during the MODE REGISTER SET command. A16 is used on some 8Gb and 16Gb parts, and A17 is only used on some 16Gb parts. | | | | | | A10/AP | Input | <b>Auto precharge:</b> A10 is sampled during READ and WRITE commands to determine whether auto precharge should be performed to the accessed bank after a READ or WRITE operation. (HIGH = auto precharge; LOW = no auto precharge.) A10 is sampled during a PRECHARGE command to determine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by the bank group and bank addresses. | | | | | | A12/BC_n | Input | <b>Burst chop:</b> A12/BC_n is sampled during READ and WRITE commands to determine if burst chop (on-the-fly) will be performed. (HIGH = no burst chop; LOW = burst chopped). See the Command Truth Table. | | | | | | ACT_n | Input | <b>Command input:</b> ACT_n indicates an ACTIVATE command. When ACT_n (along wit CS_n) is LOW, the input pins RAS_n/A16, CAS_n/A15, and WE_n/A14 are treated as row address inputs for the ACTIVATE command. When ACT_n is HIGH (along with CS_n LOW), the input pins RAS_n/A16, CAS_n/A15, and WE_n/A14 are treated as nor mal commands that use the RAS_n, CAS_n, and WE_n signals. See the Command Truth Table. | | | | | | BA[1:0] | Input | <b>Bank address inputs:</b> Define the bank (within a bank group) to which an ACTIVAT READ, WRITE, or PRECHARGE command is being applied. Also determines which mode register is to be accessed during a MODE REGISTER SET command. | | | | | | BG[1:0] | Input | Bank group address inputs: Define the bank group to which a REFRESH, ACTIVE READ, WRITE, or PRECHARGE command is being applied. Also determines which mode register is to be accessed during a MODE REGISTER SET command. BG[1:0] a used in the x4 and x8 configurations. BG1 is not used in the x16 configuration. | | | | | | C0/CKE1,<br>C1/CS1_n,<br>C2/ODT1 | Input | <b>Stack address inputs:</b> These inputs are used only when devices are stacked; that is, they are used in 2H, 4H, and 8H stacks for x4 and x8 configurations (these pins are not used in the x16 configuration). DDR4 will support a traditional DDP package, which uses these three signals for control of the second die (CS1_n, CKE1, ODT1). DDR4 is not expected to support a traditional QDP package. For all other stack configurations, such as a 4H or 8H, it is assumed to be a single-load (master/slave) type of configuration where C0, C1, and C2 are used as chip ID selects in conjunction with a single CS_n, CKE, and ODT signal. | | | | | | CK_t,<br>CK_c | Input | <b>Clock:</b> Differential clock inputs. All address, command, and control input signals are sampled on the crossing of the positive edge of CK_t and the negative edge of CK_c. | | | | | **Table 3: Ball Descriptions (Continued)** | Symbol | Туре | Description | |--------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CKE | Input | Clock enable: CKE HIGH activates and CKE LOW deactivates the internal clock signals, device input buffers, and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is asynchronous for self refresh exit. After V <sub>REFCA</sub> has become stable during the power-on and initialization sequence, it must be maintained during all operations (including SELF REFRESH). CKE must be maintained HIGH throughout read and write accesses. Input buffers (excluding CK_t, CK_c, ODT, RESET_n, and CKE) are disabled during power-down. Input buffers (excluding CKE and RESET_n) are disabled during self refresh. | | CS_n | Input | <b>Chip select:</b> All commands are masked when CS_n is registered HIGH. CS_n provides for external rank selection on systems with multiple ranks. CS_n is considered part of the command code. | | DM_n,<br>UDM_n<br>LDM_n | Input | <b>Input data mask:</b> DM_n is an input mask signal for write data. Input data is masked when DM is sampled LOW coincident with that input data during a write access. DM is sampled on both edges of DQS. DM is not supported on x4 configurations. The UDM_n and LDM_n pins are used in the x16 configuration: UDM_n is associated with DQ[15:8]; LDM_n is associated with DQ[7:0]. The DM, DBI, and TDQS functions are enabled by mode register settings. See the Data Mask section. | | ODT | Input | <b>On-die termination:</b> ODT (registered HIGH) enables termination resistance internal to the DDR4 SDRAM. When enabled, ODT ( $R_{TT}$ ) is applied only to each DQ, DQS_t, DQS_c, DM_n/DBI_n/TDQS_t, and TDQS_c signal for the x4 and x8 configurations (when the TDQS function is enabled via mode register). For the x16 configuration, $R_{TT}$ is applied to each DQ, DQSU_t, DQSU_c, DQSL_t, DQSL_c, UDM_n, and LDM_n signal. The ODT pin will be ignored if the mode registers are programmed to disable $R_{TT}$ . | | PAR | Input | Parity for command and address: This function can be enabled or disabled via the mode register. When enabled, the parity signal covers all command and address inputs, including ACT_n, RAS_n/A16, CAS_n/A15, WE_n/A14, A[17:0], A10/AP, A12/BC_n, BA[1:0], and BG[1:0] with C0, C1, and C2 on 3DS only devices. Control pins NOT covered by the parity signal are CS_n, CKE, and ODT. Unused address pins that are density- and configuration-specific should be treated internally as 0s by the DRAM parity logic. Command and address inputs will have parity check performed when commands are latched via the rising edge of CK_t and when CS_n is LOW. | | RAS_n/A16,<br>CAS_n/A15,<br>WE_n/A14 | Input | <b>Command inputs:</b> RAS_n/A16, CAS_n/A15, and WE_n/A14 (along with CS_n and ACT_n) define the command and/or address being entered. See the ACT_n description in this table. | | RESET_n | Input | <b>Active LOW asynchronous reset:</b> Reset is active when RESET_n is LOW, and inactive when RESET_n is HIGH. RESET_n must be HIGH during normal operation. RESET_n is a CMOS rail-to-rail signal with DC HIGH and LOW at 80% and 20% of V <sub>DD</sub> (960 mV for DC HIGH and 240 mV for DC LOW). | | TEN | Input | <b>Connectivity test mode:</b> TEN is active when HIGH and inactive when LOW. TEN must be LOW during normal operation. TEN is a CMOS rail-to-rail signal with DC HIGH and LOW at 80% and 20% of V <sub>DD</sub> (960mV for DC HIGH and 240mV for DC LOW). | **Table 3: Ball Descriptions (Continued)** | Symbol | Туре | Description | | | | |----------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | DQ | I/O | <b>Data input/output:</b> Bidirectional data bus. DQ represents DQ[3:0], DQ[7:0], and DQ[15:0] for the x4, x8, and x16 configurations, respectively. If write CRC is enabled via mode register, the write CRC code is added at the end of data burst. Any one or all of DQ0, DQ1, DQ2, and DQ3 may be used to monitor the internal $V_{REF}$ level during test via mode register setting MR[4] A[4] = HIGH, training times change when enabled. During this mode, the $R_{TT}$ value should be set to High-Z. This measurement is for verification purposes and is NOT an external voltage supply pin. | | | | | DBI_n,<br>UDBI_n,<br>LDBI_n | I/O | <b>DBI input/output:</b> Data bus inversion. DBI_n is an input/output signal used for data bus inversion in the x8 configuration. UDBI_n and LDBI_n are used in the x16 configuration; UDBI_n is associated with DQ[7:0]. The DBI feature is not supported on the x4 configuration. DBI can be configured for both READ (output) and WRITE (input) operations depending on the mode register settings. The DM, DBI, and TDQS functions are enabled by mode register settings. See the Data Bus Inversion section. | | | | | DQS_t, DQS_c, DQSU_t, DQSU_c, DQSL_t, DQSL_c | I/O | <b>Data strobe:</b> Output with READ data, input with WRITE data. Edge-aligned with READ data, centered-aligned with WRITE data. For the x16, DQSL corresponds to the data on DQ[7:0]; DQSU corresponds to the data on DQ[15:8]. For the x4 and x8 configurations, DQS corresponds to the data on DQ[3:0] and DQ[7:0], respectively. DDR4 SDRAM supports a differential data strobe only and does not support a single-ended data strobe. | | | | | ALERT_n | Output | <b>Alert output:</b> This signal allows the DRAM to indicate to the system's memory controller that a specific alert or event has occurred. Alerts will include the command/ address parity error and the CRC data error when either of these functions is enable in the mode register. | | | | | TDQS_t,<br>TDQS_c | Output | <b>Termination data strobe:</b> TDQS_t and TDQS_c are used by x8 DRAMs only. When enabled via the mode register, the DRAM will enable the same R <sub>TT</sub> termination resistance on TDQS_t and TDQS_c that is applied to DQS_t and DQS_c. When the TDQS function is disabled via the mode register, the DM/TDQS_t pin will provide the DATA MASK (DM) function, and the TDQS_c pin is not used. The TDQS function must be disabled in the mode register for both the x4 and x16 configurations. The DM function is supported only in x8 and x16 configurations. | | | | | $V_{DD}$ | Supply | Power supply: 1.2V ±0.060V. | | | | | $V_{DDQ}$ | Supply | DQ power supply: 1.2V ±0.060V. | | | | | V <sub>PP</sub> | Supply | <b>DRAM activating power supply:</b> 2.5V –0.125V/+0.250V. | | | | | V <sub>REFCA</sub> | Supply | Reference voltage for control, command, and address pins. | | | | | V <sub>SS</sub> | Supply | Ground. | | | | | V <sub>SSQ</sub> | Supply | DQ ground. | | | | | ZQ | Reference | <b>Reference ball for ZQ calibration:</b> This ball is tied to an external $240\Omega$ resistor (RZQ), which is tied to $V_{SSQ}$ . | | | | | RFU | _ | Reserved for future use. | | | | | NC | - | No connect: No internal electrical connection is present. | | | | | NF | _ | <b>No function:</b> May have internal connection present but has no function. | | | | ## **Package Dimensions** Figure 7: 78-Ball FBGA - x4, x8 "HX" Notes: 1. All dimensions are in millimeters. Figure 8: 78-Ball FBGA - x4, x8 "RH" Notes: 1. All dimensions are in millimeters. Figure 9: 96-Ball FBGA - x16 "HA" Notes: 1. All dimensions are in millimeters. Figure 10: 96-Ball FBGA - x16 "GE" Notes: 1. All dimensions are in millimeters. ## **State Diagram** This simplified state diagram provides an overview of the possible state transitions and the commands to control them. Situations involving more than one bank, the enabling or disabling of on-die termination, and some other events are not captured in full detail. **Figure 11: Simplified State Diagram** **Table 4: State Diagram Command Definitions** | Command | Description | | | | |---------|------------------------------------|--|--|--| | ACT | Active | | | | | MPR | Multipurpose register | | | | | MRS | Mode register set | | | | | PDE | er power-down | | | | | PDX | Exit power-down | | | | | PRE | Precharge | | | | | PREA | Precharge all | | | | | READ | RDS4, RDS8 | | | | | READ A | A, RDAS4, RDAS8 | | | | | REF | Refresh, fine granularity refresh | | | | | RESET | Start reset procedure | | | | | SRE | olf refresh entry | | | | | SRX | Self refresh exit | | | | | TEN | Boundary scan mode enable | | | | | WRITE | VR, WRS4, WRS8 with/without CRC | | | | | WRITE A | WRA, WRAS4, WRAS8 with/without CRC | | | | | ZQCL | ZQ calibration long | | | | | ZQCS | ZQ calibration short | | | | Note: 1. See the Command Truth Table for more details. ### **Functional Description** The DDR4 SDRAM is a high-speed dynamic random-access memory internally configured as sixteen banks (4 bank groups with 4 banks for each bank group) for x4/x8 devices, and as eight banks for each bank group (2 bank groups with 4 banks each) for x16 devices. The device uses double data rate (DDR) architecture to achieve high-speed operation. DDR4 architecture is essentially an 8*n*-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for a device module effectively consists of a single 8*n*-bit-wide, four-clock-cycle-data transfer at the internal DRAM core and eight corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O pins. Read and write accesses to the device are burst-oriented. Accesses start at a selected location and continue for a burst length of eight or a chopped burst of four in a programmed sequence. Operation begins with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BG[1:0] select the bank group for x4/x8, and BG0 selects the bank group for x16; BA[1:0] select the bank, and A[17:0] select the row. See the Addressing section for more details). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst operation, determine if the auto PRECHARGE command is to be issued (via A10), and select BC4 or BL8 mode on-the-fly (OTF) (via A12) if enabled in the mode register. Prior to normal operation, the device must be powered up and initialized in a predefined manner. The following sections provide detailed information covering device reset and initialization, register definition, command descriptions, and device operation. NOTE: The use of the NOP command is allowed only when exiting maximum power saving mode or when entering gear-down mode. #### **RESET and Initialization Procedure** To ensure proper device function, the power-up and reset initialization default values for the following mode register (MR) settings are defined as: - Gear-down mode (MR3 A[3]): 0 = 1/2 rate - Per-DRAM addressability (MR3 A[4]): 0 = disable - Maximum power-saving mode (MR4 A[1]): 0 = disable - CS to command/address latency (MR4 A[8:6]): 000 = disable - CA parity latency mode (MR5 A[2:0]): 000 = disable - Hard Post Package Repair mode (MR4 A[13]): 0 = Disable - Soft Post Package Repair mode (MR4 A[5]): 0 = Disable #### **Power-Up and Initialization Sequence** The following sequence is required for power-up and initialization: 1. Apply power (RESET\_n and TEN should be maintained below $0.2 \times V_{DD}$ while supplies ramp up; all other inputs may be undefined). When supplies have ramped to a valid stable level, RESET\_n must be maintained below $0.2 \times V_{DD}$ for a minimum of $^tPW_RESET_L$ and TEN must be maintained below $0.2 \times V_{DD}$ for a minimum of 700µs. CKE is pulled LOW anytime before RESET\_n is de-asserted (minimum time of 10ns). The power voltage ramp time between 300mV to $V_{DD,min}$ must be no greater than 200ms, and during the ramp, $V_{DD}$ must be greater than or equal to $V_{DDQ}$ and $(V_{DD}$ - $V_{DDQ}) < 0.3V$ . $V_{PP}$ must ramp at the same time or before $V_{DD}$ , and $V_{PP}$ must be equal to or higher than $V_{DD}$ at all times. After $V_{DD}$ has ramped and reached the stable level and after RESET\_n goes high, the initialization sequence must be started within 3 seconds. For debug purposes, the 3 second delay limit may be extended to 60 minutes provided the DRAM is operated in this debug mode for no more than 360 cumulative hours. During power-up, the supply slew rate is governed by the limits stated in the table below and either Condition A or Condition B must be met. Table 5: Supply Power-up Slew Rate | Symbol | Min | Max | Unit | Comment | |----------------------------------------------|-------|-----|------|-------------------------------------------------------------| | $V_{DD\_}$ SL, $V_{DDQ\_}$ SL, $V_{PP\_}$ SL | 0.004 | 600 | V/ms | Measured between 300mV and 80% of supply minimum | | V <sub>DD</sub> _ona | N/A | 200 | ms | $V_{DD}$ maximum ramp time from 300mV to $V_{DD}$ minimum | | V <sub>DDQ</sub> _ona | N/A | 200 | ms | $V_{DDQ}$ maximum ramp time from 300mV to $V_{DDQ}$ minimum | Note: 1. 20 MHz band-limited measurement. - Condition A: - Apply $V_{PP}$ without any slope reversal before or at the same time as $V_{DD}$ and $V_{DDO}$ . - $V_{DD}$ and $V_{DDQ}$ are driven from a single-power converter output and apply $V_{DD}/V_{DDQ}$ without any slope reversal before or at the same time as $V_{TT}$ and $V_{REFCA}$ . - The voltage levels on all balls other than $V_{DD}$ , $V_{DDQ}$ , $V_{SS}$ , and $V_{SSQ}$ must be less than or equal to $V_{DDQ}$ and $V_{DD}$ on one side and must be greater than or equal to $V_{SSO}$ and $V_{SS}$ on the other side. - V<sub>TT</sub> is limited to 0.76V MAX when the power ramp is complete. - V<sub>REFCA</sub> tracks V<sub>DD</sub>/2. - Condition B: - Apply $V_{PP}$ without any slope reversal before or at the same time as $V_{DD}$ . - Apply $V_{DD}$ without any slope reversal before or at the same time as $V_{DDO}$ . - Apply $V_{\rm DDQ}$ without any slope reversal before or at the same time as $V_{TT}$ and $V_{REFCA}.$ - The voltage levels on all pins other than $V_{PP}$ , $V_{DD}$ , $V_{DDQ}$ , $V_{SS}$ , and $V_{SSQ}$ must be less than or equal to $V_{DDQ}$ and $V_{DD}$ on one side and must be larger than or equal to $V_{SSQ}$ and $V_{SS}$ on the other side. - 2. After RESET\_n is de-asserted, wait for another 500µs but no longer then 3 seconds until CKE becomes active. During this time, the device will start internal state initialization; this will be done independently of external clocks. A reasonable attempt was made in the design to power up with the following default MR settings: gear-down mode (MR3 A[3]): 0 = 1/2 rate; per-DRAM addressability (MR3 A[4]): 0 = disable; maximum power-down (MR4 A[1]): 0 = disable; CS to command/address latency (MR4 A[8:6]): 000 = disable; CA parity latency mode (MR5 A[2:0]): 000 = disable. However, it should be assumed that at power up the MR settings are undefined and should be programmed as shown below. - 3. Clocks (CK\_t, CK\_c) need to be started and stabilized for at least 10ns or 5 <sup>t</sup>CK (whichever is larger) before CKE goes active. Because CKE is a synchronous signal, the corresponding setup time to clock (<sup>t</sup>IS) must be met. Also, a DESELECT command must be registered (with <sup>t</sup>IS setup time to clock) at clock edge Td. After the CKE is registered HIGH after RESET, CKE needs to be continuously registered HIGH until the initialization sequence is finished, including expiration of <sup>t</sup>DLLK and <sup>t</sup>ZQ<sub>INIT</sub>. - 4. The device keeps its ODT in High-Z state as long as RESET\_n is asserted. Further, the SDRAM keeps its ODT in High-Z state after RESET\_n de-assertion until CKE is registered HIGH. The ODT input signal may be in an undefined state until <sup>t</sup>IS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held either LOW or HIGH. If R<sub>TT(NOM)</sub> is to be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power-up initialization sequence is finished, including the expiration of <sup>t</sup>DLLK and <sup>t</sup>ZQ<sub>INIT</sub>. - 5. After CKE is registered HIGH, wait a minimum of RESET CKE EXIT time, <sup>t</sup>XPR, before issuing the first MRS command to load mode register (<sup>t</sup>XPR = MAX (<sup>t</sup>XS; 5 × <sup>t</sup>CK). - 6. Issue MRS command to load MR3 with all application settings, wait <sup>t</sup>MRD. - 7. Issue MRS command to load MR6 with all application settings, wait <sup>t</sup>MRD. - 8. Issue MRS command to load MR5 with all application settings, wait <sup>t</sup>MRD. - 9. Issue MRS command to load MR4 with all application settings, wait <sup>t</sup>MRD. - 10. Issue MRS command to load MR2 with all application settings, wait <sup>t</sup>MRD. - 11. Issue MRS command to load MR1 with all application settings, wait <sup>t</sup>MRD. - 12. Issue MRS command to load MR0 with all application settings, wait <sup>t</sup>MOD. - 13. Issue a ZQCL command to start ZQ calibration. - 14. Wait for <sup>t</sup>DLLK and <sup>t</sup>ZQ<sub>INIT</sub> to complete. # 4Gb: x4, x8, x16 DDR4 SDRAM RESET and Initialization Procedure 15. The device will be ready for normal operation. Once the DRAM has been initialized, if the DRAM is in an idle state longer than 960ms, then either (a) REF commands must be issued within <sup>t</sup>REFI constraints (specification for posting allowed) or (b) CKE or CS\_n must toggle once within every 960ms interval of idle time. For debug purposes, the 960ms delay limit maybe extended to 60 minutes provided the DRAM is operated in this debug mode for no more than 360 cumulative hours. A stable valid $V_{DD}$ level is a set DC level (0Hz to 250 KHz) and must be no less than $V_{DD,min}$ and no greater than $V_{DD,max}$ . If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is stable. AC noise of $\pm 60 \text{mV}$ (greater than 250 KHz) is allowed on $V_{DD}$ provided the noise doesn't alter $V_{DD}$ to less than $V_{DD,min}$ or greater than $V_{DD,max}$ . A stable valid $V_{DDQ}$ level is a set DC level (0Hz to 250 KHz) and must be no less than $V_{DDQ,min}$ and no greater than $V_{DDQ,max}$ . If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is stable. AC noise of $\pm 60$ mV (greater than 250 KHz) is allowed on $V_{DDQ}$ provided the noise doesn't alter $V_{DDQ}$ to less than $V_{DDQ,min}$ or greater than $V_{DDQ,max}$ . A stable valid $V_{PP}$ level is a set DC level (0Hz to 250 KHz) and must be no less than $V_{PP,min}$ and no greater than $V_{PP,max}$ . If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is stable. AC noise of $\pm 120$ mV (greater than 250KHz) is allowed on $V_{PP}$ provided the noise doesn't alter $V_{PP}$ to less than $V_{PP,min}$ or greater than $V_{PP,max}$ . Figure 12: RESET and Initialization Sequence at Power-On Ramping Notes: - From time point Td until Tk, a DES command must be applied between MRS and ZQCL commands. - 2. MRS commands must be issued to all mode registers that have defined settings. - 3. In general, there is no specific sequence for setting the MRS locations (except for dependent or co-related features, such as ENABLE DLL in MR1 prior to RESET DLL in MR0, for example). - 4. TEN is not shown; however, it is assumed to be held LOW. #### **RESET Initialization with Stable Power Sequence** The following sequence is required for RESET at no power interruption initialization: - 1. Assert RESET\_n below $0.2 \times V_{DD}$ any time reset is needed (all other inputs may be undefined). RESET must be maintained for a minimum of 100ns. CKE is pulled LOW before RESET\_n is de-asserted (minimum time 10ns). - 2. Follow Steps 2 to 10 in the Reset and Initialization Sequence at Power-on Ramping procedure. When the reset sequence is complete, all counters except the refresh counters have been reset and the device is ready for normal operation. **Figure 13: RESET Procedure at Power Stable Condition** Notes: - 1. From time point Td until Tk, a DES command must be applied between MRS and ZQCL commands. - 2. MRS commands must be issued to all mode registers that have defined settings. - 3. In general, there is no specific sequence for setting the MRS locations (except for dependent or co-related features, such as ENABLE DLL in MR1 prior to RESET DLL in MR0, for example). - 4. TEN is not shown; however, it is assumed to be held LOW. # **Uncontrolled Power-Down Sequence** In the event of an uncontrolled ramping down of $V_{PP}$ supply, $V_{PP}$ is allowed to be less than $V_{DD}$ provided the following conditions are met: - Condition A: $V_{PP}$ and $V_{DD}/V_{DDQ}$ are ramping down (as part of turning off) from normal operating levels. - Condition B: The amount that $V_{PP}$ may be less than $V_{DD}/V_{DDQ}$ is less than or equal to 500 mV. - Condition C: The time V<sub>PP</sub> may be less than V<sub>DD</sub> is ≤10ms per occurrence with a total accumulated time in this state ≤100ms. • Condition D: The time V<sub>PP</sub> may be less than 2.0V and above V<sub>SS</sub> while turning off is ≤15ms per occurrence with a total accumulated time in this state ≤150ms. # **Programming Mode Registers** For application flexibility, various functions, features, and modes are programmable in seven mode registers (MRn) provided by the device as user defined variables that must be programmed via a MODE REGISTER SET (MRS) command. Because the default values of the mode registers are not defined, contents of mode registers must be fully initialized and/or re-initialized; that is, they must be written after power-up and/or reset for proper operation. The contents of the mode registers can be altered by re-executing the MRS command during normal operation. When programming the mode registers, even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the accessed mode register must be redefined when the MRS command is issued. MRS and DLL RESET commands do not affect array contents, which means these commands can be executed any time after power-up without affecting the array contents. The MRS command cycle time, <sup>t</sup>MRD, is required to complete the WRITE operation to the mode register and is the minimum time required between the two MRS commands shown in the <sup>t</sup>MRD Timing figure. Some of the mode register settings affect address/command/control input functionality. In these cases, the next MRS command can be allowed when the function being updated by the current MRS command is completed. These MRS commands don't apply <sup>t</sup>MRD timing to the next MRS command; however, the input cases have unique MR setting procedures, so refer to individual function descriptions: - · Gear-down mode - · Per-DRAM addressability - Maximum power saving mode - · CS to command/address latency - CA parity latency mode - V<sub>REFDO</sub> training value - V<sub>REFDO</sub> training mode - V<sub>REFDO</sub> training range Some mode register settings may not be supported because they are not required by certain speed bins. Figure 14: <sup>t</sup>MRD Timing Notes: 1. This timing diagram depicts CA parity mode "disabled" case. 2. tMRD applies to all MRS commands with the following exceptions: Gear-down mode CA parity mode CAL mode Per-DRAM addressability mode V<sub>REFDO</sub> training value, V<sub>REFDO</sub> training mode, and V<sub>REFDO</sub> training range The MRS command to nonMRS command delay, <sup>t</sup>MOD, is required for the DRAM to update features, except for those noted in note 2 in figure below where the individual function descriptions may specify a different requirement. <sup>t</sup>MOD is the minimum time required from an MRS command to a nonMRS command, excluding DES, as shown in the <sup>t</sup>MOD Timing figure. Figure 15: tMOD Timing ) ) Time Break Don't Care Notes - 1. This timing diagram depicts CA parity mode "disabled" case. - tMOD applies to all MRS commands with the following exceptions: DLL enable, DLL RESET, Gear-down mode $V_{REFDQ}$ training value, internal $V_{REF}$ training monitor, $V_{REFDQ}$ training mode, and $V_{REFDQ}$ training range Maximum power savings mode, Per-DRAM addressability mode, and CA parity mode The mode register contents can be changed using the same command and timing requirements during normal operation as long as the device is in idle state; that is, all banks are in the precharged state with ${}^{t}RP$ satisfied, all data bursts are completed, and CKE is HIGH prior to writing into the mode register. If the $R_{TT(NOM)}$ feature is enabled in the mode register prior to and/or after an MRS command, the ODT signal must continuously be registered LOW, ensuring $R_{TT}$ is in an off state prior to the MRS command. The ODT signal may be registered HIGH after ${}^{t}MOD$ has expired. If the $R_{TT(NOM)}$ feature is disabled in the mode register prior to and after an MRS command, the ODT signal can be registered either LOW or HIGH before, during, and after the MRS command. The mode registers are divided into various fields depending on functionality and modes. In some mode register setting cases, function updating takes longer than <sup>t</sup>MOD. This type of MRS does not apply <sup>t</sup>MOD timing to the next valid command, excluding DES. These MRS command input cases have unique MR setting procedures, so refer to individual function descriptions. Mode register 0 (MR0) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR0 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR0 Register Definition table. ### **Table 6: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | 1 | - | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 7: MR0 Register Definition** | Mode<br>Register | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | RFU 0 = Must be programmed to 0 1 = Reserved | | 20:18 | MR select<br>000 = MR0<br>001 = MR1<br>010 = MR2<br>011 = MR3<br>100 = MR4<br>101 = MR5<br>110 = MR6<br>111 = DNU | | 17 | N/A on 4Gb and 8Gb, RFU 0 = Must be programmed to 0 1 = Reserved | | 13,11:9 | WR (WRITE recovery)/RTP (READ-to-PRECHARGE) 0000 = 10 / 5 clocks 0001 = 12 / 6 clocks 0010 = 14 / 7 clocks 0011 = 16 / 8 / clocks 0100 = 18 / 9 clocks 1010 = 20 / 10 clocks 0110 = 24 / 12 clocks 0111 = 22 / 11 clocks 1000 = 26 / 13 clocks 1001 = 28 / 14 clocks 1010 through 1111 = Reserved | ### **Table 7: MR0 Register Definition (Continued)** | 8 I | DLL reset 0 = No 1 = Yes Test mode (TM) - Manufacturer use only 0 = Normal operating mode, must be programmed to 0 | |------------|----------------------------------------------------------------------------------------------------------------------| | 7 1 | 0 = No<br>1 = Yes<br>Test mode (TM) – Manufacturer use only | | 7 1 | 1 = Yes<br>Test mode (TM) – Manufacturer use only | | | | | | | | | | | 12, 6:4, 2 | CAS latency (CL) – Delay in clock cycles from the internal READ command to first data-out | | | $00000 = 9 \text{ clocks}^1$ | | | 00001 = 10 clocks | | | $00010 = 11 \text{ clocks}^1$ | | | 00011 = 12 clocks | | | $00100 = 13 \text{ clocks}^1$ | | | 00101 = 14 clocks | | | 00110 = 15 clocks <sup>1</sup> | | | 00111 = 16 clocks | | | 01000 = 18 clocks | | | 01001 = 20 clocks | | | 01010 = 22 clocks | | | 01011 = 24 clocks | | ( | 01100 = 23 clocks <sup>1</sup> | | | 01101 = 17 clocks <sup>1</sup> | | ( | 01110 = 19 clocks <sup>1</sup> | | ( | 01111 = 21 clocks <sup>1</sup> | | 1 | 10000 = 25 clocks (3DS use only) | | 1 | 10001 = 26 clocks | | 1 | 10010 = 27 clocks (3DS use only) | | 1 | 10011 = 28 clocks | | 1 | 10100 = 29 clocks <sup>1</sup> | | 1 | 10101 = 30 clocks | | 1 | 10110 = 31 clocks <sup>1</sup> | | 1 | 10111 = 32 clocks | | 3 | Burst type (BT) – Data burst ordering within a READ or WRITE burst access | | ( | 0 = Nibble sequential | | 1 | 1 = Interleave | | 1:0 | Burst length (BL) – Data burst size associated with each read or write access | | | 00 = BL8 (fixed) | | | 01 = BC4 or BL8 (on-the-fly) | | | 10 = BC4 (fixed) | | | 11 = Reserved | - Notes: 1. Not allowed when 1/4 rate gear-down mode is enabled. - 2. If WR requirement exceeds 28 clocks or RTP exceeds 14 clocks, WR should be set to 28 clocks and RTP should be set to 14 clocks. # **Burst Length, Type, and Order** Accesses within a given burst may be programmed to sequential or interleaved order. The ordering of accesses within a burst is determined by the burst length, burst type, and the starting column address as shown in the following table. Burst length options include fixed BC4, fixed BL8, and on-the-fly (OTF), which allows BC4 or BL8 to be selected coincidentally with the registration of a READ or WRITE command via A12/BC\_n. **Table 8: Burst Type and Burst Order** Note 1 applies to the entire table | Burst<br>Length | READ/<br>WRITE | Starting<br>Column Address<br>(A[2, 1, 0]) | Burst Type = Sequential<br>(Decimal) | Burst Type = Interleaved<br>(Decimal) | Notes | |-----------------|----------------|--------------------------------------------|--------------------------------------|---------------------------------------|-------| | BC4 | READ | 0 0 0 | 0, 1, 2, 3, T, T, T, T | 0, 1, 2, 3, T, T, T, T | 2, 3 | | | | 0 0 1 | 1, 2, 3, 0, T, T, T, T | 1, 0, 3, 2, T, T, T, T | 2, 3 | | | | 0 1 0 | 2, 3, 0, 1, T, T, T, T | 2, 3, 0, 1, T, T, T, T | 2, 3 | | | | 0 1 1 | 3, 0, 1, 2, T, T, T, T | 3, 2, 1, 0, T, T, T, T | 2, 3 | | | | 1 0 0 | 4, 5, 6, 7, T, T, T, T | 4, 5, 6, 7, T, T, T, T | 2, 3 | | | | 1 0 1 | 5, 6, 7, 4, T, T, T, T | 5, 4, 7, 6, T, T, T, T | 2, 3 | | | | 1 1 0 | 6, 7, 4, 5, T, T, T, T | 6, 7, 4, 5, T, T, T, T | 2, 3 | | | | 1 1 1 | 7, 4, 5, 6, T, T, T, T | 7, 6, 5, 4, T, T, T, T | 2, 3 | | | WRITE | 0, V, V | 0, 1, 2, 3, X, X, X, X | 0, 1, 2, 3, X, X, X, X | 2, 3 | | | | 1, V, V | 4, 5, 6, 7, X, X, X, X | 4, 5, 6, 7, X, X, X, X | 2, 3 | | BL8 | READ | 0 0 0 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | | | 0 1 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | | | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | | | | 1 0 0 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | | | 1 0 1 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | | | 1 1 0 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | | | | WRITE | V, V, V | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | 3 | Notes: - 1. 0...7 bit number is the value of CA[2:0] that causes this bit to be the first read during a burst. - 2. When setting burst length to BC4 (fixed) in MR0, the internal WRITE operation starts two clock cycles earlier than for the BL8 mode, meaning the starting point for <sup>t</sup>WR and <sup>t</sup>WTR will be pulled in by two clocks. When setting burst length to OTF in MR0, the internal WRITE operation starts at the same time as a BL8 (even if BC4 was selected during column time using A12/BC4\_n) meaning that if the OTF MR0 setting is used, the starting point for <sup>t</sup>WR and <sup>t</sup>WTR will not be pulled in by two clocks as described in the BC4 (fixed) case. - T = Output driver for data and strobes are in High-Z. V = Valid logic level (0 or 1), but respective buffer input ignores level on input pins. X = "Don't Care." #### **CAS Latency** The CAS latency (CL) setting is defined in the MR0 Register Definition table. CAS latency is the delay, in clock cycles, between the internal READ command and the availability of the first bit of output data. The device does not support half-clock latencies. The overall read latency (RL) is defined as additive latency (AL) + CAS latency (CL): RL = AL + CL. #### **Test Mode** The normal operating mode is selected by MR0[7] and all other bits set to the desired values shown in the MR0 Register Definition table. Programming MR0[7] to a value of 1 places the device into a DRAM manufacturer-defined test mode to be used only by the manufacturer, not by the end user. No operations or functionality is specified if MR0[7] = 1. # Write Recovery(WR)/READ-to-PRECHARGE The programmed write recovery (WR) value is used for the auto precharge feature along with <sup>t</sup>RP to determine <sup>t</sup>DAL. WR for auto precharge (MIN) in clock cycles is calculated by dividing <sup>t</sup>WR (in ns) by <sup>t</sup>CK (in ns) and rounding up to the next integer: WR (MIN) cycles = roundup (<sup>t</sup>WR[ns]/<sup>t</sup>CK[ns]). The WR value must be programmed to be equal to or larger than <sup>t</sup>WR (MIN). When both DM and write CRC are enabled in the mode register, the device calculates CRC before sending the write data into the array; <sup>t</sup>WR values will change when enabled. If there is a CRC error, the device blocks the WRITE operation and discards the data. Internal READ-to-PRECHARGE (RTP) command delay for auto precharge (MIN) in clock cycles is calculated by dividing ${}^tRTP$ (in ns) by ${}^tCK$ (in ns) and rounding up to the next integer: RTP (MIN) cycles = roundup ( ${}^tRTP[ns]/{}^tCK[ns]$ ). The RTP value in the mode register must be programmed to be equal to or larger than RTP (MIN). The programmed RTP value is used with ${}^tRP$ to determine the ACT timing to the same bank. #### **DLL RESET** The DLL reset bit is self-clearing, meaning that it returns to the value of 0 after the DLL RESET function has been issued. After the DLL is enabled, a subsequent DLL RESET should be applied. Any time the DLL RESET function is used, <sup>t</sup>DLLK must be met before functions requiring the DLL can be used, such as READ commands or synchronous ODT operations, for example,). Mode register 1 (MR1) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR1 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR1 Register Definition table. ### **Table 9: Address Pin Mapping** | Address | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>n | CAS<br>n | WE<br>n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |------------------|-----|-----|-----|-----|-----|----------|----------|---------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode<br>register | 21 | 20 | 19 | 18 | 17 | | | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 10: MR1 Register Definition** | Mode<br>Register | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 21 | RFU 0 = Must be programmed to 0 1 = Reserved | | 20:18 | MR select<br>000 = MR0<br>001 = MR1<br>010 = MR2<br>011 = MR3<br>100 = MR4<br>101 = MR5<br>110 = MR6<br>111 = DNU | | 17 | N/A on 4Gb and 8Gb, RFU 0 = Must be programmed to 0 1 = Reserved | | 13 | RFU 0 = Must be programmed to 0 1 = Reserved | | 12 | Data output disable (Qoff) – Output buffer disable $0 = \text{Enabled (normal operation)}$ $1 = \text{Disabled (both ODI and R}_{TT})$ | | 11 | Termination data strobe (TDQS) – Additional termination pins (x8 configuration only) 0 = TDQS disabled 1 = TDQS enabled | **Table 10: MR1 Register Definition (Continued)** | Mode | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register | Description | | 10, 9, 8 | Nominal ODT (R <sub>TT(NOM)</sub> – Data bus termination setting<br>000 = R <sub>TT(NOM)</sub> disabled<br>001 = RZQ/4 (60 ohm)<br>010 = RZQ/2 (120 ohm)<br>011 = RZQ/6 (40 ohm)<br>100 = RZQ/1 (240 ohm)<br>101 = RZQ/5 (48 ohm)<br>110 = RZQ/3 (80 ohm)<br>111 = RZQ/7 (34 ohm) | | 7 | Write leveling (WL) – Write leveling mode 0 = Disabled (normal operation) 1 = Enabled (enter WL mode) | | 6, 5 | RFU 0 = Must be programmed to 0 1 = Reserved | | 4, 3 | Additive latency (AL) – Command additive latency setting 00 = 0 (AL disabled) 01 = CL - 1 <sup>1</sup> 10 = CL - 2 11 = Reserved | | 2, 1 | Output driver impedance (ODI) – Output driver impedance setting 00 = RZQ/7 (34 ohm) 01 = RZQ/5 (48 ohm) 10 = Reserved (Although not JEDEC-defined and not tested, this setting will provide RZQ/6 or 40 ohm) 11 = Reserved | | 0 | DLL enable – DLL enable feature 0 = DLL disabled 1 = DLL enabled (normal operation) | Note: 1. Not allowed when 1/4 rate gear-down mode is enabled. #### **DLL Enable/DLL Disable** The DLL must be enabled for normal operation and is required during power-up initialization and upon returning to normal operation after having the DLL disabled. During normal operation (DLL enabled with MR1[0]) the DLL is automatically disabled when entering the SELF REFRESH operation and is automatically re-enabled upon exit of the SELF REFRESH operation. Any time the DLL is enabled and subsequently reset, <sup>†</sup>DLLK clock cycles must occur before a READ or SYNCHRONOUS ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the <sup>†</sup>DQSCK, <sup>†</sup>AON, or <sup>†</sup>AOF parameters. During ${}^tDLLK$ , CKE must continuously be registered HIGH. The device does not require DLL for any WRITE operation, except when $R_{TT(WR)}$ is enabled and the DLL is required for proper ODT operation. The direct ODT feature is not supported during DLL off mode. The ODT resistors must be disabled by continuously registering the ODT pin LOW and/or by programming the $R_{TT(NOM)}$ bits MR1[9,6,2] = 000 via an MRS command during DLL off mode. The dynamic ODT feature is not supported in DLL off mode; to disable dynamic ODT externally, use the MRS command to set $R_{TT(WR)}$ , MR2[10:9] = 00. # **Output Driver Impedance Control** The output driver impedance of the device is selected by MR1[2,1], as shown in the MR1 Register Definition table. # ODT R<sub>TT(NOM)</sub> Values The device is capable of providing three different termination values: $R_{TT(Park)}$ , $R_{TT(NOM)}$ , and $R_{TT(WR)}$ . The nominal termination value, $R_{TT(NOM)}$ , is programmed in MR1. A separate value, $R_{TT(WR)}$ , may be programmed in MR2 to enable a unique $R_{TT}$ value when ODT is enabled during WRITE operations. The $R_{TT(WR)}$ value can be applied during WRITE commands even when $R_{TT(NOM)}$ is disabled. A third $R_{TT}$ value, $R_{TT(Park)}$ , is programed in MR5. $R_{TT(Park)}$ provides a termination value when the ODT signal is LOW. ### **Additive Latency** The ADDITIVE LATENCY (AL) operation is supported to make command and data buses efficient for sustainable bandwidths in the device. In this operation, the device allows a READ or WRITE command (either with or without auto precharge) to be issued immediately after the ACTIVATE command. The command is held for the time of AL before it is issued inside the device. READ latency (RL) is controlled by the sum of the AL and CAS latency (CL) register settings. WRITE latency (WL) is controlled by the sum of the AL and CAS WRITE latency (CWL) register settings. **Table 11: Additive Latency (AL) Settings** | A4 | А3 | AL | |----|----|-----------------| | 0 | 0 | 0 (AL disabled) | | 0 | 1 | CL - 1 | | 1 | 0 | CL - 2 | | 1 | 1 | Reserved | Note: 1. AL has a value of CL - 1 or CL - 2 based on the CL values programmed in the MR0 register. # **Write Leveling** For better signal integrity, the device uses fly-by topology for the commands, addresses, control signals, and clocks. Fly-by topology benefits from a reduced number of stubs and their lengths, but it causes flight-time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the controller to maintain <sup>†</sup>DQSS, <sup>†</sup>DSS, and <sup>†</sup>DSH specifications. Therefore, the device supports a write leveling feature that allows the controller to compensate for skew. ### **Output Disable** The device outputs may be enabled/disabled by MR1[12] as shown in the MR1 Register Definition table. When MR1[12] is enabled (MR1[12] = 1) all output pins (such as DQ and DQS) are disconnected from the device, which removes any loading of the output drivers. For example, this feature may be useful when measuring module power. For normal operation, set MR1[12] to 0. #### **Termination Data Strobe** Termination data strobe (TDQS) is a feature of the x8 device and provides additional termination resistance outputs that may be useful in some system configurations. Because this function is available only in a x8 configuration, it must be disabled for x4 and x16 configurations. While TDQS is not supported in x4 or x16 configurations, the same termination resistance function that is applied to the TDQS pins is applied to the DQS pins when enabled via the mode register. The TDQS, DBI, and DATA MASK (DM) functions share the same pin. When the TDQS function is enabled via the mode register, the DM and DBI functions are not supported. When the TDQS function is disabled, the DM and DBI functions can be enabled separately. **Table 12: TDQS Function Matrix** | TDQS | Data Mask (DM) | WRITE DBI | READ DBI | |----------|----------------|-----------|---------------------| | Disabled | Enabled | Disabled | Enabled or disabled | | | Disabled | Enabled | Enabled or disabled | | | Disabled | Disabled | Enabled or disabled | | Enabled | Disabled | Disabled | Disabled | Mode register 2 (MR2) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR2 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR2 Register Definition table. #### **Table 13: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | 1 | _ | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 14: MR2 Register Definition** | Mode<br>Register | Description | |------------------|---------------------------------------------------------------------------------------------------| | 21 | RFU 0 = Must be programmed to 0 1 = Reserved | | 20:18 | MR select 000 = MR0 001 = MR1 010 = MR2 011 = MR3 100 = MR4 101 = MR5 110 = MR6 111 = DNU | | 17 | N/A on 4Gb and 8Gb, RFU 0 = Must be programmed to 0 1 = Reserved | | 13 | RFU 0 = Must be programmed to 0 1 = Reserved | | 12 | WRITE data bus CRC 0 = Disabled 1 = Enabled | ### **Table 14: MR2 Register Definition (Continued)** | Mode | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:9 | | | 11:9 | <b>Dynamic ODT (R<sub>TT(WR)</sub>) – Data bus termination setting during WRITEs</b> $000 = R_{TT(WR)} \text{ disabled (WRITE does not affect R}_{TT} \text{ value)}$ | | | 001 = RZQ/2 (120 ohm) | | | 010 = RZQ/1 (240 ohm) | | | 011 = High-Z | | | 100 = RZQ/3 (80 ohm) | | | 101 = Reserved | | | 110 = Reserved | | | 111 = Reserved | | 7:6 | Low-power auto self refresh (LPASR) – Mode summary | | | 00 = Manual mode - Normal operating temperature range ( $T_C$ : 0°C–85°C) | | | 01 = Manual mode - Reduced operating temperature range ( $T_C$ : 0°C–45°C) | | | 10 = Manual mode - Extended operating temperature range ( $T_C$ : 0°C–95°C) | | | 11 = ASR mode - Automatically switching among all modes | | 5:3 | CAS WRITE latency (CWL) – Delay in clock cycles from the internal WRITE command to first data-in | | | 1 <sup>t</sup> CK WRITE preamble | | | $000 = 9 \text{ (DDR4-1600)}^1$ | | | 001 = 10 (DDR4-1866) | | | 010 = 11 (DDR4-2133/1600) <sup>1</sup><br>011 = 12 (DDR4-2400/1866) | | | 100 = 14 (DDR4-2666/2133) | | | 101 = 16 (DDR4-2933,3200/2400) | | | 110 = 18 (DDR4-2666) | | | 111 = 20 (DDR4-2933, 3200) | | | CAS WRITE latency (CWL) – Delay in clock cycles from the internal WRITE command to first data-in | | | 2 <sup>t</sup> CK WRITE preamble | | | 000 = N/A | | | 001 = N/A | | | 010 = N/A | | | 011 = N/A | | | 100 = 14 (DDR4-2400) | | | 101 = 16 (DDR4-2666/2400) | | | 110 = 18 (DDR4-2933, 3200/2666) | | | 111 = 20 (DDR4-2933, 3200) | | 8, 2 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 1:0 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | Note: 1. Not allowed when 1/4 rate gear-down mode is enabled. #### **CAS WRITE Latency** CAS WRITE latency (CWL) is defined by MR2[5:3] as shown in the MR2 Register Definition table. CWL is the delay, in clock cycles, between the internal WRITE command and the availability of the first bit of input data. The device does not support any half-clock latencies. The overall WRITE latency (WL) is defined as additive latency (AL) + parity latency (PL) + CAS WRITE latency (CWL): WL = AL +PL + CWL. #### **Low-Power Auto Self Refresh** Low-power auto self refresh (LPASR) is supported in the device. Applications requiring SELF REFRESH operation over different temperature ranges can use this feature to optimize the $I_{DD6}$ current for a given temperature range as specified in the MR2 Register Definition table. # **Dynamic ODT** In certain applications and to further enhance signal integrity on the data bus, it is desirable to change the termination strength of the device without issuing an MRS command. This may be done by configuring the dynamic ODT $(R_{TT(WR)})$ settings in MR2[11:9]. In write leveling mode, only $R_{TT(NOM)}$ is available. # **Write Cyclic Redundancy Check Data Bus** The write cyclic redundancy check (CRC) data bus feature during writes has been added to the device. When enabled via the mode register, the data transfer size goes from the normal 8-bit (BL8) frame to a larger 10-bit UI frame, and the extra two UIs are used for the CRC information. Mode register 3 (MR3) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR3 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR3 Register Definition table. #### **Table 15: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | 1 | _ | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 16: MR3 Register Definition** | Mode<br>Register | Description | | | | | | | | | | |------------------|-------------------------------------------|--|--|--|--|--|--|--|--|--| | 21 | RFU | | | | | | | | | | | | 0 = Must be programmed to 0 | | | | | | | | | | | | 1 = Reserved | | | | | | | | | | | 20:18 | MR select | | | | | | | | | | | | 000 = MR0 | | | | | | | | | | | | 001 = MR1 | | | | | | | | | | | | 010 = MR2 | | | | | | | | | | | | <b>011 = MR3</b><br>100 = MR4 | | | | | | | | | | | | 100 = MR4<br>101 = MR5 | | | | | | | | | | | | 110 = MR6 | | | | | | | | | | | | 111 = DNU | | | | | | | | | | | 17 | N/A on 4Gb and 8Gb, RFU | | | | | | | | | | | 17 | 0 = Must be programmed to 0 | | | | | | | | | | | | 1 = Reserved | | | | | | | | | | | 13 | RFU | | | | | | | | | | | | 0 = Must be programmed to 0 | | | | | | | | | | | | 1 = Reserved | | | | | | | | | | | 12:11 | Multipurpose register (MPR) – Read format | | | | | | | | | | | | 00 = Serial | | | | | | | | | | | | 01 = Parallel | | | | | | | | | | | | 10 = Staggered | | | | | | | | | | | | 11 = Reserved | | | | | | | | | | | 10:9 | WRITE CMD latency when CRC/DM enabled | | | | | | | | | | | | 00 = 4CK (DDR4-1600) | | | | | | | | | | | | 01 = 5CK (DDR4-1866/2133/2400/2666) | | | | | | | | | | | | 10 = 6CK (DDR4-2933/3200) | | | | | | | | | | | | 11 = Reserved | | | | | | | | | | #### **Table 16: MR3 Register Definition (Continued)** | Mode<br>Register | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:6 | Fine granularity refresh mode 000 = Normal mode (fixed 1x) 001 = Fixed 2x 010 = Fixed 4x 011 = Reserved 100 = Reserved 101 = On-the-fly 1x/2x 111 = Reserved | | 5 | Temperature sensor status 0 = Disabled 1 = Enabled | | 4 | Per-DRAM addressability 0 = Normal operation (disabled) 1 = Enable | | 3 | Gear-down mode – Ratio of internal clock to external data rate 0 = [1:1]; (1/2 rate data) 1 = [2:1]; (1/4 rate data) | | 2 | Multipurpose register (MPR) access 0 = Normal operation 1 = Data flow from MPR | | 1:0 | MPR page select 00 = Page 0 01 = Page 1 10 = Page 2 11 = Page 3 (restricted for DRAM manufacturer use only) | #### **Multipurpose Register** The multipurpose register (MPR) is used for several features: - Readout of the contents of the MRn registers - WRITE and READ system patterns used for data bus calibration - Readout of the error frame when the command address parity feature is enabled To enable MPR, issue an MRS command to MR3[2] = 1. MR3[12:11] define the format of read data from the MPR. Prior to issuing the MRS command, all banks must be in the idle state (all banks precharged and ${}^{t}RP$ met). After MPR is enabled, any subsequent RD or RDA commands will be redirected to a specific mode register. The mode register location is specified with the READ command using address bits. The MR is split into upper and lower halves to align with a burst length limitation of 8. Power-down mode, SELF REFRESH, and any other nonRD/RDA or nonWR/WRA commands are not allowed during MPR mode. The RESET function is supported during MPR mode, which requires device re-initialization. # **WRITE Command Latency When CRC/DM is Enabled** The WRITE command latency (WCL) must be set when both write CRC and DM are enabled for write CRC persistent mode. This provides the extra time required when completing a WRITE burst when write CRC and DM are enabled. This means at data rates less than or equal to 1600 MT/s then 4nCK is used, 5nCK or 6nCK are not allowed; at data rates greater than 1600 MT/s and less than or equal to 2666 MT/s then 5nCK is used, 4nCK or 6nCK are not allowed; and at data rates greater than 2666 MT/s and less than or equal to 3200 MT/s then 6nCK is used; 4nCK or 5nCK are not allowed. # **Fine Granularity Refresh Mode** This mode had been added to DDR4 to help combat the performance penalty due to refresh lockout at high densities. Shortening <sup>t</sup>RFC and increasing cycle time allows more accesses to the chip and can produce higher bandwidth. # **Temperature Sensor Status** This mode directs the DRAM to update the temperature sensor status at MPR Page 2, MPR0 [4,3]. The temperature sensor setting should be updated within 32ms; when an MPR read of the temperature sensor status bits occurs, the temperature sensor status should be no older than 32ms. # **Per-DRAM Addressability** This mode allows commands to be masked on a per device basis providing any device in a rank (devices sharing the same command and address signals) to be programmed individually. As an example, this feature can be used to program different ODT or $V_{REF}$ values on DRAM devices within a given rank. #### **Gear-Down Mode** The device defaults in 1/2 rate (1N) clock mode and uses a low frequency MRS command followed by a sync pulse to align the proper clock edge for operating the control lines CS\_n, CKE, and ODT when in 1/4 rate (2N) mode. For operation in 1/2 rate mode, no MRS command or sync pulse is required. Mode register 4 (MR4) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR4 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR4 Register Definition table. #### **Table 17: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | _ | - | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET (MRS) command. #### **Table 18: MR4 Register Definition** | Mode<br>Register | Description | |------------------|---------------------------------------------------------------------------------------------------------------| | 21 | RFU | | | 0 = Must be programmed to 0<br>1 = Reserved | | 20:18 | MR select | | 20.10 | 000 = MR0 | | | 001 = MR1 | | | 010 = MR2 | | | 011 = MR3 | | | 100 = MR4 | | | 101 = MR5 | | | 110 = MR6<br>111 = DNU | | 17 | 111 2112 | | 17 | N/A on 4Gb and 8Gb, RFU 0 = Must be programmed to 0 | | | 1 = Reserved | | 13 | Hard Post Package Repair (hPPR mode) | | | 0 = Disabled | | | 1 = Enabled | | 12 | WRITE preamble setting | | | 0 = 1 <sup>t</sup> CK toggle <sup>1</sup> | | | 1 = 2 <sup>t</sup> CK toggle | | 11 | READ preamble setting | | | 0 = 1 <sup>t</sup> CK toggle <sup>1</sup> | | | $1 = 2^{t}$ CK toggle (When operating in $2^{t}$ CK WRITE preamble mode, CWL must be programmed to a value at | | | least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup> CK range.) | | 10 | READ preamble training | | | 0 = Disabled<br>1 = Enabled | | | I = ETIADIEU | #### **Table 18: MR4 Register Definition (Continued)** | Mode<br>Register | Description | |------------------|--------------------------------------| | 9 | Self refresh abort mode | | | 0 = Disabled | | | 1 = Enabled | | 8:6 | CMD (CAL) address latency | | | 000 = 0 clocks (disabled) | | | 001 =3 clocks <sup>1</sup> | | | 010 = 4 clocks | | | 011 = 5 clocks <sup>1</sup> | | | 100 = 6 clocks | | | 101 = 8 clocks | | | 110 = Reserved | | | 111 = Reserved | | 5 | soft Post Package Repair (sPPR mode) | | | 0 = Disabled | | | 1 = Enabled | | 4 | Internal V <sub>REF</sub> monitor | | | 0 = Disabled | | | 1 = Enabled | | 3 | Temperature controlled refresh mode | | | 0 = Disabled | | | 1 = Enabled | | 2 | Temperature controlled refresh range | | | 0 = Normal temperature mode | | | 1 = Extended temperature mode | | 1 | Maximum power savings mode | | | 0 = Normal operation | | | 1 = Enabled | | 0 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | Note: 1. Not allowed when 1/4 rate gear-down mode is enabled. ### **Hard Post Package Repair Mode** The hard post package repair (hPPR) mode feature is JEDEC optional for 4Gb DDR4 memories. Performing an MPR read to page 2 MPR0 [7] indicates whether hPPR mode is available (A7 = 1) or not available (A7 = 0). hPPR mode provides a simple and easy repair method of the device after placed in the system. One row per bank can be repaired. The repair process is irrevocable so great care should be exercised when using. # **Soft Post Package Repair Mode** The soft post package repair (sPPR) mode feature is JEDEC optional for 4Gb and 8Gb DDR4 memories. Performing an MPR read to page 2 MPR0 [6] indicates whether sPPR mode is available (A6 = 1) or not available (A6 = 0). sPPR mode provides a simple and easy repair method of the device after placed in the system. One row per bank can be repaired. The repair process is revocable by either doing a reset or power-down or by rewriting a new address in the same bank. #### **WRITE Preamble** Programmable WRITE preamble, <sup>t</sup>WPRE, can be set to 1<sup>t</sup>CK or 2<sup>t</sup>CK via the MR4 register. The 1<sup>t</sup>CK setting is similar to DDR3. However, when operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. Some even settings will require addition of 2 clocks. If the alternate longer CWL was used, the additional clocks will not be required. #### **READ Preamble** Programmable READ preamble <sup>t</sup>RPRE can be set to 1<sup>t</sup>CK or 2<sup>t</sup>CK via the MR4 register. Both the 1<sup>t</sup>CK and 2<sup>t</sup>CK DDR4 preamble settings are different from that defined for the DDR3 SDRAM. Both DDR4 READ preamble settings may require the memory controller to train (or read level) its data strobe receivers using the READ preamble training. ### **READ Preamble Training** Programmable READ preamble training can be set to 1<sup>t</sup>CK or 2<sup>t</sup>CK. This mode can be used by the memory controller to train or READ level its data strobe receivers. # **Temperature-Controlled Refresh** When temperature-controlled refresh mode is enabled, the device may adjust the internal refresh period to be longer than <sup>t</sup>REFI of the normal temperature range by skipping external REFRESH commands with the proper gear ratio. For example, the DRAM temperature sensor detected less than 45°C. Normal temperature mode covers the range of 0°C to 85°C, while the extended temperature range covers 0°C to 95°C. # **Command Address Latency** COMMAND ADDRESS LATENCY (CAL) is a power savings feature and can be enabled or disabled via the MRS setting. CAL is defined as the delay in clock cycles (<sup>t</sup>CAL) between a CS\_n registered LOW and its corresponding registered command and address. The value of CAL (in clocks) must be programmed into the mode register and is based on the roundup (in clocks) of [<sup>t</sup>CK(ns)/<sup>t</sup>CAL(ns)]. ### **Internal V<sub>REF</sub> Monitor** The device generates its own internal $V_{REFDQ}$ . This mode may be enabled during $V_{REFDQ}$ training, and when enabled, $V_{REF,time-short}$ and $V_{REF,time-long}$ need to be increased by 10ns if DQ0, DQ1, DQ2, or DQ3 have 0pF loading. An additional 15ns per pF of loading is also needed. # **Maximum Power Savings Mode** This mode provides the lowest power mode where data retention is not required. When the device is in the maximum power saving mode, it does not need to guarantee data retention or respond to any external command (except the MAXIMUM POWER SAVING MODE EXIT command and during the assertion of RESET\_n signal LOW). Mode register 5 (MR5) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR5 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR5 Register Definition table. #### **Table 19: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | 1 | _ | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 20: MR5 Register Definition** | Mode<br>Register | Description | |------------------|---------------------------------------------| | 21 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 20:18 | MR select | | | 000 = MR0 | | | 001 = MR1 | | | 010 = MR2 | | | 011 = MR3 | | | 100 = MR4 | | | 101 = MR5 | | | 110 = MR6 | | | 111 = DNU | | 17 | N/A on 4Gb and 8Gb, RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 13 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 12 | Data bus inversion (DBI) – READ DBI enable | | | 0 = Disabled | | | 1 = Enabled | | 11 | Data bus inversion (DBI) – WRITE DBI enable | | | 0 = Disabled | | | 1 = Enabled | | 10 | Data mask (DM) | | | 0 = Disabled | | | 1 = Enabled | #### **Table 20: MR5 Register Definition (Continued)** | Mode<br>Register | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | CA parity persistent error mode 0 = Disabled 1 = Enabled | | 8:6 | Parked ODT value (R <sub>TT(Park)</sub> ) 000 = R <sub>TT(Park)</sub> disabled 001 = RZQ/4 (60 ohm) 010 = RZQ/2 (120 ohm) 011 = RZQ/6 (40 ohm) 100 = RZQ/1 (240 ohm) 101 = RZQ/5 (48 ohm) 110 = RZQ/3 (80 ohm) 111 = RZQ/7 (34 ohm) | | 5 | ODT input buffer for power-down 0 = Buffer enabled 1 = Buffer disabled | | 4 | CA parity error status 0 = Clear 1 = Error | | 3 | CRC error status 0 = Clear 1 = Error | | 2:0 | CA parity latency mode 000 = Disable 001 = 4 clocks (DDR4-1600/1866/2133) 010 = 5 clocks (DDR4-2400/2666) <sup>1</sup> 011 = 6 clocks (DDR4-2933/3200) 100 = 8 clocks (DDR4-2933/3200) 101 = Reserved 110 = Reserved 111 = Reserved | Note: 1. Not allowed when 1/4 rate gear-down mode is enabled. #### **Data Bus Inversion** The DATA BUS INVERSION (DBI) function has been added to the device and is supported only for x8 and x16 configurations (x4 is not supported). The DBI function shares a common pin with the DM and TDQS functions. The DBI function applies to both READ and WRITE operations; Write DBI cannot be enabled at the same time the DM function is enabled. Refer to the TDQS Function Matrix table for valid configurations for all three functions (TDQS/DM/DBI). DBI is not allowed during MPR READ operation; during an MPR read, the DRAM ignores the read DBI enable setting in MR5 bit A12. DBI is not allowed during MPR READ operations. #### **Data Mask** The DATA MASK (DM) function, also described as a partial write, has been added to the device and is supported only for x8 and x16 configurations (x4 is not supported). The DM function shares a common pin with the DBI and TDQS functions. The DM function applies only to WRITE operations and cannot be enabled at the same time the write DBI function is enabled. Refer to the TDQS Function Matrix table for valid configurations for all three functions (TDQS/DM/DBI). # **CA Parity Persistent Error Mode** Normal CA parity mode (CA parity persistent mode disabled) no longer performs CA parity checking while the parity error status bit remains set at 1. However, with CA parity persistent mode enabled, CA parity checking continues to be performed when the parity error status bit is set to a 1. # **ODT Input Buffer for Power-Down** This feature determines whether the ODT input buffer is on or off during power-down. If the input buffer is configured to be on (enabled during power-down), the ODT input signal must be at a valid logic level. If the input buffer is configured to be off (disabled during power-down), the ODT input signal may be floating and the device does not provide $R_{\rm TT(NOM)}$ termination. However, the device may provide $R_{\rm TT(Park)}$ termination depending on the MR settings. This is primarily for additional power savings. ### **CA Parity Error Status** The device will set the error status bit to 1 upon detecting a parity error. The parity error status bit remains set at 1 until the device controller clears it explicitly using an MRS command. #### **CRC Error Status** The device will set the error status bit to 1 upon detecting a CRC error. The CRC error status bit remains set at 1 until the device controller clears it explicitly using an MRS command. # **CA Parity Latency Mode** CA parity is enabled when a latency value, dependent on <sup>t</sup>CK, is programmed; this accounts for parity calculation delay internal to the device. The normal state of CA parity is to be disabled. If CA parity is enabled, the device must ensure there are no parity errors before executing the command. CA parity signal (PAR) covers ACT\_n, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, and the address bus including bank address and bank group bits. The control signals CKE, ODT, and CS\_n are not included in the parity calculation. Mode register 6 (MR6) controls various device operating modes as shown in the following register definition table. Not all settings listed may be available on a die; only settings required for speed bin support are available. MR6 is written by issuing the MRS command while controlling the states of the BGx, BAx, and Ax address pins. The mapping of address pins during the MRS command is shown in the following MR6 Register Definition table. #### **Table 21: Address Pin Mapping** | Address<br>bus | BG1 | BG0 | BA1 | BA0 | A17 | RAS<br>_n | CAS<br>_n | WE<br>_n | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------------|-----|-----|-----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | Mode register | 21 | 20 | 19 | 18 | 17 | _ | 1 | _ | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: 1. RAS\_n, CAS\_n, and WE\_n must be LOW during MODE REGISTER SET command. #### **Table 22: MR6 Register Definition** | Mode<br>Register | Description | |------------------|---------------------------------------------| | 21 | RFU | | | 0 = Must be programmed to 0<br>1 = Reserved | | 20:18 | MR select | | | 000 = MR0 | | | 001 = MR1 | | | 010 = MR2 | | | 011 = MR3 | | | 100 = MR4 | | | 101 = MR5 | | | 110 = MR6 | | | 111 = DNU | | 17 | NA on 4Gb and 8Gb, RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 13 | RFU | | | 0 = Must be programmed to 0 | | | 1 = Reserved | | 12:10 | <sup>t</sup> CCD_L | | | 000 = 4 clocks (≤1333 Mb/s) | | | 001 = 5 clocks (>1333 Mb/s and ≤1866 Mb/s) | | | 010 = 6 clocks (>1866 Mb/s and ≤2400 Mb/s) | | | 011 = 7 clocks (>2400 Mb/s and ≤2666 Mb/s) | | | 100 = 8 clocks (>2666 Mb/s and ≤3200 Mb/s) | | | 101 = Reserved | | | 110 = Reserved | | | 111 = Reserved | #### **Table 22: MR6 Register Definition (Continued)** | Mode<br>Register | Description | |------------------|-----------------------------------------------------------------------------------| | 9, 8 | RFU | | , | 0 = Must be programmed to 0 | | | 1 = Reserved | | 7 | V <sub>REF</sub> Calibration Enable | | | 0 = Disable | | | 1 = Enable | | 6 | V <sub>REF</sub> Calibration Range | | | 0 = Range 1 | | | 1 = Range 2 | | 5:0 | V <sub>REF</sub> Calibration Value | | | See the $V_{REFDQ}$ Range and Levels table in the $V_{REFDQ}$ Calibration section | # tCCD\_L Programming The device controller must program the correct ${}^{t}CCD_{L}$ value. ${}^{t}CCD_{L}$ will be programmed according to the value defined per operating frequency in the AC parameter table. Although JEDEC specifies the larger of 5nCK or Xns, Micron's DRAM supports the larger of 4nCK or Xns. # **V<sub>REFDO</sub>** Calibration Enable $V_{REFDQ}$ calibration is where the device internally generates its own $V_{REFDQ}$ to be used by the DQ input receivers. The $V_{REFDQ}$ value will be output on any DQ of DQ[3:0] for evaluation only. The device controller is responsible for setting and calibrating the internal $V_{REFDQ}$ level using an MRS protocol (adjust up, adjust down, and so on). It is assumed that the controller will use a series of writes and reads in conduction with $V_{REFDQ}$ adjustments to optimize and verify the data eye. Enabling $V_{REFDQ}$ calibration must be used whenever values are being written to the MR6[6:0] register. # **V<sub>REFDQ</sub>** Calibration Range The device defines two $V_{REFDQ}$ calibration ranges: Range 1 and Range 2. Range 1 supports $V_{REFDQ}$ between 60% and 92% of $V_{DDQ}$ while Range 2 supports $V_{REFDQ}$ between 45% and 77% of $V_{DDQ}$ , as seen in $V_{REFDQ}$ Specification table. Although not a restriction, Range 1 was targeted for module-based designs and Range 2 was added to target point-to-point designs. # **V<sub>REFDQ</sub>** Calibration Value Fifty settings provide approximately 0.65% of granularity steps sizes for both Range 1 and Range 2 of $V_{REFDQ}$ , as seen in $V_{REFDQ}$ Range and Levels table in the $V_{REFDQ}$ Calibration section. # **Truth Tables** #### **Table 23: Truth Table - Command** Notes 1–5 apply to the entire table; Note 6 applies to all READ/WRITE commands | Function | | Symbol | Prev.<br>CKE | Pres. | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | BG[1:0] | BA [1:0] | C[2:0] | A12/BC_n | A[13,11] | A10/AP | A[9:0] | Notes | |--------------------------------|----------------------|--------|--------------|-------|------|-------|-----------|-----------|----------|--------------------------|----------|--------|----------|----------|--------|--------|-----------| | MODE REG | MODE REGISTER SET | | Н | Н | L | Н | L | L | L | BG | ВА | V | | OP ( | ode | | 7 | | REFRESH | | REF | Н | Н | L | Н | L | L | Н | V | V | V | V | V | V | V | | | Self refresh entry | | SRE | Н | L | L | Н | L | L | Н | V | V | V | V | V | V | V | 8, 9, 10 | | Self refresh exit | | SRX | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 8, 9, 10, | | | | | | | L | Н | Н | Н | Н | V | V | V | V | V | V | V | 11 | | Single-bank PRECHARGE | | PRE | Н | Н | L | Н | L | Н | L | BG | ВА | V | V | V | L | V | | | PRECHARGE all banks | | PREA | Н | Н | L | Н | L | Н | L | V | V | V | V | V | Н | V | | | Reserved for future use | | RFU | Н | Н | L | Н | L | Н | Н | RFU | | | | | | | | | Bank ACTIVATE | | ACT | Н | Н | L | L | Row | address | (RA) | BG BA V Row address (RA) | | A) | | | | | | | WRITE | BL8 fixed, BC4 fixed | WR | Н | Н | L | Н | Н | L | L | BG | BA | V | V | V | L | CA | | | | BC4OTF | WRS4 | Н | Н | L | Н | Н | L | L | BG | ВА | V | L | V | L | CA | | | | BL8OTF | WRS8 | Н | Н | L | Н | Н | L | L | BG | BA | V | Н | V | L | CA | | | WRITE<br>with auto | BL8 fixed, BC4 fixed | WRA | Н | Н | L | Н | Н | L | L | BG | BA | V | V | V | Н | CA | | | | BC4OTF | WRAS4 | Н | Н | L | Н | Н | L | L | BG | ВА | V | L | V | Н | CA | | | precharge | BL8OTF | WRAS8 | Н | Н | L | Н | Н | L | L | BG | ВА | V | Н | V | Н | CA | | | READ | BL8 fixed, BC4 fixed | RD | Н | Н | L | Н | Н | L | Н | BG | ВА | V | V | V | L | CA | | | | BC4OTF | RDS4 | Н | Н | L | Н | Н | L | Н | BG | BA | V | L | V | L | CA | | | | BL8OTF | RDS8 | Н | Н | L | Н | Н | L | Н | BG | BA | V | Н | V | L | CA | | | READ<br>with auto<br>precharge | BL8 fixed, BC4 fixed | RDA | Н | Н | L | Н | Н | L | Н | BG | ВА | V | V | V | Н | CA | | | | BC4OTF | RDAS4 | Н | Н | L | Н | Н | L | Н | BG | BA | V | L | V | Н | CA | | | | BL8OTF | RDAS8 | Н | Н | L | Н | Н | L | Н | BG | BA | V | Н | V | Н | CA | | | NO OPERATION | | NOP | Н | Н | L | Н | Н | Н | Н | V | V | V | V | V | V | V | 12 | | Device DESELECTED | | DES | Н | Н | Н | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | 13 | | Power-down entry | | PDE | Н | L | Н | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | 10, 14 | | Power-down exit | | PDX | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 10, 14 | | ZQ CALIBRATION LONG | | ZQCL | Н | Н | L | Н | Н | Н | L | Х | Х | Х | Х | Х | Н | Х | | | ZQ CALIBRATION SHORT | | ZQCS | Н | Н | L | Н | Н | Н | L | Х | Х | Х | Х | Х | L | Х | | 4Gb: x4, x8, x16 DDR4 SDRAM Truth Tables Notes: 1. • BG = Bank group address - BA = Bank address - RA = Row address - CA = Column address - BC\_n = Burst chop - X = "Don't Care" - V = Valid - 2. All DDR4 SDRAM commands are defined by states of CS\_n, ACT\_n, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, and CKE at the rising edge of the clock. The MSB of BG, BA, RA, and CA are device density- and configuration-dependent. When ACT\_n = H, pins RAS\_n/A16, CAS\_n/A15, and WE\_n/A14 are used as command pins RAS\_n, CAS\_n, and WE\_n, respectively. When ACT\_n = L, pins RAS\_n/A16, CAS\_n/A15, and WE\_n/A14 are used as address pins A16, A15, and A14, respectively. - 3. RESET\_n is enabled LOW and is used only for asynchronous reset and must be maintained HIGH during any function. - 4. Bank group addresses (BG) and bank addresses (BA) determine which bank within a bank group is being operated upon. For MRS commands, the BG and BA selects the specific mode register location. - 5. V means HIGH or LOW (but a defined logic level), and X means either defined or undefined (such as floating) logic level. - 6. READ or WRITE bursts cannot be terminated or interrupted, and fixed/on-the-fly (OTF) BL will be defined by MRS. - 7. During an MRS command, A17 is RFU and is device density- and configuration-dependent. - 8. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. - 9. $V_{PP}$ and $V_{REF}$ ( $V_{REFCA}$ ) must be maintained during SELF REFRESH operation. - 10. Refer to the Truth Table CKE table for more details about CKE transition. - 11. Controller guarantees self refresh exit to be synchronous. DRAM implementation has the choice of either synchronous or asynchronous. - 12. The NO OPERATION (NOP) command may be used only when exiting maximum power saving mode or when entering gear-down mode. - 13. The NOP command may not be used in place of the DESELECT command. - 14. The power-down mode does not perform any REFRESH operation. #### Table 24: Truth Table - CKE Notes 1-7, 9, and 20 apply to the entire table | | CI | <b>KE</b> | | | | | |----------------|---------------------------|----------------------|-------------|----------------------------|-------------------|--| | Current State | Previous Cycle<br>(n - 1) | Present Cycle<br>(n) | Command (n) | Action (n) | Notes | | | Power-down | L | L | Х | Maintain power-down | 8, 10, 11 | | | | L | Н | DES | Power-down exit | 8, 10, 12 | | | Self refresh | L | L | Х | Maintain self refresh | 11, 13 | | | | L | Н | DES | Self refresh exit | 8, 13, 14, 15 | | | Bank(s) active | Н | L | DES | Active power-down entry | 8, 10, 12, 16 | | | Reading | Н | L | DES | Power-down entry | 8, 10, 12, 16, 17 | | | Writing | Н | L | DES | Power-down entry | 8, 10, 12, 16, 17 | | | Precharging | Н | L | DES | Power-down entry | 8, 10, 12, 16, 17 | | | Refreshing | Н | L | DES | Precharge power-down entry | 8, 12 | | | All banks idle | Н | L | DES | Precharge power-down entry | 8, 10, 12, 16, 18 | | | | Н | L | REFRESH | Self refresh | 16, 18, 19 | | - Notes: 1. Current state is defined as the state of the DDR4 SDRAM immediately prior to clock edge n. - 2. CKE (n) is the logic state of CKE at clock edge n; CKE (n-1) was the state of CKE at the previous clock edge. - 3. COMMAND (n) is the command registered at clock edge n, and ACTION (n) is a result of COMMAND (n); ODT is not included here. - 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 5. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. - 6. During any CKE transition (registration of CKE H->L), the CKE level must be maintained until 1 nCK prior to <sup>t</sup>CKE (MIN) being satisfied (at which time CKE may transition again). - 7. DESELECT and NOP are defined in the Truth Table Command table. - 8. For power-down entry and exit parameters, see the Power-Down Modes section. - 9. CKE LOW is allowed only if <sup>t</sup>MRD and <sup>t</sup>MOD are satisfied. - 10. The power-down mode does not perform any REFRESH operations. - 11. X = "Don't Care" (including floating around $V_{RFF}$ ) in self refresh and power-down. X also applies to address pins. - 12. The DESELECT command is the only valid command for power-down entry and exit. - 13. V<sub>PP</sub> and V<sub>RFFCA</sub> must be maintained during SELF REFRESH operation. - 14. On self refresh exit, the DESELECT command must be issued on every clock edge occurring during the <sup>t</sup>XS period. READ or ODT commands may be issued only after <sup>t</sup>XSDLL is satisfied. - 15. The DESELECT command is the only valid command for self refresh exit. - 16. Self refresh cannot be entered during READ or WRITE operations. For a detailed list of restrictions see the SELF REFRESH Operation and Power-Down Modes sections. - 17. If all banks are closed at the conclusion of the READ, WRITE, or PRECHARGE command, then precharge power-down is entered; otherwise, active power-down is entered. - 18. Idle state is defined as all banks are closed (tRP, tDAL, and so on, satisfied), no data bursts are in progress, CKE is HIGH, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, and so on), as well as all self refresh exit and power-down exit parameters are satisfied (tXS, tXP, tXSDLL, and so on). - 19. Self refresh mode can be entered only from the all banks idle state. - 20. For more details about all signals, see the Truth Table Command table; must be a legal command as defined in the table. #### **NOP Command** The NO OPERATION (NOP) command was originally used to instruct the selected DDR4 SDRAM to perform a NOP (CS\_n = LOW and ACT\_n, RAS\_n/A16, CAS\_n/A15, and WE\_n/A14 = HIGH). This prevented unwanted commands from being registered during idle or wait states. NOP command general support has been removed and the command should not be used unless specifically allowed, which is when exiting maximum power-saving mode or when entering gear-down mode. #### **DESELECT Command** The deselect function (CS\_n HIGH) prevents new commands from being executed; therefore, with this command, the device is effectively deselected. Operations already in progress are not affected. #### **DLL-Off Mode** DLL-off mode is entered by setting MR1 bit A0 to 0, which will disable the DLL for subsequent operations until the A0 bit is set back to 1. The MR1 A0 bit for DLL control can be switched either during initialization or during self refresh mode. Refer to the Input Clock Frequency Change section for more details. The maximum clock frequency for DLL-off mode is specified by the parameter <sup>t</sup>CKDLL OFF. There is no minimum frequency limit besides the need to satisfy the refresh interval, <sup>t</sup>REFI. Due to latency counter and timing restrictions, only one CL value and CWL value (in MR0 and MR2 respectively) are supported. The DLL-off mode is only required to support setting both CL = 10 and CWL = 9. DLL-off mode will affect the read data clock-to-data strobe relationship (tDQSCK), but not the data strobe-to-data relationship (<sup>t</sup>DQSQ, <sup>t</sup>QH). Special attention is needed to line up read data to the controller time domain. Compared with DLL-on mode, where <sup>t</sup>DQSCK starts from the rising clock edge (AL + CL) cycles after the READ command, the DLL-off mode <sup>t</sup>DQSCK starts (AL + CL - 1) cycles after the READ command. Another difference is that <sup>t</sup>DQSCK may not be small compared to <sup>t</sup>CK (it might even be larger than <sup>t</sup>CK), and the difference between <sup>t</sup>DQSCK (MIN) and <sup>t</sup>DQSCK (MAX) is significantly larger than in DLL-on mode. The <sup>t</sup>DQSCK (DLL-off) values are vendor-specific. The timing relations on DLL-off mode READ operation are shown in the following diagram, where CL = 10, AL = 0, and BL = 8. #### **Figure 16: DLL-Off Mode Read Timing Operation** # **DLL-On/Off Switching Procedures** The DLL-off mode is entered by setting MR1 bit A0 to 0; this will disable the DLL for subsequent operations until the A0 bit is set back to 1. # **DLL Switch Sequence from DLL-On to DLL-Off** To switch from DLL-on to DLL-off requires the frequency to be changed during self refresh, as outlined in the following procedure: - 1. Starting from the idle state (all banks pre-charged, all timings fulfilled, and, to disable the DLL, the DRAM on-die termination resistors, R<sub>TT(NOM)</sub>, must be in High-Z before MRS to MR1.) - 2. Set MR1 bit A0 to 1 to disable the DLL. - 3. Wait <sup>t</sup>MOD. - 4. Enter self refresh mode; wait until <sup>t</sup>CKSRE/<sup>t</sup>CKSRE\_PAR is satisfied. - 5. Change frequency, following the guidelines in the Input Clock Frequency Change section. - 6. Wait until a stable clock is available for at least <sup>t</sup>CKSRX at device inputs. - 7. Starting with the SELF REFRESH EXIT command, CKE must continuously be registered HIGH until all <sup>t</sup>MOD timings from any MRS command are satisfied. In addition, if any ODT features were enabled in the mode registers when self refresh mode was entered, the ODT signal must continuously be registered LOW until all <sup>t</sup>MOD timings from any MRS command are satisfied. If R<sub>TT(NOM)</sub> was disabled in the mode registers when self refresh mode was entered, the ODT signal is "Don't Care." - 8. Wait <sup>t</sup>XS\_FAST, <sup>t</sup>XS\_ABORT, or <sup>t</sup>XS, and then set mode registers with appropriate values (an update of CL, CWL, and WR may be necessary; a ZQCL command can also be issued after <sup>t</sup>XS\_FAST). - <sup>t</sup>XS\_FAST: ZQCL, ZQCS, and MRS commands. For MRS commands, only CL and WR/RTP registers in MR0, the CWL register in MR2, and gear-down mode in MR3 may be accessed provided the device is not in per-DRAM addressability mode. Access to other device mode registers must satisfy <sup>t</sup>XS timing. - <sup>t</sup>XS\_ABORT: If MR4 [9] is enabled, then the device aborts any ongoing refresh and does not increment the refresh counter. The controller can issue a valid command after a delay of <sup>t</sup>XS\_ABORT. Upon exiting from self refresh, the device requires a minimum of one extra REFRESH command before it is put back into self refresh mode. This requirement remains the same regardless of the MRS bit setting for self refresh abort. - <sup>t</sup>XS: ACT, PRE, PREA, REF, SRE, PDE, WR, WRS4, WRS8, WRA, WRAS4, WRAS8, RD, RDS4, RDS8, RDA, RDAS4, and RDAS8. - 9. Wait <sup>t</sup>MOD to complete. The device is ready for the next command. Figure 17: DLL Switch Sequence from DLL-On to DLL-Off - Notes: 1. Starting in the idle state. $R_{TT}$ in stable state. - 2. Disable DLL by setting MR1 bit A0 to 0. - 3. Enter SR. - 4. Change frequency. - 5. Clock must be stable <sup>t</sup>CKSRX. - 6. Exit SR. - 7. Update mode registers allowed with DLL-off settings met. #### **DLL-Off to DLL-On Procedure** To switch from DLL-off to DLL-on (with required frequency change) during self refresh: - 1. Starting from the idle state (all banks pre-charged, all timings fulfilled, and DRAM ODT resistors ( $R_{TT(NOM)}$ ) must be in High-Z before self refresh mode is entered.) - 2. Enter self refresh mode; wait until <sup>t</sup>CKSRE/<sup>t</sup>CKSRE\_PAR are satisfied. - 3. Change frequency (following the guidelines in the Input Clock Frequency Change section). - 4. Wait until a stable clock is available for at least <sup>t</sup>CKSRX at device inputs. - 5. Starting with the SELF REFRESH EXIT command, CKE must continuously be registered HIGH until <sup>t</sup>DLLK timing from the subsequent DLL RESET command is satisfied. In addition, if any ODT features were enabled in the mode registers when self refresh mode was entered, the ODT signal must continuously be registered LOW or HIGH until <sup>t</sup>DLLK timing from the subsequent DLL RESET command is satisfied. If R<sub>TT(NOM)</sub> disabled in the mode registers when self refresh mode was entered, the ODT signal is "Don't Care." - 6. Wait <sup>t</sup>XS or <sup>t</sup>XS\_ABORT, depending on bit 9 in MR4, then set MR1 bit A0 to 0 to enable the DLL. - 7. Wait <sup>t</sup>MRD, then set MR0 bit A8 to 1 to start DLL reset. - 8. Wait <sup>t</sup>MRD, then set mode registers with appropriate values; an update of CL, CWL, and WR may be necessary. After <sup>t</sup>MOD is satisfied from any proceeding MRS command, a ZQCL command can also be issued during or after <sup>t</sup>DLLK. - 9. Wait for <sup>t</sup>MOD to complete. Remember to wait <sup>t</sup>DLLK after DLL RESET before applying any command requiring a locked DLL. In addition, wait for <sup>t</sup>ZQoper in case a ZQCL command was issued. The device is ready for the next command. Figure 18: DLL Switch Sequence from DLL-Off to DLL-On Notes: 1. Starting in the idle state. - 2. Enter SR. - 3. Change frequency. - 4. Clock must be stable <sup>t</sup>CKSRX. - 5. Exit SR. - 6. Set DLL to on by setting MR1 to A0 = 0. - 7. Update mode registers. - 8. Issue any valid command. # **Input Clock Frequency Change** After the device is initialized, it requires the clock to be stable during almost all states of normal operation. This means that after the clock frequency has been set and is in the stable state, the clock period is not allowed to deviate except for what is allowed by the clock jitter and spread spectrum clocking (SSC) specifications. The input clock frequency can be changed from one stable clock rate to another stable clock rate only when in self refresh mode. Outside of self refresh mode, it is illegal to change the clock frequency. After the device has been successfully placed in self refresh mode and <sup>t</sup>CKSRE/ <sup>t</sup>CKSRE\_PAR have been satisfied, the state of the clock becomes a "Don't Care." Following a "Don't Care," changing the clock frequency is permissible, provided the new clock frequency is stable prior to <sup>t</sup>CKSRX. When entering and exiting self refresh mode for the sole purpose of changing the clock frequency, the self refresh entry and exit specifications must still be met as outlined in SELF REFRESH Operation. For the new clock frequency, additional MRS commands to MR0, MR2, MR3, MR4, MR5, and MR6 may need to be issued to program appropriate CL, CWL, gear-down mode, READ and WRITE preamble, Command Address Latency, and <sup>t</sup>CCD\_L/<sup>t</sup>DLLK values. When the clock rate is being increased (faster), the MR settings that require additional clocks should be updated prior to the clock rate being increased. In particular, the PL latency must be disabled when the clock rate changes, ie. while in self refresh mode. For example, if changing the clock rate from DDR4-2133 to DDR4-2933 with CA parity mode enabled, MR5[2:0] must first change from PL = 4 to PL = disable prior to PL = 6. The correct procedure would be to (1) change PL = 4 to disable via MR5 [2:0], (2) enter self refresh mode, (3) change clock rate from DDR4-2133 to DDR4-2933, (4) exit self refresh mode, (5) Enable CA parity mode setting PL = 6 vis MR5 [2:0]. If the MR settings that require additional clocks are updated after the clock rate has been increased, for example. after exiting self refresh mode, the required MR settings must be updated prior to removing the DRAM from the IDLE state, unless the DRAM is RESET. If the DRAM leaves the IDLE state to enter self refresh mode or ZQ Calibration, the updating of the required MR settings may be deferred to the next time the DRAM enters the IDLE state. If MR6 is issued prior to self refresh entry for new the <sup>t</sup>DLLK value, DLL will relock automatically at self refresh exit. However, if MR6 is issued after self refresh entry, MR0 must be issued to reset the DLL. The device input clock frequency can change only within the minimum and maximum operating frequency specified for the particular speed grade. Any frequency change below the minimum operating frequency would require the use of DLL-on mode to DLL-off mode transition sequence (see DLL-On/Off Switching Procedures). ## **Write Leveling** For better signal integrity, DDR4 memory modules use fly-by topology for the commands, addresses, control signals, and clocks. Fly-by topology has benefits from the reduced number of stubs and their length, but it also causes flight-time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the controller to maintain <sup>†</sup>DQSS, <sup>†</sup>DSS, and <sup>†</sup>DSH specifications. Therefore, the device supports a write leveling feature to allow the controller to compensate for skew. This feature may not be required under some system conditions, provided the host can maintain the <sup>†</sup>DQSS, <sup>†</sup>DSS, and <sup>†</sup>DSH specifications. The memory controller can use the write leveling feature and feedback from the device to adjust the DQS (DQS\_t, DQS\_c) to CK (CK\_t, CK\_c) relationship. The memory controller involved in the leveling must have an adjustable delay setting on DQS to align the rising edge of DQS with that of the clock at the DRAM pin. The DRAM asynchronously feeds back CK, sampled with the rising edge of DQS, through the DQ bus. The controller repeatedly delays DQS until a transition from 0 to 1 is detected. The DQS delay established though this exercise would ensure the ¹DQSS specification. Besides ¹DQSS, ¹DSS and ¹DSH specifications also need to be fulfilled. One way to achieve this is to combine the actual ¹DQSS in the application with an appropriate duty cycle and jitter on the DQS signals. Depending on the actual ¹DQSS in the application, the actual values for ¹DQSL and ¹DQSH may have to be better than the absolute limits provided in the AC Timing Parameters section in order to satisfy ¹DSS and ¹DSH specifications. A conceptual timing of this scheme is shown below. Figure 19: Write Leveling Concept, Example 1 DQS driven by the controller during leveling mode must be terminated by the DRAM based on the ranks populated. Similarly, the DQ bus driven by the DRAM must also be terminated at the controller. All data bits carry the leveling feedback to the controller across the DRAM configurations: x4, x8, and x16. On a x16 device, both byte lanes should be leveled independently. Therefore, a separate feedback mechanism should be available for each byte lane. The upper data bits should provide the feedback of the upper diff\_DQS(diff\_UDQS)-to-clock relationship; the lower data bits would indicate the lower diff\_DQS(diff\_LDQS)-to-clock relationship. The figure below is another representative way to view the write leveling procedure. Although it shows the clock varying to a static strobe, this is for illustrative purpose only; the clock does not actually change phase, the strobe is what actually varies. By issuing multiple WL bursts, the DQS strobe can be varied to capture with fair accuracy the time at which the clock edge arrives at the DRAM clock input buffer. Figure 20: Write Leveling Concept, Example 2 # DRAM Setting for Write Leveling and DRAM TERMINATION Function in that Mode The DRAM enters into write leveling mode if A7 in MR1 is HIGH. When leveling is finished, the DRAM exits write leveling mode if A7 in MR1 is LOW (see the MR Leveling Procedures table). Note that in write leveling mode, only DQS terminations are activated and deactivated via the ODT pin, unlike normal operation (see DRAM DRAM TERMINATION Function in Leveling Mode table). **Table 25: MR Settings for Leveling Procedures** | Function | MR1 | Enable | Disable | |----------------------------|-----|--------|---------| | Write leveling enable | A7 | 1 | 0 | | Output buffer mode (Q off) | A12 | 0 | 1 | **Table 26: DRAM TERMINATION Function in Leveling Mode** | ODT Pin at DRAM | DQS_t/DQS_c Termination | DQ Termination | | | |------------------------------------|-------------------------|----------------|--|--| | R <sub>TT(NOM)</sub> with ODT HIGH | On | Off | | | ### **Table 26: DRAM TERMINATION Function in Leveling Mode (Continued)** | ODT Pin at DRAM | DQS_t/DQS_c Termination | DQ Termination | |------------------------------------|-------------------------|----------------| | R <sub>TT(Park)</sub> with ODT LOW | On | Off | Notes - 1. In write leveling mode, with the mode's output buffer either disabled (MR1[bit7] = 1 and MR1[bit12] = 1) or with its output buffer enabled (MR1[bit7] = 1 and MR1[bit12] = 0), all $R_{TT(NOM)}$ and $R_{TT(Park)}$ settings are supported. - 2. R<sub>TT(WR)</sub> is not allowed in write leveling mode and must be set to disable prior to entering write leveling mode. ## **Procedure Description** The memory controller initiates the leveling mode of all DRAM by setting bit 7 of MR1 to 1. When entering write leveling mode, the DQ pins are in undefined driving mode. During write leveling mode, only the DESELECT command is supported, other than MRS commands to change the Qoff bit (MR1[A12]) and to exit write leveling (MR1[A7]). Upon exiting write leveling mode, the MRS command performing the exit (MR1[A7] = 0) may also change the other MR1 bits. Because the controller levels one rank at a time, the output of other ranks must be disabled by setting MR1 bit A12 to 1. The controller may assert ODT after $^{\rm t}$ MOD, at which time the DRAM is ready to accept the ODT signal, unless DODTLon or DODTLoff have been altered (the ODT internal pipe delay is increased when increasing WRITE latency [WL] or READ latency [RL] by the previous MR command), then ODT assertion should be delayed by DODTLon after $^{\rm t}$ MOD is satisfied, which means the delay is now $^{\rm t}$ MOD + DODTLon. The controller may drive DQS\_t LOW and DQS\_c HIGH after a delay of twLDQSEN, at which time the DRAM has applied ODT to these signals. After tDQSL and tWLMRD, the controller provides a single DQS\_t, DQS\_c edge, which is used by the DRAM to sample CK driven from the controller. tWLMRD (MAX) timing is controller dependent. The DRAM samples CK status with the rising edge of DQS and provides feedback on all the DQ bits asynchronously after <sup>t</sup>WLO timing. There is a DQ output uncertainty of <sup>t</sup>WLOE defined to allow mismatch on DQ bits. The <sup>t</sup>WLOE period is defined from the transition of the earliest DQ bit to the corresponding transition of the latest DQ bit. There are no read strobes (DQS\_t, DQS\_c) needed for these DQs. The controller samples incoming DQ and either increments or decrements DQS delay setting and launches the next DQS pulse after some time, which is controller dependent. After a 0-to-1 transition is detected, the controller locks the DQS delay setting, and write leveling is achieved for the device. The following figure shows the timing diagram and parameters for the overall write leveling procedure. Figure 21: Write Leveling Sequence (DQS Capturing CK LOW at T1 and CK HIGH at T2) Notes: - 1. The device drives leveling feedback on all DQs. - 2. MRS: Load MR1 to enter write leveling mode. - 3. diff\_DQS is the differential data strobe. Timing reference points are the zero crossings. DQS\_t is shown with a solid line; DQS\_c is shown with a dotted line. - 4. CK\_t is shown with a solid dark line; CK\_c is shown with a dotted line. - 5. DQS needs to fulfill minimum pulse width requirements, <sup>t</sup>DQSH (MIN) and <sup>t</sup>DQSL (MIN), as defined for regular WRITEs; the maximum pulse width is system dependent. - 6. ${}^{t}WLDQSEN$ must be satisfied following equation when using ODT: - DLL = Enable, then <sup>t</sup>WLDQSEN > <sup>t</sup>MOD (MIN) + DODTLon + <sup>t</sup>ADC - DLL = Disable, then <sup>t</sup>WLDQSEN > <sup>t</sup>MOD (MIN) + <sup>t</sup>AONAS ### **Write Leveling Mode Exit** Write leveling mode should be exited as follows: - 1. After the last rising strobe edge (see ~T0), stop driving the strobe signals (see ~Tc0). Note that from this point on, DQ pins are in undefined driving mode and will remain undefined, until <sup>t</sup>MOD after the respective MR command (Te1). - 2. Drive ODT pin LOW (tIS must be satisfied) and continue registering LOW (see Tb0). - 3. After $R_{TT}$ is switched off, disable write leveling mode via the MRS command (see Tc2). - 4. After <sup>t</sup>MOD is satisfied (Te1), any valid command can be registered. (MR commands can be issued after <sup>t</sup>MRD [Td1]). #### **Figure 22: Write Leveling Exit** Notes: 1. The DQ result = 1 between Ta0 and Tc0 is a result of the DQS signals capturing CK\_t HIGH just after the T0 state. 2. See previous figure for specific <sup>t</sup>WLO timing. # **Command Address Latency** DDR4 supports the command address latency (CAL) function as a power savings feature. This feature can be enabled or disabled via the MRS setting. CAL timing is defined as the delay in clock cycles ( ${}^{t}CAL$ ) between a CS\_n registered LOW and its corresponding registered command and address. The value of CAL in clocks must be programmed into the mode register (see MR1 Register Definition table) and is based on the equation ${}^{t}CK(ns)/{}^{t}CAL(ns)$ , rounded up in clocks. **Figure 23: CAL Timing Definition** CAL gives the DRAM time to enable the command and address receivers before a command is issued. After the command and the address are latched, the receivers can be disabled if CS\_n returns to HIGH. For consecutive commands, the DRAM will keep the command and address input receivers enabled for the duration of the command sequence. Figure 24: CAL Timing Example (Consecutive CS n = LOW) When the CAL mode is enabled, additional time is required for the MRS command to complete. The earliest the next valid command can be issued is <sup>t</sup>MOD\_CAL, which should be equal to <sup>t</sup>MOD + <sup>t</sup>CAL. The two following figures are examples. Figure 25: CAL Enable Timing – tMOD\_CAL Note: 1. CAL mode is enabled at T1. Figure 26: tMOD\_CAL, MRS to Valid Command Timing with CAL Enabled Note: 1. MRS at Ta1 may or may not modify CAL, <sup>t</sup>MOD\_CAL is computed based on new <sup>t</sup>CAL setting if modified. When the CAL mode is enabled or being enabled, the earliest the next MRS command can be issued is <sup>t</sup>MRD\_CAL is equal to <sup>t</sup>MOD + <sup>t</sup>CAL. The two following figures are examples. Figure 27: CAL Enabling MRS to Next MRS Command, tMRD\_CAL Note: 1. Command address latency mode is enabled at T1. Figure 28: tMRD\_CAL, Mode Register Cycle Time With CAL Enabled Note: 1. MRS at Ta1 may or may not modify CAL, <sup>t</sup>MRD\_CAL is computed based on new <sup>t</sup>CAL setting if modified. CAL Examples: Consecutive READ BL8 with two different CALs and 1<sup>t</sup>CK preamble in different bank group shown in the following figures. Technology, Inc. reserves the right to change products or specifications without notice © 2014 Micron Technology, Inc. All rights reserved Figure 29: Consecutive READ BL8, CAL3, 1<sup>t</sup>CK Preamble, Different Bank Group - Notes: 1. BL = 8, AL = 0, CL = 11, CAL = 3, Preamble = 1<sup>t</sup>CK. - 2. $D_{OUT}$ n = data-out from column n; $D_{OUT}$ b = data-out from column b. - 3. DES commands are shown for ease of illustration, other commands may be valid at these times. - 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T3 and T7. - 5. CA parity = Disable, CS to CA latency = Enable, Read DBI = Disable. - 6. Enabling CAL mode does not impact ODT control timings. ODT control timings should be maintained with the same timing relationship relative to the command/address bus as when CAL is disabled. Figure 30: Consecutive READ BL8, CAL4, 1<sup>t</sup>CK Preamble, Different Bank Group - Notes: 1. BL = 8, AL = 0, CL = 11, CAL = 4, Preamble = 1<sup>t</sup>CK. - 2. $D_{OUT}$ n = data-out from column n; $D_{OUT}$ b = data-out from column b. - 3. DES commands are shown for ease of illustration, other commands may be valid at these times. - 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ command at T4 and T8. 4Gb: x4, x8, x16 DDR4 Command Address SDRAM Latency - 5. CA parity = Disable, CS to CA latency = Enable, Read DBI = Disable. - 6. Enabling CAL mode does not impact ODT control timings. ODT control timings should be maintained with the same timing relationship relative to the command/address bus as when CAL is disabled. 4Gb: x4, x8, x16 DDR4 SDRAM Command Address Latency ## **Low-Power Auto Self Refresh Mode** An auto self refresh mode is provided for application ease. Auto self refresh mode is enabled by setting MR2[6] = 1 and MR2[7] = 1. The device will manage self refresh entry over the supported temperature range of the DRAM. In this mode, the device will change its self refresh rate as the DRAM operating temperature changes, going lower at low temperatures and higher at high temperatures. #### **Manual Self Refresh Mode** If auto self refresh mode is not enabled, the low-power auto self refresh mode register must be manually programmed to one of the three self refresh operating modes. This mode provides the flexibility to select a fixed self refresh operating mode at the entry of the self refresh, according to the system memory temperature conditions. The user is responsible for maintaining the required memory temperature condition for the mode selected during the SELF REFRESH operation. The user may change the selected mode after exiting self refresh and before entering the next self refresh. If the temperature condition is exceeded for the mode selected, there is a risk to data retention resulting in loss of data. **Table 27: Auto Self Refresh Mode** | MR2[7] | MR2[6] | Low-Power<br>Auto Self Refresh<br>Mode | SELF REFRESH Operation | Operating Temperature<br>Range for Self Refresh Mode<br>(DRAM T <sub>CASE</sub> ) | |--------|--------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 0 | 0 | Normal | Fixed normal self refresh rate maintains data retention at the normal operating temperature. User is required to ensure that 85°C DRAM T <sub>CASE</sub> (MAX) is not exceeded to avoid any risk of data loss. | 0°C to 85°C | | 1 | 0 | Extended<br>temperature | Fixed high self refresh rate optimizes data retention to support the extended temperature range. | 0°C to 95°C | | 0 | 1 | Reduced<br>temperature | Variable or fixed self refresh rate or any other DRAM power consumption reduction control for the reduced temperature range. User is required to ensure 45°C DRAM T <sub>CASE</sub> (MAX) is not exceeded to avoid any risk of data loss. | 0°C to 45°C | | 1 | 1 | Auto self refresh | Auto self refresh mode enabled. Self refresh power consumption and data retention are optimized for any given operating temperature condition. | All of the above | **Figure 31: Auto Self Refresh Ranges** ## **Multipurpose Register** The MULTIPURPOSE REGISTER (MPR) function, MPR access mode, is used to write/read specialized data to/from the DRAM. The MPR consists of four logical pages, MPR Page 0 through MPR Page 3, with each page having four 8-bit registers, MPR0 through MPR3. Page 0 can be read by any of three readout modes (serial, parallel, or staggered) while Pages 1, 2, and 3 can be read by only the serial readout mode. Page 3 is for DRAM vendor use only. MPR mode enable and page selection is done with MRS commands. Data bus inversion (DBI) is not allowed during MPR READ operation. Once the MPR access mode is enabled (MR3[2] = 1), only the following commands are allowed: MRS, RD, RDA WR, WRA, DES, REF, and RESET; RDA/WRA have the same functionality as RD/WR which means the auto precharge part of RDA/WRA is ignored. Power-down mode and SELF REFRESH command are not allowed during MPR enable mode. No other command can be issued within <sup>†</sup>RFC after a REF command has been issued; 1x refresh (only) is to be used during MPR access mode. While in MPR access mode, MPR read or write sequences must be completed prior to a REFRESH command. Figure 32: MPR Block Diagram Table 28: MR3 Setting for the MPR Access Mode | Address | Operation Mode | Description | |----------|----------------------|--------------------------------------------------------------------| | A[12:11] | MPR data read format | 00 = Serial 01 = Parallel<br>10 = Staggered 11 = Reserved | | A2 | MPR access | 0 = Standard operation (MPR not enabled) 1 = MPR data flow enabled | | A[1:0] | MPR page selection | 00 = Page 0 01 = Page 1<br>10 = Page 2 11 = Page 3 | **Table 29: DRAM Address to MPR UI Translation** | MPR Location | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | |----------------------|-----|-----|-----|-----|-----|-----|-----|-----| | DRAM address – Ax | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | MPR UI – UI <i>x</i> | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | Table 30: MPR Page and MPRx Definitions | Address | MPR Location | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | Note | |----------|---------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------|--------------|-------------------------------------|---------------|-----------------------|------------------------|-------------------|---------------------| | MPR Page | 0 – Read or Wri | te (Data F | atterns) | | ' | | | | | | | BA[1:0] | 00 = MPR0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Read/ | | | 01 = MPR1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | Write | | | 10 = MPR2 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | (default value lis- | | | 11 = MPR3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ted) | | MPR Page | 1 – Read-only (I | Error Log) | | | | L | | | | | | BA[1:0] | 00 = MPR0 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Read-on- | | | 01 = MPR1 | CAS_n/A<br>15 | WE_n/A1<br>4 | A13 | A12 | A11 | A10 | A9 | A8 | ly | | | 10 = MPR2 | PAR | ACT_n | BG1 | BG0 | BA1 | BA0 | A17 | RAS_n/A<br>16 | | | | 11 = MPR3 | CRC er-<br>ror sta-<br>tus | CA pari-<br>ty error<br>status | | rity latency<br>[4] = MR5<br>MR5[0] | | C2 | C1 | C0 | | | MPR Page | 2 – Read-only (I | <b>MRS Read</b> | out) | | | | | | | | | BA[1:0] | 00 = MPR0 | hPPR<br>support | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | R <sub>TT(WR)</sub> N | /IR2[10:9] | Read-on-<br>ly | | | | 01 = MPR1 V <sub>REFDQ</sub> training value: [6:1] = MR6[5:0] traing-ing range MR6[6] | | | | | MR6[5:0] | | | | | | | 10 = MPR2 | C | AS latency | r: [7:3] = M | R0[6:4,2,1 | 2] | | te latency<br>MR2[5:3] | [2:0] = | | | | 11 = MPR3 | R <sub>TT(NOM)</sub> | : [7:5] = M | R1[10:8] | R <sub>TT(Park</sub> | (): [4:2] = N | /IR5[8:6] | | [1:0] =<br>2[2:1] | | | MPR Page | 3 – Read-only (I | Restricted | , except 1 | or MPR3 | [3:0]) | | | | | | | BA[1:0] | 00 = MPR0 | DC Read-on- | | | 01 = MPR1 | DC ly | | | 10 = MPR2 | DC | | | 11 = MPR3 | DC | DC | DC | DC | MAC | MAC | MAC | MAC | | Notes: 1. DC = "Don't Care" 2. MPR[4:3] 00 = Sub 1X refresh; MPR[4:3] 01 = 1X refresh; MPR[4:3] 10 = 2X refresh; MPR[4:3] 11 = Reserved ### **MPR Reads** MPR reads are supported using BL8 and BC4 modes. Burst length on-the-fly is not supported for MPR reads. Data bus inversion (DBI) is not allowed during MPR READ operation; the device will ignore the Read DBI enable setting in MR5 [12] when in MPR mode. READ commands for BC4 are supported with a starting column address of A[2:0] = 000 or 100. After power-up, the content of MPR Page 0 has the default values, which are defined in Table 30. MPR page 0 can be rewritten via an MPR WRITE command. The device maintains the default values unless it is rewritten by the DRAM controller. If the DRAM controller does overwrite the default values (Page 0 only), the device will maintain the new values unless re-initialized or there is power loss. #### Timing in MPR mode: - Reads (back-to-back) from Page 0 may use <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L timing between READ commands - Reads (back-to-back) from Pages 1, 2, or 3 may not use <sup>t</sup>CCD\_S timing between READ commands; <sup>t</sup>CCD\_L must be used for timing between READ commands The following steps are required to use the MPR to read out the contents of a mode register (MPR Page x, MPRy). - 1. The DLL must be locked if enabled. - 2. Precharge all; wait until <sup>t</sup>RP is satisfied. - 3. MRS command to MR3[2] = 1 (Enable MPR data flow), MR3[12:11] = MPR read format, and MR3[1:0] MPR page. - a. MR3[12:11] MPR read format: - 1. 00 = Serial read format - 2. 01 = Parallel read format - 3. 10 = staggered read format - 4. 11 = RFU - b. MR3[1:0] MPR page: - 1. 00 = MPR Page 0 - 2. 01 = MPR Page 1 - 3. 10 = MPR Page 2 - 4. 11 = MPR Page 3 - 4. <sup>t</sup>MRD and <sup>t</sup>MOD must be satisfied. - 5. Redirect all subsequent READ commands to specific MPRx location. - 6. Issue RD or RDA command. - a. BA1 and BA0 indicate MPRx location: - 1. 00 = MPR0 - 2. 01 = MPR1 - 3. 10 = MPR2 - 4. 11 = MPR3 - b. A12/BC = 0 or 1; BL8 or BC4 fixed-only, BC4 OTF not supported. - 1. If BL = 8 and MR0 A[1:0] = 01, A12/BC must be set to 1 during MPR READ commands. - c. A2 = burst-type dependant: - 1. BL8: A2 = 0 with burst order fixed at 0, 1, 2, 3, 4, 5, 6, 7 - 2. BL8: A2 = 1 not allowed - 3. BC4: A2 = 0 with burst order fixed at 0, 1, 2, 3, T, T, T, T - 4. BC4: A2 = 1 with burst order fixed at 4, 5, 6, 7, T, T, T, - d. A[1:0] = 00, data burst is fixed nibble start at 00. - e. Remaining address inputs, including A10, and BG1 and BG0 are "Don't Care." - 7. After RL = AL + CL, DRAM bursts data from MPRx location; MPR readout format determined by MR3[A12,11,1,0]. - 8. Steps 5 through 7 may be repeated to read additional MPRx locations. - 9. After the last MPRx READ burst, <sup>t</sup>MPRR must be satisfied prior to exiting. - 10. Issue MRS command to exit MPR mode; MR3[2] = 0. 11. After the <sup>t</sup>MOD sequence is completed, the DRAM is ready for normal operation from the core (such as ACT). #### **MPR Readout Format** The MPR read data format can be set to three different settings: serial, parallel, and staggered. ### **MPR Readout Serial Format** The serial format is required when enabling the MPR function to read out the contents of an MR*x*, temperature sensor status, and the command address parity error frame. However, data bus calibration locations (four 8-bit registers) can be programmed to read out any of the three formats. The DRAM is required to drive associated strobes with the read data similar to normal operation (such as using MRS preamble settings). Serial format implies that the same pattern is returned on all DQ lanes, as shown the table below, which uses values programmed into the MPR via [7:0] as 0111 1111. **Table 31: MPR Readout Serial Format** | Serial | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | | | |------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--| | x4 Device | | | | | | | | | | | | DQ0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ2 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | x8 Device | | | | | | | | | | | | DQ0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ2 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ4 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ5 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ6 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | x16 Device | | | | | | | | | | | | DQ0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ2 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ4 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ5 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ6 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | DQ8 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | **Table 31: MPR Readout Serial Format (Continued)** | Serial | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | |--------|-----|-----|-----|-----|-----|-----|-----|-----| | DQ9 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ10 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ11 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ12 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ13 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ14 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ15 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### **MPR Readout Parallel Format** Parallel format implies that the MPR data is returned in the first data UI and then repeated in the remaining UIs of the burst, as shown in the table below. Data pattern location 0 is the only location used for the parallel format. RD/RDA from data pattern locations 1, 2, and 3 are not allowed with parallel data return mode. In this example, the pattern programmed in the data pattern location 0 is 0111 1111. The x4 configuration only outputs the first four bits (0111 in this example). For the x16 configuration, the same pattern is repeated on both the upper and lower bytes. **Table 32: MPR Readout - Parallel Format** | Parallel | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | |------------|-----|-----|-----|-----|-----|-----|-----|-----| | x4 Device | | | | | | | | | | DQ0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DQ1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | x8 Device | | | | | | | | | | DQ0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DQ1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ6 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ7 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | x16 Device | | | | | | | | | | DQ0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DQ1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **Table 32: MPR Readout - Parallel Format (Continued)** | Parallel | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | |----------|-----|-----|-----|-----|-----|-----|-----|-----| | DQ5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ6 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ7 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DQ9 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ10 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ13 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ14 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ15 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ### **MPR Readout Staggered Format** Staggered format of data return is defined as the staggering of the MPR data across the lanes. In this mode, an RD/RDA command is issued to a specific data pattern location and then the data is returned on the DQ from each of the different data pattern locations. For the x4 configuration, an RD/RDA to data pattern location 0 will result in data from location 0 being driven on DQ0, data from location 1 being driven on DQ1, data from location 2 being driven on DQ2, and so on, as shown below. Similarly, an RD/RDA command to data pattern location 1 will result in data from location 1 being driven on DQ0, data from location 2 being driven on DQ1, data from location 3 being driven on DQ2, and so on. Examples of different starting locations are also shown. **Table 33: MPR Readout Staggered Format, x4** | x4 READ MPR0 Command | | x4 READ MI | PR1 Command | x4 READ MF | PR2 Command | x4 READ MPR3 Command | | | |----------------------|---------|------------|-------------|------------|-------------|----------------------|---------|--| | Stagger | UI[7:0] | Stagger | UI[7:0] | Stagger | UI[7:0] | Stagger | UI[7:0] | | | DQ0 | MPR0 | DQ0 | MPR1 | DQ0 | MPR2 | DQ0 | MPR3 | | | DQ1 | MPR1 | DQ1 | MPR2 | DQ1 | MPR3 | DQ1 | MPR0 | | | DQ2 | MPR2 | DQ2 | MPR3 | DQ2 | MPR0 | DQ2 | MPR1 | | | DQ3 | MPR3 | DQ3 | MPR0 | DQ3 | MPR1 | DQ3 | MPR2 | | It is expected that the DRAM can respond to back-to-back RD/RDA commands to the MPR for all DDR4 frequencies so that a sequence (such as the one that follows) can be created on the data bus with no bubbles or clocks between read data. In this case, the system memory controller issues a sequence of RD(MPR0), RD(MPR1), RD(MPR2), RD(MPR3), RD(MPR0), RD(MPR1), RD(MPR2), and RD(MPR3). Table 34: MPR Readout Staggered Format, x4 - Consecutive READs | Stagger | UI[7:0] | UI[15:8] | UI[23:16] | UI[31:24] | UI[39:32] | UI[47:40] | UI[55:48] | UI[63:56] | |---------|---------|----------|-----------|-----------|-----------|-----------|-----------|-----------| | DQ0 | MPR0 | MPR1 | MPR2 | MPR3 | MPR0 | MPR1 | MPR2 | MPR3 | | DQ1 | MPR1 | MPR2 | MPR3 | MPR0 | MPR1 | MPR2 | MPR3 | MPR0 | Table 34: MPR Readout Staggered Format, x4 - Consecutive READs (Continued) | Stagger | UI[7:0] | UI[15:8] | UI[23:16] | UI[31:24] | UI[39:32] | UI[47:40] | UI[55:48] | UI[63:56] | |---------|---------|----------|-----------|-----------|-----------|-----------|-----------|-----------| | DQ2 | MPR2 | MPR3 | MPR0 | MPR1 | MPR2 | MPR3 | MPR0 | MPR1 | | DQ3 | MPR3 | MPR0 | MPR1 | MPR2 | MPR3 | MPR0 | MPR1 | MPR2 | For the x8 configuration, the same pattern is repeated on the lower nibble as on the upper nibble. READs to other MPR data pattern locations follow the same format as the x4 case. A read example to MPR0 for x8 and x16 configurations is shown below. Table 35: MPR Readout Staggered Format, x8 and x16 | x8 READ MPR0 Command | | x16 READ MP | R0 Command | x16 READ MPR0 Command | | | |----------------------|---------|-------------|------------|-----------------------|---------|--| | Stagger | UI[7:0] | Stagger | UI[7:0] | Stagger | UI[7:0] | | | DQ0 | MPR0 | DQ0 | MPR0 | DQ8 | MPR0 | | | DQ1 | MPR1 | DQ1 | MPR1 | DQ9 | MPR1 | | | DQ2 | MPR2 | DQ2 | MPR2 | DQ10 | MPR2 | | | DQ3 | MPR3 | DQ3 | MPR3 | DQ11 | MPR3 | | | DQ4 | MPR0 | DQ4 | MPR0 | DQ12 | MPR0 | | | DQ5 | MPR1 | DQ5 | MPR1 | DQ13 | MPR1 | | | DQ6 | MPR2 | DQ6 | MPR2 | DQ14 | MPR2 | | | DQ7 | MPR3 | DQ7 | MPR3 | DQ15 | MPR3 | | ### **MPR READ Waveforms** The following waveforms show MPR read accesses. Figure 33: MPR READ Timing Notes: 1. ${}^{t}CCD_{S} = 4{}^{t}CK$ , Read Preamble = $1{}^{t}CK$ . 2. Address setting: A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here) A2 = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7) BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care," including BG1 and BG0. A12 is "Don't Care" when MR0 A[1:0] = 00 or 10 and must be 1b when MR0 A[1:0] = 01 - 3. Multipurpose registers read/write disable (MR3 A2 = 0). - 4. Continue with regular DRAM command. - 5. Parity latency (PL) is added to data output delay when CA parity latency mode is enabled. Figure 34: MPR Back-to-Back READ Timing Notes: 1. ${}^{t}CCD$ S = $4{}^{t}CK$ , Read Preamble = $1{}^{t}CK$ . 2. Address setting: A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here) A2 = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7; for BC = 4, burst order is fixed at 0, 1, 2, 3, T, T, T, T) BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care," including BG1 and BG0. A12 is "Don't Care" when MR0 A[1:0] = 00 or 10 and must be 1b when MR0 A[1:0] = 01 3. Parity latency (PL) is added to data output delay when CA parity latency mode is enabled. #### Figure 35: MPR READ-to-WRITE Timing Notes: 1. Address setting: A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here) A2 = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7) BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care," including BG1 and BG0. A12 is "Don't Care" when MR0 A[1:0] = 00 and must be 1b when MR0 A[1:0] = 01 2. Address setting: BA1 and BA0 indicate the MPR location A[7:0] = data for MPR BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care" 3. Parity latency (PL) is added to data output delay when CA parity latency mode is enabled. #### **MPR Writes** MPR access mode allows 8-bit writes to the MPR Page 0 using the address bus A[7:0]. Data bus inversion (DBI) is not allowed during MPR WRITE operation. The DRAM will maintain the new written values unless re-initialized or there is power loss. The following steps are required to use the MPR to write to mode register MPR Page 0. - 1. The DLL must be locked if enabled. - 2. Precharge all; wait until <sup>t</sup>RP is satisfied. - 3. MRS command to MR3[2] = 1 (enable MPR data flow) and MR3[1:0] = 00 (MPR Page 0); writes to 01, 10, and 11 are not allowed. - 4. <sup>t</sup>MRD and <sup>t</sup>MOD must be satisfied. - 5. Redirect all subsequent WRITE commands to specific MPRx location. - 6. Issue WR or WRA command: - a. BA1 and BA0 indicate MPRx location - 1. 00 = MPR0 - 2. 01 = MPR1 - 3. 10 = MPR2 - 4. 11 = MPR3 - b. A[7:0] = data for MPR Page 0, mapped A[7:0] to UI[7:0]. - c. Remaining address inputs, including A10, and BG1 and BG0 are "Don't Care." - 7. tWR\_MPR must be satisfied to complete MPR WRITE. - 8. Steps 5 through 7 may be repeated to write additional MPRx locations. - 9. After the last MPRx WRITE, <sup>t</sup>MPRR must be satisfied prior to exiting. - 10. Issue MRS command to exit MPR mode; MR3[2] = 0. - 11. When the <sup>t</sup>MOD sequence is completed, the DRAM is ready for normal operation from the core (such as ACT). ### **MPR WRITE Waveforms** The following waveforms show MPR write accesses. #### Figure 36: MPR WRITE and WRITE-to-READ Timing Time Break Don't Care Notes: - 1. Multipurpose registers read/write enable (MR3 A2 = 1). - Address setting: BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care" - 3. Parity latency (PL) is added to data output delay when CA parity latency mode is enabled. Figure 37: MPR Back-to-Back WRITE Timing Note: 1. Address setting: BA1 and BA0 indicate the MPR location A[7:0] = data for MPR A10 and other address pins are "Don't Care" ### **MPR REFRESH Waveforms** The following waveforms show MPR accesses interaction with refreshes. **Figure 38: REFRESH Timing** Notes: 1. Multipurpose registers read/write enable (MR3 A2 = 1). Redirect all subsequent read and writes to MPR locations. 2. 1x refresh is only allowed when MPR mode is enabled. #### Figure 39: READ-to-REFRESH Timing Notes: 1. Address setting: A[1:0] = 00b (data burst order is fixed starting at nibble, always 00b here) A2 = 0b (for BL = 8, burst order is fixed at 0, 1, 2, 3, 4, 5, 6, 7) BA1 and BA0 indicate the MPR location A10 and other address pins are "Don't Care," including BG1 and BG0. A12 is "Don't Care" when MR0 A[1:0] = 00 or 10, and must be 1b when MR0 A[1:0] = 01 2. 1x refresh is only allowed when MPR mode is enabled. ### Figure 40: WRITE-to-REFRESH Timing Notes: 1. Address setting: BA1 and BA0 indicate the MPR location A[7:0] = data for MPR A10 and other address pins are "Don't Care" 2. 1x refresh is only allowed when MPR mode is enabled. ### Gear-Down Mode The DDR4 SDRAM defaults in 1/2 rate (1N) clock mode and uses a low-frequency MRS command (the MRS command has relaxed setup and hold) followed by a sync pulse (first CS pulse after MRS setting) to align the proper clock edge for operating the control lines CS\_n, CKE, and ODT when in 1/4 rate (2N) mode. Gear-down mode is only supported at DDR4-2666 and faster. For operation in 1/2 rate mode, neither an MRS command or a sync pulse is required. Gear-down mode may only be entered during initialization or self refresh exit and may only be exited during self refresh exit. CAL mode and CA Parity mode must be disabled prior to Gear-Down mode entry. The two modes may be enabled after tSYNC\_GEAR and tCMD\_GEAR periods have been satisfied. The general sequence for operation in 1/4 rate during initialization is as follows: - 1. The device defaults to a 1N mode internal clock at power-up/reset. - 2. Assertion of reset. - 3. Assertion of CKE enables the DRAM. - 4. MRS is accessed with a low-frequency N $\times$ <sup>t</sup>CK gear-down MRS command. (N<sup>t</sup>CK static MRS command is qualified by 1N CS\_n.) - 5. The memory controller will send a 1N sync pulse with a low-frequency N $\times$ <sup>t</sup>CK NOP command. <sup>t</sup>SYNC\_GEAR is an even number of clocks. The sync pulse is on an even edge clock boundary from the MRS command. - 6. Initialization sequence, including the expiration of <sup>t</sup>DLLK and <sup>t</sup>ZQinit, starts in 2N mode after <sup>t</sup>CMD\_GEAR from 1N sync pulse. The device resets to 1N gear-down mode after entering self refresh. The general sequence for operation in gear-down after self refresh exit is as follows: - 1. MRS is set to 1, via MR3[3], with a low-frequency N $\times$ <sup>t</sup>CK gear-down MRS command. - a. The N<sup>t</sup>CK static MRS command is qualified by 1N CS\_n, which meets <sup>t</sup>XS or <sup>t</sup>XS ABORT. - b. Only a REFRESH command may be issued to the DRAM before the N<sup>t</sup>CK static MRS command. - 2. The DRAM controller sends a 1N sync pulse with a low-frequency N $\times$ <sup>t</sup>CK NOP command. - a. tSYNC\_GEAR is an even number of clocks. - b. The sync pulse is on even edge clock boundary from the MRS command. - 3. A valid command not requiring locked DLL is available in 2N mode after <sup>t</sup>CMD\_GEAR from the 1N sync pulse. - a. A valid command requiring locked DLL is available in 2N mode after <sup>t</sup>XSDLL or <sup>t</sup>DLLK from the 1N sync pulse. - 4. If operation is in 1N mode after self refresh exit, N × <sup>t</sup>CK MRS command or sync pulse is not required during self refresh exit. The minimum exit delay to the first valid command is <sup>t</sup>XS, or <sup>t</sup>XS\_ABORT. The DRAM may be changed from 2N to 1N by entering self refresh mode, which will reset to 1N mode. Changing from 2N to by any other means can result in loss of data and make operation of the DRAM uncertain. When operating in 2N gear-down mode, the following MR settings apply: - CAS latency (MR0[6:4,2]): Even number of clocks - Write recovery and read to precharge (MR0[11:9]): Even number of clocks - Additive latency (MR1[4:3]): CL 2 - CAS WRITE latency (MR2 A[5:3]): Even number of clocks - CS to command/address latency mode (MR4[8:6]): Even number of clocks - CA parity latency mode (MR5[2:0]): Even number of clocks Figure 41: Clock Mode Change from 1/2 Rate to 1/4 Rate (Initialization) Figure 42: Clock Mode Change After Exiting Self Refresh # **Maximum Power-Saving Mode** Maximum power-saving mode provides the lowest power mode where data retention is not required. When the device is in the maximum power-saving mode, it does not maintain data retention or respond to any external command, except the MAXIMUM POWER SAVING MODE EXIT command and during the assertion of RESET\_n signal LOW. This mode is more like a "hibernate mode" than a typical power-saving mode. The intent is to be able to park the DRAM at a very low-power state; the device can be switched to an active state via the per-DRAM addressability (PDA) mode. ## **Maximum Power-Saving Mode Entry** Maximum power-saving mode is entered through an MRS command. For devices with shared control/address signals, a single DRAM device can be entered into the maximum power-saving mode using the per-DRAM addressability MRS command. Large CS\_n hold time to CKE upon the mode exit could cause DRAM malfunction; as a result, CA parity, CAL, and gear-down modes must be disabled prior to the maximum power-saving mode entry MRS command. The MRS command may use both address and DQ information, as defined in the Per-DRAM Addressability section. As illustrated in the figure below, after <sup>t</sup>MPED from the mode entry MRS command, the DRAM is not responsive to any input signals except CKE, CS\_n, and RESET\_n. All other inputs are disabled (external input signals may become High-Z). The system will provide a valid clock until <sup>t</sup>CKMPE expires, at which time clock inputs (CK) should be disabled (external clock signals may become High-Z). 103 ## **Maximum Power-Saving Mode Entry in PDA** The sequence and timing required for the maximum power-saving mode with the per-DRAM addressability enabled is illustrated in the figure below. Figure 45: Maximum Power-Saving Mode Entry with PDA ## **CKE Transition During Maximum Power-Saving Mode** The following figure shows how to maintain maximum power-saving mode even though the CKE input may toggle. To prevent the device from exiting the mode, CS\_n should be HIGH at the CKE LOW-to-HIGH edge, with appropriate setup (tMPX\_S) and hold (tMPX\_H) timings. Figure 46: Maintaining Maximum Power-Saving Mode with CKE Transition ## **Maximum Power-Saving Mode Exit** To exit the maximum power-saving mode, CS\_n should be LOW at the CKE LOW-to-HIGH transition, with appropriate setup (the MPX\_S) and hold (the MPX\_LH) timings, as shown in the figure below. Because the clock receivers (CK\_t, CK\_c) are disabled during this mode, CS\_n = LOW is captured by the rising edge of the CKE signal. If the CS\_n signal level is detected LOW, the DRAM clears the maximum power-saving mode MRS bit and begins the exit procedure from this mode. The external clock must be restarted and be stable by <sup>t</sup>CKMPX before the device can exit the maximum power-saving mode. During the exit time (<sup>t</sup>XMP), only NOP and DES commands are allowed: NOP during <sup>t</sup>MPX\_LH and DES the remainder of <sup>t</sup>XMP. After <sup>t</sup>XMP expires, valid commands not requiring a locked DLL are allowed; after <sup>t</sup>XMP\_DLL expires, valid commands requiring a locked DLL are allowed. Figure 47: Maximum Power-Saving Mode Exit # **Command/Address Parity** Command/address (CA) parity takes the CA parity signal (PAR) input carrying the parity bit for the generated address and commands signals and matches it to the internally generated parity from the captured address and commands signals. CA Parity is supported in the DLL enabled state only; if the DLL is disabled, CA Parity is not supported. **Figure 48: Command/Address Parity Operation** CA parity is disabled or enabled via an MRS command. If CA parity is enabled by programming a non-zero value to CA parity latency in the MR, the DRAM will ensure that there is no parity error before executing commands. There is an additional delay required for executing the commands versus when parity is disabled. The delay is programmed in the MR when CA parity is enabled (parity latency) and applied to all commands which are registered by CS\_n (rising edge of CK\_t and falling CS\_n). The command is held for the time of the parity latency (PL) before it is executed inside the device. The command captured by the input clock has an internal delay before executing and is determined with PL. When CA parity is enabled, only DES are allowed between valid commands. PAR will go active when the DRAM detects a CA parity error. CA parity covers ACT\_n, RAS\_n/A16, CAS\_n/A15, WE\_n/A14, the address bus including bank address and bank group bits, and C[2:0] on 3DS devices; the control signals CKE, ODT, and CS\_n are not covered. For example, for a 4Gb x4 monolithic device, parity is computed across BG[1:0], BA[1:0], A16/RAS\_n, A15/CAS\_n, A14/WE\_n, A[13:0], and ACT\_n. The DRAM treats any unused address pins internally as zeros; for example, if a common die has stacked pins but the device is used in a monolithic application, then the address pins used for stacking and not connected are treated internally as zeros. The convention for parity is even parity; for example, valid parity is defined as an even number of ones across the inputs used for parity computation combined with the parity signal. In other words, the parity bit is chosen so that the total number of ones in the transmitted signal, including the parity bit, is even. If a DRAM device detects a CA parity error in any command qualified by CS\_n, it will perform the following steps: 1. Ignore the erroneous command. Commands in the MAX NnCK window ( $^{t}PAR\_UNKNOWN$ ) prior to the erroneous command are not guaranteed to be executed. When a READ command in this NnCK window is not executed, the device - does not activate DQS outputs. If WRITE CRC is enabled and a WRITE CRC occurs during the <sup>t</sup>PAR\_UNKNOWN window, the WRITE CRC Error Status Bit located at MR5[3] may or may not get set. When CA Parity and WRITE CRC are both enabled and a CA Parity occurs, the WRITE CRC Error Status Bit should be reset. - 2. Log the error by storing the erroneous command and address bits in the MPR error log. - 3. Set the parity error status bit in the mode register to 1. The parity error status bit must be set before the ALERT\_n signal is released by the DRAM (that is, tPAR\_ALERT\_ON + tPAR\_ALERT\_PW (MIN)). - 4. Assert the ALERT\_n signal to the host (ALERT\_n is active LOW) within <sup>t</sup>PAR\_ALERT\_ON time. - 5. Wait for all in-progress commands to complete. These commands were received <sup>t</sup>PAR\_UNKOWN before the erroneous command. - 6. Wait for <sup>t</sup>RAS (MIN) before closing all the open pages. The DRAM is not executing any commands during the window defined by (<sup>t</sup>PAR\_ALERT\_ON + <sup>t</sup>PAR\_ALERT\_PW). - 7. After <sup>t</sup>PAR\_ALERT\_PW (MIN) has been satisfied, the device may de-assert ALERT n. - a. When the device is returned to a known precharged state, ALERT\_n is allowed to be de-asserted. - 8. After ('PAR\_ALERT\_PW (MAX)) the DRAM is ready to accept commands for normal operation. Parity latency will be in effect; however, parity checking will not resume until the memory controller has cleared the parity error status bit by writing a zero. The DRAM will execute any erroneous commands until the bit is cleared; unless persistent mode is enabled. - The DRAM should have only DES commands issued around ALERT\_n going HIGH such that at least 3 clocks prior and 1 clock plus 3ns after the release of ALERT\_n. - It is possible that the device might have ignored a REFRESH command during <sup>t</sup>PAR\_ALERT\_PW or the REFRESH command is the first erroneous frame, so it is recommended that extra REFRESH cycles be issued, as needed. - The parity error status bit may be read anytime after <sup>†</sup>PAR\_ALERT\_ON + <sup>†</sup>PAR\_ALERT\_PW to determine which DRAM had the error. The device maintains the error log for the first erroneous command until the parity error status bit is reset to a zero or a second CA parity occurs prior to resetting. The mode register for the CA parity error is defined as follows: CA parity latency bits are write only, the parity error status bit is read/write, and error logs are read-only bits. The DRAM controller can only program the parity error status bit to zero. If the DRAM controller illegally attempts to write a 1 to the parity error status bit, the DRAM can not be certain that parity will be checked; the DRAM may opt to block the DRAM controller from writing a 1 to the parity error status bit. The device supports persistent parity error mode. This mode is enabled by setting MR5[9] = 1; when enabled, CA parity resumes checking after the ALERT\_n is de-asserted, even if the parity error status bit remains a 1. If multiple errors occur before the error status bit is cleared the error log in MPR Page 1 should be treated as "Don't Care." In persistent parity error mode the ALERT\_n pulse will be asserted and de-asserted by the DRAM as defined with the MIN and MAX value 'PAR\_ALERT\_PW. The DRAM controller must issue DESELECT commands once it detects the ALERT\_n signal, this response time is defined as 'PAR\_ALERT\_RSP. The following figures capture the flow of events on the CA bus and the ALERT\_n signal. **Table 36: Mode Register Setting for CA Parity** | CA Parity Latency<br>MR5[2:0] <sup>1</sup> | Applicable Speed Bin | Parity Error Status | Parity Persistent Mode | Erroneous CA<br>Frame | |--------------------------------------------|----------------------|---------------------|--------------------------------------------|----------------------------------------------------------------| | 000 = Disabled | N/A | | | | | 001 = 4 clocks | 1600, 1866, 2133 | | | | | 010 = 5 clocks | 2400, 2666 | | MR5 [9] 0 = DisabledMR5<br>[9] 1 = Enabled | C[2:0], ACT_n, BG1, | | 011 = 6 clocks | 2933, 3200 | MR5 [4] 0 = Clear | | BG0, BA[1:0], PAR,<br>A17, A16/RAS_n, A15/<br>CAS n, A14/WE n, | | 100 = 8 clocks | RFU | MR5 [4] 1 = Error | | | | 101 = Reserved | RFU | | | A[13:0] | | 110 = Reserved | RFU | | | | | 111 = Reserved | RFU | | | | Notes: - 1. Parity latency is applied to all commands. - 2. Parity latency can be changed only from a CA parity disabled state; for example, a direct change from PL = 3 to PL = 4 is not allowed. The correct sequence is PL = 3 to disabled to PL = 4. - 3. Parity latency is applied to WRITE and READ latency. WRITE latency = AL + CWL + PL. READ latency = AL + CL + PL. Figure 49: Command/Address Parity During Normal Operation Notes: - 1. DRAM is emptying queues. Precharge all and parity checking are off until parity error status bit is cleared. - Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications. If WRITE CRC is enabled and a WRITE CRC occurs during the <sup>t</sup>PAR\_UNKNOWN window, the WRITE CRC Error Status Bit located at MR5[3] may or may not get set. - 3. Normal operation with parity latency (CA parity persistent error mode disabled). Parity checking is off until parity error status bit is cleared. Figure 50: Persistent CA Parity Error Checking Operation Notes: - DRAM is emptying queues. Precharge all and parity check re-enable finished by <sup>†</sup>PAR\_ALERT\_PW. - Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications. If WRITE CRC is enabled and a WRITE CRC occurs during the <sup>t</sup>PAR\_UNKNOWN window, the WRITE CRC Error Status Bit located at MR5[3] may or may not get set - 3. Normal operation with parity latency and parity checking (CA parity persistent error mode enabled). Figure 51: CA Parity Error Checking - SRE Attempt Notes: - 1. Only DESELECT command is allowed. - 2. SELF REFRESH command error. The DRAM masks the intended SRE command and enters precharge power-down. - 3. Normal operation with parity latency (CA parity persistent error mode disabled). Parity checking is off until the parity error status bit cleared. - 4. The controller cannot disable the clock until it has been capable of detecting a possible CA parity error. - 5. Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications. - 6. Only a DESELECT command is allowed; CKE may go HIGH prior to Tc2 as long as DES commands are issued. Figure 52: CA Parity Error Checking - SRX Attempt - Notes: 1. Self refresh abort = disable: MR4 [9] = 0. - 2. Input commands are bounded by <sup>t</sup>XSDLL, <sup>t</sup>XS, <sup>t</sup>XS\_ABORT, and <sup>t</sup>XS\_FAST timing. - 3. Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications. - 4. Normal operation with parity latency (CA parity persistent error mode disabled). Parity checking off until parity error status bit cleared. - 5. Only an MRS (limited to those described in the SELF REFRESH Operation section), ZQCS, or ZQCL command is allowed. - 6. Valid commands not requiring a locked DLL. - 7. Valid commands requiring a locked DLL. - 8. This figure shows the case from which the error occurred after <sup>t</sup>XS\_FAST. An error may also occur after tXS\_ABORT and tXS. Figure 53: CA Parity Error Checking - PDE/PDX - Notes: 1. Only DESELECT command is allowed. - 2. Error could be precharge or activate. - 3. Normal operation with parity latency (CA parity persistent error mode disabled). Parity checking is off until parity error status bit cleared. - 4. Command execution is unknown; the corresponding DRAM internal state change may or may not occur. The DRAM controller should consider both cases and make sure that the command sequence meets the specifications. - Only a DESELECT command is allowed; CKE may go HIGH prior to Td2 as long as DES commands are issued. Figure 54: Parity Entry Timing Example – <sup>t</sup>MRD\_PAR Note: 1. ${}^{t}MRD_{PAR} = {}^{t}MOD + N$ ; where N is the programmed parity latency. Figure 55: Parity Entry Timing Example – <sup>t</sup>MOD PAR Note: 1. tMOD\_PAR = tMOD + N; where N is the programmed parity latency. Figure 56: Parity Exit Timing Example – <sup>t</sup>MRD\_PAR Note: 1. ${}^{t}MRD_{PAR} = {}^{t}MOD + N$ ; where N is the programmed parity latency. ### Figure 57: Parity Exit Timing Example – tMOD\_PAR Note: 1. ${}^{t}MOD_{PAR} = {}^{t}MOD + N$ ; where N is the programmed parity latency. # 4Gb: x4, x8, x16 DDR4 SDRAM Command/Address Parity # Figure 58: CA Parity Flow Diagram # **Per-DRAM Addressability** DDR4 allows programmability of a single, specific DRAM on a rank. As an example, this feature can be used to program different ODT or $V_{REF}$ values on each DRAM on a given rank. Because per-DRAM addressability (PDA) mode may be used to program optimal $V_{REF}$ for the DRAM, the data set up for first DQ0 transfer or the hold time for the last DQ0 transfer cannot be guaranteed. The DRAM may sample DQ0 on either the first falling or second rising DQS transfer edge. This supports a common implementation between BC4 and BL8 modes on the DRAM. The DRAM controller is required to drive DQ0 to a stable LOW or HIGH state during the length of the data transfer for BC4 and BL8 cases. - 1. Before entering PDA mode, write leveling is required. - BL8 or BC4 may be used. - 2. Before entering PDA mode, the following MR settings are possible: - $R_{TT(Park)}$ MR5 A[8:6] = Enable - R<sub>TT(NOM)</sub> MR1 A[10:8] = Enable - 3. Enable PDA mode using MR3 [4] = 1. (The default programed value of MR3[4] = 0.) - 4. In PDA mode, all MRS commands are qualified with DQ0. The device captures DQ0 by using DQS signals. If the value on DQ0 is LOW, the DRAM executes the MRS command. If the value on DQ0 is HIGH, the DRAM ignores the MRS command. The controller can choose to drive all the DQ bits. - 5. Program the desired DRAM and mode registers using the MRS command and DO0. - 6. In PDA mode, only MRS commands are allowed. - 7. The MODE REGISTER SET command cycle time in PDA mode, AL + CWL + BL/2 0.5<sup>t</sup>CK + <sup>t</sup>MRD\_PDA + PL, is required to complete the WRITE operation to the mode register and is the minimum time required between two MRS commands. - 8. Remove the device from PDA mode by setting MR3[4] = 0. (This command requires DQ0 = 0.) **Note:** Removing the device from PDA mode will require programming the entire MR3 when the MRS command is issued. This may impact some PDA values programmed within a rank as the EXIT command is sent to the rank. To avoid such a case, the PDA enable/disable control bit is located in a mode register that does not have any PDA mode controls. In PDA mode, the device captures DQ0 using DQS signals the same as in a normal WRITE operation; however, dynamic ODT is not supported. Extra care is required for the ODT setting. If $R_{TT(NOM)}$ MR1 [10:8] = enable, device data termination needs to be controlled by the ODT pin, and applies the same timing parameters (defined below). | Symbol | Parameter | |--------------------|--------------------------------------------------| | DODTLon | Direct ODT turnon latency | | DODTLoff | Direct ODT turn off latency | | <sup>t</sup> ADC | R <sub>TT</sub> change timing skew | | <sup>t</sup> AONAS | Asynchronous R <sub>TT(NOM)</sub> turn-on delay | | <sup>t</sup> AOFAS | Asynchronous R <sub>TT(NOM)</sub> turn-off delay | Figure 59: PDA Operation Enabled, BL8 Note: 1. $R_{TT(Park)} = Enable$ ; $R_{TT(NOM)} = Enable$ ; WRITE preamble set = $2^{t}CK$ ; and DLL = On. Figure 60: PDA Operation Enabled, BC4 Note: 1. $R_{TT(Park)}$ = Enable; $R_{TT(NOM)}$ = Enable; WRITE preamble set = $2^{t}CK$ ; and DLL = On. # Figure 61: MRS PDA Exit Note: 1. $R_{TT(Park)}$ = Enable; $R_{TT(NOM)}$ = Enable; WRITE preamble set = $2^tCK$ ; and DLL = On. # **V<sub>REFDO</sub>** Calibration The $V_{REFDQ}$ level, which is used by the DRAM DQ input receivers, is internally generated. The DRAM $V_{REFDQ}$ does not have a default value upon power-up and must be set to the desired value, usually via $V_{REFDQ}$ calibration mode. If PDA or PPR modes (hPPR or sPPR) are used prior to $V_{REFDQ}$ calibration, $V_{REFDQ}$ should initially be set at the midpoint between the $V_{DD,max}$ , and the LOW as determined by the driver and ODT termination selected with wide voltage swing on the input levels and setup and hold times of approximately 0.75UI. The memory controller is responsible for $V_{REFDQ}$ calibration to determine the best internal $V_{REFDQ}$ level. The $V_{REFDQ}$ calibration is enabled/disabled via MR6[7], MR6[6] selects Range 1 (60% to 92.5% of $V_{DDQ}$ ) or Range 2 (45% to 77.5% of $V_{DDQ}$ ), and an MRS protocol using MR6[5:0] to adjust the $V_{REFDQ}$ level up and down. MR6[6:0] bits can be altered using the MRS command if MR6[7] is disabled. The DRAM controller will likely use a series of writes and reads in conjunction with $V_{REFDQ}$ adjustments to obtain the best $V_{REFDQ}$ , which in turn optimizes the data eye. The internal $V_{REFDQ}$ specification parameters are voltage range, step size, $V_{REF}$ step time, $V_{REF}$ full step time, and $V_{REF}$ valid level. The voltage operating range specifies the minimum required $V_{REF}$ setting range for DDR4 SDRAM devices. The minimum range is defined by $V_{REFDQ,min}$ and $V_{REFDQ,max}$ . As noted, a calibration sequence, determined by the DRAM controller, should be performed to adjust $V_{REFDQ}$ and optimize the timing and voltage margin of the DRAM data input receivers. The internal $V_{REFDQ}$ voltage value may not be exactly within the voltage range setting coupled with the $V_{REF}$ set tolerance; the device must be calibrated to the correct internal $V_{REFDQ}$ voltage. Figure 62: V<sub>REFDQ</sub> Voltage Range # **V<sub>REFDO</sub>** Range and Levels Table 37: V<sub>REFDO</sub> Range and Levels | MR6[5:0] | Range 1 MR6[6] 0 | Range 2 MR6[6] 1 | MR6[5:0] | Range 1 MR6[6] 0 | Range 2 MR6[6] 1 | |----------|------------------|------------------|--------------|--------------------|------------------| | 00 0000 | 60.00% | 45.00% | 01 1010 | 76.90% | 61.90% | | 00 0001 | 60.65% | 45.65% | 01 1011 | 77.55% | 62.55% | | 00 0010 | 61.30% | 46.30% | 01 1100 | 78.20% | 63.20% | | 00 0011 | 61.95% | 46.95% | 01 1101 | 78.85% | 63.85% | | 00 0100 | 62.60% | 47.60% | 01 1110 | 79.50% | 64.50% | | 00 0101 | 63.25% | 48.25% | 01 1111 | 80.15% | 65.15% | | 00 0110 | 63.90% | 48.90% | 10 0000 | 80.80% | 65.80% | | 00 0111 | 64.55% | 49.55% | 10 0001 | 81.45% | 66.45% | | 00 1000 | 65.20% | 50.20% | 10 0010 | 82.10% | 67.10% | | 00 1001 | 65.85% | 50.85% | 10 0011 | 82.75% | 67.75% | | 00 1010 | 66.50% | 51.50% | 10 0100 | 83.40% | 68.40% | | 00 1011 | 67.15% | 52.15% | 10 0101 | 84.05% | 69.05% | | 00 1100 | 67.80% | 52.80% | 10 0110 | 84.70% | 69.70% | | 00 1101 | 68.45% | 53.45% | 10 0111 | 85.35% | 70.35% | | 00 1110 | 69.10% | 54.10% | 10 1000 | 86.00% | 71.00% | | 00 1111 | 69.75% | 54.75% | 10 1001 | 86.65% | 71.65% | | 01 0000 | 70.40% | 55.40% | 10 1010 | 87.30% | 72.30% | | 01 0001 | 71.05% | 56.05% | 10 1011 | 87.95% | 72.95% | | 01 0010 | 71.70% | 56.70% | 10 1100 | 88.60% | 73.60% | | 01 0011 | 72.35% | 57.35% | 10 1101 | 89.25% | 74.25% | | 01 0100 | 73.00% | 58.00% | 10 1110 | 89.90% | 74.90% | | 01 0101 | 73.65% | 58.65% | 10 1111 | 90.55% | 75.55% | | 01 0110 | 74.30% | 59.30% | 11 0000 | 91.20% | 76.20% | | 01 0111 | 74.95% | 59.95% | 11 0001 | 91.85% | 76.85% | | 01 1000 | 75.60% | 60.60% | 11 0010 | 92.50% | 77.50% | | 01 1001 | 76.25% | 61.25% | 11 0011 to 1 | 11 1111 = Reserved | | # **V<sub>REFDQ</sub> Step Size** The $V_{REF}$ step size is defined as the step size between adjacent steps. $V_{REF}$ step size ranges from $0.5\%\,V_{DDQ}$ to $0.8\%\,V_{DDQ}$ . However, for a given design, the device has one value for $V_{REF}$ step size that falls within the range. The $V_{REF}$ set tolerance is the variation in the $V_{REF}$ voltage from the ideal setting. This accounts for accumulated error over multiple steps. There are two ranges for $V_{REF}$ set tolerance uncertainty. The range of $V_{REF}$ set tolerance uncertainty is a function of number of steps n. The $V_{REF}$ set tolerance is measured with respect to the ideal line, which is based on the MIN and MAX $V_{REF}$ value endpoints for a specified range. The internal $V_{REFDO}$ voltage value may not be exactly within the voltage range setting coupled with the $V_{REF}$ set tolerance; the device must be calibrated to the correct internal $V_{REFDO}$ voltage. Figure 63: Example of $V_{\text{REF}}$ Set Tolerance and Step Size Note: 1. Maximum case shown. # $V_{\text{REFDQ}}$ Increment and Decrement Timing The $V_{REF}$ increment/decrement step times are defined by $V_{REE,time}$ . $V_{REE,time}$ is defined from t0 to t1, where t1 is referenced to the $V_{REF}$ voltage at the final DC level within the $V_{REF}$ valid tolerance ( $V_{REE,val\_tol}$ ). The $V_{REF}$ valid level is defined by $V_{REE,val}$ tolerance to qualify the step time t1. This parameter is used to insure an adequate RC time constant behavior of the voltage level change after any $V_{REF}$ increment/decrement adjustment. ### Note: t0 is referenced to the MRS command clock t1 is referenced to $V_{\text{REF},\text{tol}}$ Figure 64: V<sub>REFDQ</sub> Timing Diagram for V<sub>REF,time</sub> Parameter $V_{REFDQ}$ calibration mode is entered via an MRS command, setting MR6[7] to 1 (0 disables $V_{REFDQ}$ calibration mode) and setting MR6[6] to either 0 or 1 to select the desired range (MR6[5:0] are "Don't Care"). After $V_{REFDQ}$ calibration mode has been entered, $V_{REFDQ}$ calibration mode legal commands may be issued once ${}^{t}V_{REFDQ}$ has been satisfied. Legal commands for $V_{REFDQ}$ calibration mode are ACT, WR, WRA, RD, RDA, PRE, DES, and MRS to set $V_{REFDQ}$ values, and MRS to exit $V_{REFDQ}$ calibration mode. Also, after $V_{REFDQ}$ calibration mode has been entered, "dummy" WRITE commands are allowed prior to adjusting the $V_{REFDQ}$ value the first time $V_{REFDQ}$ calibration is performed after initialization. Setting $V_{REFDQ}$ values requires MR6[7] be set to 1 and MR6[6] be unchanged from the initial range selection; MR6[5:0] may be set to the desired $V_{REFDQ}$ values. If MR6[7] is set to 0, MR6[6:0] are not written. $V_{REF,time-short}$ or $V_{REF,time-long}$ must be satisfied after each MR6 command to set $V_{REF,DQ}$ value before the internal $V_{REF,DQ}$ value is valid. If PDA mode is used in conjunction with $V_{REFDQ}$ calibration, the PDA mode requirement that only MRS commands are allowed while PDA mode is enabled is not waived. That is, the only $V_{REFDQ}$ calibration mode legal commands noted above that may be used are the MRS commands: MRS to set $V_{REFDQ}$ values and MRS to exit $V_{REFDQ}$ calibration mode. The last MR6[6:0] setting written to MR6 prior to exiting $V_{REFDQ}$ calibration mode is the range and value used for the internal $V_{REFDQ}$ setting. $V_{REFDQ}$ calibration mode may be exited when the DRAM is in idle state. After the MRS command to exit $V_{REFDQ}$ calibration mode has been issued, DES must be issued until ${}^{t}VREFDQX$ has been satisfied where any legal command may then be issued. $V_{REFDQ}$ setting should be updated if the die temperature changes too much from the calibration temperature. The following are typical script when applying the above rules for $V_{REFDQ}$ calibration routine when performing $V_{REFDQ}$ calibration in Range 1: - MR6[7:6]10 [5:0]XXXXXXX. - Subsequent legal commands while in $V_{REFDQ}$ calibration mode: ACT, WR, WRA, RD, RDA, PRE, DES, and MRS (to set $V_{REFDQ}$ values and exit $V_{REFDQ}$ calibration mode). - All subsequent $V_{REFDQ}$ calibration MR setting commands are MR6[7:6]10 [5:0]VVVVV. - "VVVVV" are desired settings for V<sub>REFDQ</sub>. - Issue ACT/WR/RD looking for pass/fail to determine V<sub>CENT</sub> (midpoint) as needed. - To exit V<sub>REFDO</sub> calibration, the last two V<sub>REFDO</sub> calibration MR commands are: - -MR6[7:6]10 [5:0]VVVVV\* where VVVVVV\* = desired value for $V_{REFDO}$ . - MR6[7]0 [6:0]XXXXXXX to exit V<sub>REFDO</sub> calibration mode. The following are typical script when applying the above rules for $V_{REFDQ}$ calibration routine when performing $V_{REFDQ}$ calibration in Range 2: - MR6[7:6]11 [5:0]XXXXXXX. - Subsequent legal commands while in $V_{REFDQ}$ calibration mode: ACT, WR, WRA, RD, RDA, PRE, DES, and MRS (to set $V_{REFDO}$ values and exit $V_{REFDO}$ calibration mode). - - "VVVVV" are desired settings for V<sub>REFDO</sub>. - $\bullet\,$ Issue ACT/WR/RD looking for pass/fail to determine $V_{CENT}$ (midpoint) as needed. - To exit V<sub>REFDQ</sub> calibration, the last two V<sub>REFDQ</sub> calibration MR commands are: - MR6[7:6]11 [5:0]VVVVVV\* where VVVVVV\* = desired value for $V_{REFDO}$ . - MR6[7]0 [6:0]XXXXXXX to exit V<sub>REFDO</sub> calibration mode. ### Note: Range may only be set or changed when entering $V_{REFDQ}$ calibration mode; changing range while in or exiting $V_{REFDQ}$ calibration mode is illegal. Figure 65: V<sub>REFDQ</sub> Training Mode Entry and Exit Timing Diagram Notes: 1. New V<sub>REFDQ</sub> values are not allowed with an MRS command during calibration mode entry. 2. Depending on the step size of the latest programmed $V_{REF}$ value, $V_{REF}$ must be satisfied before disabling $V_{REFDQ}$ training mode. Figure 66: V<sub>REF</sub> Step: Single Step Size Increment Case Figure 67: V<sub>REF</sub> Step: Single Step Size Decrement Case Figure 68: $V_{REF}$ Full Step: From $V_{REF,min}$ to $V_{REF,max}$ Case Figure 69: V<sub>REF</sub> Full Step: From V<sub>REF,max</sub> to V<sub>REF,min</sub>Case # **V<sub>REFDQ</sub>** Target Settings The $V_{REFDQ}$ initial settings are largely dependant on the ODT termination settings. The table below shows all of the possible initial settings available for $V_{REFDQ}$ training; it is unlikely the lower ODT settings would be used in most cases. Table 38: $V_{REFDQ}$ Settings ( $V_{DDQ} = 1.2V$ ) | R <sub>ON</sub> | ODT | Vx - V <sub>IN</sub> LOW (mV) | V <sub>REFDQ</sub> (mv) | V <sub>REFDQ</sub> (%V <sub>DDQ</sub> ) | |-----------------|---------|-------------------------------|---------------------------------|-----------------------------------------| | | 34 ohm | 600 | 900 | 75% | | | 40 ohm | 550 | 875 | 73% | | | 48 ohm | 500 | 850 | 71% | | 34 ohm | 60 ohm | 435 | 815 | 68% | | | 80 ohm | 360 | 780 | 65% | | | 120 ohm | 265 | 732 | 61% | | | 240 ohm | 150 | 900<br>875<br>850<br>815<br>780 | 56% | | | 34 ohm | 700 | 950 | 79% | | | 40 ohm | 655 | 925 | 77% | | | 48 ohm | 600 | 900 | 75% | | 48 ohm | 60 ohm | 535 | 865 | 72% | | | 80 ohm | 450 | 825 | 69% | | | 120 ohm | 345 | 770 | 64% | | | 240 ohm | 200 | 700 | 58% | Figure 70: V<sub>REFDQ</sub> Equivalent Circuit # **Connectivity Test Mode** Connectivity test (CT) mode is similar to boundary scan testing but is designed to significantly speed up the testing of electrical continuity of pin interconnections between the device and the memory controller on the PC boards. Designed to work seamlessly with any boundary scan device, CT mode is supported in all x4,x8, and x16 devices (JE-DEC states CT mode for x4 and x8 is not required on 4Gb and is an optional feature on 8Gb and above). Contrary to other conventional shift-register-based test modes, where test patterns are shifted in and out of the memory devices serially during each clock, the CT mode allows test patterns to be entered on the test input pins in parallel and the test results to be extracted from the test output pins of the device in parallel. These two functions are also performed at the same time, significantly increasing the speed of the connectivity check. When placed in CT mode, the device appears as an asynchronous device to the external controlling agent. After the input test pattern is applied, the connectivity test results are available for extraction in parallel at the test output pins after a fixed propagation delay time. **Note:** A reset of the device is required after exiting CT mode (see RESET and Initialization Procedure). # **Pin Mapping** Only digital pins can be tested using the CT mode. For the purposes of a connectivity check, all the pins used for digital logic in the device are classified as one of the following types: - Test enable (TEN): When asserted HIGH, this pin causes the device to enter CT mode. In CT mode, the normal memory function inside the device is bypassed and the I/O pins appear as a set of test input and output pins to the external controlling agent. Additionally, the device will set the internal $V_{REFDQ}$ to $V_{DDQ} \times 0.5$ during CT mode (this is the only time the DRAM takes direct control over setting the internal $V_{REFDQ}$ ). The TEN pin is dedicated to the connectivity check function and will not be used during normal device operation. - Chip select (CS\_n): When asserted LOW, this pin enables the test output pins in the device. When de-asserted, these output pins will be High-Z. The CS\_n pin in the device serves as the CS\_n pin in CT mode. - **Test input:** A group of pins used during normal device operation designated as test input pins. These pins are used to enter the test pattern in CT mode. - Test output: A group of pins used during normal device operation designated as test output pins. These pins are used for extraction of the connectivity test results in CT mode - RESET n: This pin must be fixed high level during CT mode, as in normal function. ### **Table 39: Connectivity Mode Pin Description and Switching Levels** | CT Mode<br>Pins | | Pin Name During Normal Memory Operation | Switching Level | Notes | |-----------------|---|--------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------| | Test enable | 9 | TEN | CMOS (20%/80% V <sub>DD</sub> ) | 1, 2 | | Chip select | | CS_n | V <sub>REFCA</sub> ±200mV | 3 | | | А | BA[1:0], BG[1:0], A[9:0], A10/AP, A11, A12/BC_n, A13, WE_n/A14, CAS_n/A15, RAS_n/A16, CKE, ACT_n, ODT, CLK_t, CLK_c, PAR | V <sub>REFCA</sub> ±200mV | 3 | | Test | В | LDM_n/LDBI_n, UDM_n/UDBI_n; DM_n/DBI_n | V <sub>REFDQ</sub> ±200mV | 4 | | input | С | ALERT_n | CMOS (20%/80% V <sub>DD</sub> ) | 2, 5 | | | D | RESET_n | CMOS (20%/80% V <sub>DD</sub> ) | 2 | | Test<br>output | | DQ[15:0], UDQS_t, UDQS_c, LDQS_t, LDQS_c; DQS_t, DQS_c | V <sub>TT</sub> ±100mV | 6 | Notes: - TEN: Connectivity test mode is active when TEN is HIGH and inactive when TEN is LOW. TEN must be LOW during normal operation. - 2. CMOS is a rail-to-rail signal with DC HIGH at 80% and DC LOW at 20% of $V_{DD}$ (960mV for DC HIGH and 240mV for DC LOW.) - 3. V<sub>REFCA</sub> should be V<sub>DD</sub>/2. - 4. V<sub>REFDO</sub> should be V<sub>DDO</sub>/2. - 5. ALERT\_n switching level is not a final setting. - 6. $V_{TT}$ should be set to $V_{DD}/2$ . # **Minimum Terms Definition for Logic Equations** The test input and output pins are related by the following equations, where INV denotes a logical inversion operation and XOR a logical exclusive OR operation: MT0 = XOR (A1, A6, PAR) $MT1 = XOR (A8, ALERT_n, A9)$ MT2 = XOR (A2, A5, A13) MT3 = XOR (A0, A7, A11) $MT4 = XOR (CK_c, ODT, CAS_n/A15)$ MT5 = XOR (CKE, RAS\_n/A16, A10/AP) $MT6 = XOR (ACT_n, A4, BA1)$ $MT7 = x16: XOR (DMU_n/DBIU_n, DML_n/DBIL_n, CK_t)$ = x8: XOR (BG1, DML\_n/DBIL\_n, CK\_t) $= x4: XOR (BG1, CK_t)$ $MT8 = XOR (WE_n/A14, A12 / BC, BA0)$ MT9 = XOR (BG0, A3, RESET\_n and TEN) # Logic Equations for a x4 Device, When Supported DQ0 = XOR (MT0, MT1) DQ1 = XOR (MT2, MT3) DQ2 = XOR (MT4, MT5) DQ3 = XOR (MT6, MT7) $DQS_t = MT8$ $DQS_c = MT9$ ## Logic Equations for a x8 Device, When Supported | DQ0 = MT0 | DQ5 = MT5 | |-----------|---------------| | DQ1 = MT1 | DQ6 = MT6 | | DQ2 = MT2 | DQ7 = MT7 | | DQ3 = MT3 | $DQS_t = MT8$ | | DQ4 = MT4 | DQS $c = MT9$ | # **Logic Equations for a x16 Device** | DQ0 = MT0 | DQ10 = INV DQ2 | |---------------|-----------------------| | DQ1 = MT1 | DQ11 = INV DQ3 | | DQ2 = MT2 | DQ12 = INV DQ4 | | DQ3 = MT3 | DQ13 = INV DQ5 | | DQ4 = MT4 | DQ14 = INV DQ6 | | DQ5 = MT5 | DQ15 = INV DQ7 | | DQ6 = MT6 | $LDQS_t = MT8$ | | DQ7 = MT7 | $LDQS_c = MT9$ | | DQ8 = INV DQ0 | $UDQS_t = INV LDQS_t$ | | DQ9 = INV DQ1 | $UDQS_c = INV LDQS_c$ | # **CT Input Timing Requirements** Prior to the assertion of the TEN pin, all voltage supplies, including VrefCA, must be valid and stable and RESET\_n registered High prior to entering CT mode. Upon the assertion of the TEN pin HIGH with RESET\_n, CKE and CS\_n held HIGH; CLK\_t, CLK\_c, and CKE signals become test inputs within <sup>t</sup>CTECT\_Valid. The remaining CT inputs become valid <sup>t</sup>CT\_Enable after TEN goes HIGH when CS\_n allows input to begin sampling, provided inputs were valid for at least <sup>t</sup>CT\_Valid. While in CT mode, refresh activities in the memory arrays are not allowed; they are initiated either externally (auto refresh) or internally (self refresh). The TEN pin may be asserted after the DRAM has completed power-on. After the DRAM is initialized and $V_{REFDQ}$ is calibrated, CT mode may no longer be used. The TEN pin may be de-asserted at any time in CT mode. Upon exiting CT mode, the states and the integrity of the original content of the memory array are unknown. A full reset of the memory device is required. After CT mode has been entered, the output signals will be stable within <sup>t</sup>CT\_Valid after the test inputs have been applied as long as TEN is maintained HIGH and CS\_n is maintained LOW. **Figure 71: Connectivity Test Mode Entry** # **Post Package Repair** # **Post Package Repair** JEDEC defines two modes of Post Package Repair (PPR): soft Post Package Repair (sPPR) and hard Post Package Repair (hPPR). sPPR is non-persistent so the repair row maybe altered; that is, sPPR is NOT a permanent repair and even though it will repair a row, the repair can be reversed, reassigned via another sPPR, or made permanent via hPPR. Hard Post Package Repair is persistent so once the repair row is assigned for a hPPR address, further PPR commands to a previous hPPR section should not be performed, that is, hPPR is a permanent repair; once repaired, it cannot be reversed. The controller provides the failing row address in the hPPR/sPPR sequence to the device to perform the row repair. hPPR Mode and sPPR Mode may not be enabled at the same time. JEDEC states hPPR is optional for 4Gb and sPPR is optional for 4Gb and 8Gb parts however Micron 4Gb and 8Gb DDR4 DRAMs should have both sPPR and hPPR support. The hPPR support is identified via an MPR read from MPR Page 2, MPR0[7] and sPPR support is identified via an MPR read from MPR Page 2, MPR0[6]. The JEDEC minimum support requirement for DDR4 PPR (hPPR or sPPR) is to provide one row of repair per bank group (BG), x4/x8 have 4 BG and x16 has 2 BG; this is a total of 4 repair rows available on x4/x8 and 2 repair rows available on x16. Micron PPR support exceeds the JEDEC minimum requirements; Micron DDR4 DRAMs have at least one row of repair for each bank which is essentially 4 row repairs per BG for a total of 16 repair rows for x4 and x8 and 8 repair rows for x16; a 4x increase in repair rows. JEDEC requires the user to have all sPPR row repair addresses reset and cleared prior to enabling hPPR Mode. Micron DDR4 PPR does not have this restriction, the existing sPPR row repair addresses are not required to be cleared prior to entering hPPR mode. Each bank in a BG is PPR independent: sPPR or hPPR issued to a bank will not alter a sPPR row repair existing in a different bank. ### sPPR followed by sPPR to same bank When PPR is issued to a bank for the first time and is a sPPR command, the repair row will be a sPPR. When a subsequent sPPR is issued to the same bank, the previous sPPR repair row will be cleared and used for the subsequent sPPR address as the sPPR operation is non-persistent. ### sPPR followed by hPPR to same bank When a PPR is issued to a bank for the first time and is a sPPR command, the repair row will be a sPPR. When a subsequent hPPR is issued to the same bank, the initial sPPR repair row will be cleared and used for the hPPR address. If a further subsequent PPR (hPPR or sPPR) is issued to the same bank, the further subsequent PPR (hPPR or sPPR) repair row will not clear or overwrite the previous hPPR address as the hPPR operation is persistent. ### hPPR followed by hPPR or sPPR to same bank When a PPR is issued to a bank for the first time and is a hPPR command, the repair row will be a hPPR. When a subsequent PPR (hPPR or sPPR) is issued to the same bank, the subsequent PPR (hPPR or sPPR) repair row will not clear or overwrite the initial hPPR address as the initial hPPR is persistent. ## **Hard Post Package Repair** All banks must be precharged and idle. DBI and CRC modes must be disabled. Both sPPR and hPPR must be disabled. sPPR is disabled with MR4[5] = 0. hPPR is disabled with MR4[13] = 0, which is the normal state, and hPPR is enabled with MR4 [13]= 1, which is the hPPR enabled state. There are two forms of hPPR mode. Both forms of hPPR have the same entry requirement as defined in the sections below. The first command sequence uses a WRA command and supports data retention with a REFRESH operation except for the bank containing the row that is being repaired; JEDEC has relaxed this requirement and allows BA[0] to be a don't care regarding the banks which are not required to maintain data a REFRESH operation during hPPR. The second command sequence uses a WR command (a REFRESH operation can't be performed in this command sequence). The second command sequence doesn't support data retention for the target DRAM. ### **hPPR Row Repair - Entry** As stated above, all banks must be precharged and idle. DBI and CRC modes must be disabled, and all timings must be followed as shown in the timing diagram that follows. All other commands except those listed in the following sequences are illegal. - 1. Issue MR4[13] 1 to enter hPPR mode enable. - a. All DQ are driven HIGH. - 2. Issue four consecutive guard key commands (shown in the table below) to MR0 with each command separated by <sup>t</sup>MOD. The PPR guard key settings are the same whether performing sPPR or hPPR mode. - a. Any interruption of the key sequence by other commands, such as ACT, WR, RD, PRE, REF, ZQ, and NOP, are not allowed. - b. If the guard key bits are not entered in the required order or interrupted with other MR commands, hPPR will not be enabled, and the programming cycle will result in a NOP. - c. When the hPPR entry sequence is interrupted and followed by ACT and WR commands, these commands will be conducted as normal DRAM commands. - d. JEDEC allows A6:0 to be "Don't Care" on 4Gb and 8Gb devices from a supplier perspective and the user should rely on vendor datasheet. **Table 40: PPR MR0 Guard Key Settings** | MR0 | BG1:0 | BA1:0 | A17:12 | A11 | A10 | A9 | A8 | A7 | A6:0 | |------------------|-------|-------|--------|-----|-----|----|----|----|---------| | First guard key | 0 | 0 | xxxxxx | 1 | 1 | 0 | 0 | 1 | 1111111 | | Second guard key | 0 | 0 | xxxxxx | 0 | 1 | 1 | 1 | 1 | 1111111 | | Third Guard key | 0 | 0 | xxxxxx | 1 | 0 | 1 | 1 | 1 | 1111111 | | Fourth guard key | 0 | 0 | xxxxxx | 0 | 0 | 1 | 1 | 1 | 1111111 | ### hPPR Row Repair - WRA Initiated (REF Commands Allowed) - 1. Issue an ACT command with failing BG and BA with the row address to be repaired. - 2. Issue a WRA command with BG and BA of failing row address. - a. The address must be at valid levels, but the address is "Don't Care." - 3. All DQ of the target DRAM should be driven LOW for 4nCK (bit 0 through bit 7) after WL (WL = CWL + AL + PL) in order for hPPR to initiate repair. - a. Repair **will be** initiated to the target DRAM only if all DQ during bit 0 through bit 7 are LOW. The bank under repair does not get the Refresh command applied to it. - b. Repair **will not be** initiated to the target DRAM if any DQ during bit 0 through bit 7 is HIGH. - JEDEC states: All DQs of target DRAM should be LOW for 4<sup>t</sup>CK. If HIGH is driven to all DQs of a DRAM consecutively for equal to or longer than 2<sup>t</sup>CK, then DRAM does not conduct hPPR and retains data if REF command is properly issued; if all DQs are neither LOW for 4<sup>t</sup>CK nor HIGH for equal to or longer than 2<sup>t</sup>CK, then hPPR mode execution is unknown. - c. DQS should function normally. - 4. REF command may be issued anytime after the WRA command followed by WL + 4nCK + $^{t}$ WR + $^{t}$ RP. - a. Multiple REF commands are issued at a rate of <sup>t</sup>REFI or <sup>t</sup>REFI/2, however back-to-back REF commands must be separated by at least <sup>t</sup>REFI/4 when the DRAM is in hPPR mode. - b. All banks except the bank under repair will perform refresh. - 5. Issue PRE after <sup>t</sup>PGM time so that the device can repair the target row during <sup>t</sup>PGM time. - Wait <sup>t</sup>PGM\_Exit after PRE to allow the device to recognize the repaired target row address. - 6. Issue MR4[13] 0 command to hPPR mode disable. - a. Wait <sup>t</sup>PGMPST for hPPR mode exit to complete. - b. After <sup>t</sup>PGMPST has expired, any valid command may be issued. The entire sequence from hPPR mode enable through hPPR mode disable may be repeated if more than one repair is to be done. After completing hPPR mode, MR0 must be re-programmed to a prehPPR mode state if the device is to be accessed. After hPPR mode has been exited, the DRAM controller can confirm if the target row was repaired correctly by writing data into the target row and reading it back. Figure 72: hPPR WRA - Entry Figure 73: hPPR WRA - Repair and Exit ### hPPR Row Repair - WR Initiated (REF Commands NOT Allowed) - 1. Issue an ACT command with failing BG and BA with the row address to be repaired. - 2. Issue a WR command with BG and BA of failing row address. - a. The address must be at valid levels, but the address is "Don't Care." - 3. All DQ of the target DRAM should be driven LOW for 4nCK (bit 0 through bit 7) after WL (WL = CWL + AL + PL) in order for hPPR to initiate repair. - a. Repair **will be** initiated to the target DRAM only if all DQ during bit 0 through bit 7 are LOW. - Repair will not be initiated to the target DRAM if any DQ during bit 0 through bit 7 is HIGH. - JEDEC states: All DQs of target DRAM should be LOW for 4<sup>t</sup>CK. If HIGH is driven to all DQs of a DRAM consecutively for equal to or longer than 2<sup>t</sup>CK, then DRAM does not conduct hPPR and retains data if REF command is properly issued; if all DQs are neither LOW for 4<sup>t</sup>CK nor HIGH for equal to or longer than 2<sup>t</sup>CK, then hPPR mode execution is unknown. - c. DQS should function normally. - 4. REF commands may NOT be issued at anytime while in PPT mode. - 5. Issue PRE after <sup>t</sup>PGM time so that the device can repair the target row during <sup>t</sup>PGM time. - a. Wait <sup>t</sup>PGM\_Exit after PRE to allow the device to recognize the repaired target row address. - 6. Issue MR4[13] 0 command to hPPR mode disable. - a. Wait <sup>t</sup>PGMPST for hPPR mode exit to complete. - b. After <sup>t</sup>PGMPST has expired, any valid command may be issued. The entire sequence from hPPR mode enable through hPPR mode disable may be repeated if more than one repair is to be done. After completing hPPR mode, MR0 must be re-programmed to a prehPPR mode state if the device is to be accessed. After hPPR mode has been exited, the DRAM controller can confirm if the target row was repaired correctly by writing data into the target row and reading it back. Figure 74: hPPR WR - Entry Figure 75: hPPR WR - Repair and Exit Table 41: DDR4 hPPR Timing Parameters DDR4-1600 through DDR4-3200 | Parameter | Symbol | | Min | Max | Unit | |--------------------------|---------------------------------|--------|------|-----|------| | hPPR programming time | <sup>t</sup> PGM | x4, x8 | 1000 | _ | ms | | | | x16 | 2000 | _ | ms | | hPPR precharge exit time | <sup>t</sup> PGM_Exit | | 15 | _ | ns | | hPPR exit time | <sup>t</sup> PGMPS <sup>-</sup> | Γ | 50 | _ | μs | ### **sPPR Row Repair** Soft post package repair (sPPR) is a way to quickly, but temporarily, repair a row element in a bank on a DRAM device, where hPPR takes longer but permanently repairs a row element. sPPR mode is entered in a similar fashion as hPPR, sPPR uses MR4[5] while hPPR uses MR4[13]. sPPR is disabled with MR4[5] = 0, which is the normal state, and sPPR is enabled with MR4[5] = 1, which is the sPPR enabled state. sPPR requires the same guard key sequence as hPPR to qualify the MR4 PPR entry. After sPPR entry, an ACT command will capture the target bank and target row, herein seed row, where the row repair will be made. After <sup>t</sup>RCD time, a WR command is used to select the individual DRAM, through the DQ bits, to transfer the repair address into an internal register in the DRAM. After a write recovery time and PRE command, the sPPR mode can be exited and normal operation can resume. The DRAM will retain the soft repair information as long as $V_{DD}$ remains within the operating region unless rewritten by a subsequent sPPR entry to the same bank. If DRAM power is removed or the DRAM is reset, the soft repair will revert to the unrepaired state. hPPR and sPPR should not be enabled at the same time; Micron sPPR does not have to be disabled and cleared prior to entering hPPR mode. With sPPR, Micron DDR4 can repair one row per bank. When a subsequent sPPR request is made to the same bank, the subsequently issued sPPR address will replace the previous sPPR address. When the hPPR resource for a bank is used up, the bank should be assumed to not have available resources for sPPR. If a repair sequence is issued to a bank with no repair resource available, the DRAM will ignore the programming sequence. The bank receiving sPPR change is expected to retain memory array data in all rows except for the seed row and its associated row addresses. If the data in the memory array in the bank under sPPR repair is not required to be retained, then the handling of the seed row's associated row addresses is not of interest and can be ignored. If the data in the memory array is required to be retained in the bank under sPPR mode, then prior to executing the sPPR mode, the seed row and its associated row addresses should be backed up and subsequently restored after sPPR has been completed. sPPR associated seed row addresses are specified in the Table below; BA0 is not required by Micron DRAMs however it is JEDEC reserved. **Table 42: sPPR Associated Rows** | sPPR Associated Row Address | | | | | | | | | | |-----------------------------|-----|-----|-----|-----|-----|----|----|--|--| | BA0* | A17 | A16 | A15 | A14 | A13 | A1 | A0 | | | All banks must be precharged and idle. DBI and CRC modes must be disabled, and all sPPR timings must be followed as shown in the timing diagram that follows. All other commands except those listed in the following sequences are illegal. - 1. Issue MR4[5] 1 to enter sPPR mode enable. - All DQ are driven HIGH. - 2. Issue four consecutive guard key commands (shown in the table below) to MR0 with each command separated by <sup>t</sup>MOD. Please note that JEDEC recently added the four guard key entry used for hPPR to sPPR entry; early DRAMs may not require four guard key entry code. A prudent controller design should accommodate either option in case an earlier DRAM is used. - a. Any interruption of the key sequence by other commands, such as ACT, WR, RD, PRE, REF, ZQ, and NOP, are not allowed. - b. If the guard key bits are not entered in the required order or interrupted with other MR commands, sPPR will not be enabled, and the programming cycle will result in a NOP. - c. When the sPPR entry sequence is interrupted and followed by ACT and WR commands, these commands will be conducted as normal DRAM commands. d. JEDEC allows A6:0 to be "Don't Care" on 4Gb and 8Gb devices from a supplier perspective and the user should rely on vendor datasheet. **Table 43: PPR MR0 Guard Key Settings** | MR0 | BG1:0 | BA1:0 | A17:12 | A11 | A10 | A9 | A8 | A7 | A6:0 | |------------------|-------|-------|--------|-----|-----|----|----|----|---------| | First guard key | 0 | 0 | xxxxxx | 1 | 1 | 0 | 0 | 1 | 1111111 | | Second guard key | 0 | 0 | xxxxxx | 0 | 1 | 1 | 1 | 1 | 1111111 | | Third Guard key | 0 | 0 | xxxxxx | 1 | 0 | 1 | 1 | 1 | 1111111 | | Fourth guard key | 0 | 0 | xxxxxx | 0 | 0 | 1 | 1 | 1 | 1111111 | - 3. After <sup>t</sup>MOD, issue an ACT command with failing BG and BA with the row address to be repaired. - 4. After <sup>t</sup>RCD, issue a WR command with BG and BA of failing row address. - a. The address must be at valid levels, but the address is a "Don't Care." - 5. All DQ of the target DRAM should be driven LOW for 4nCK (bit 0 through bit 7) after WL (WL = CWL + AL + PL) in order for sPPR to initiate repair. - a. Repair **will be** initiated to the target DRAM only if all DQ during bit 0 through bit 7 are LOW. - b. Repair **will not be** initiated to the target DRAM if any DQ during bit 0 through bit 7 is HIGH. - JEDEC states: All DQs of target DRAM should be LOW for 4<sup>t</sup>CK. If HIGH is driven to all DQs of a DRAM consecutively for equal to or longer than the first 2<sup>t</sup>CK, then DRAM does not conduct hPPR and retains data if REF command is properly issued; if all DQs are neither LOW for 4<sup>t</sup>CK nor HIGH for equal to or longer than the first 2<sup>t</sup>CK, then hPPR mode execution is unknown. - c. DQS should function normally. - 6. REF command may NOT be issued at anytime while in sPPR mode. - 7. Issue PRE after <sup>t</sup>WR time so that the device can repair the target row during <sup>t</sup>WR time. - a. Wait <sup>t</sup>PGM\_Exit\_s after PRE to allow the device to recognize the repaired target row address. - 8. Issue MR4[5] 0 command to sPPR mode disable. - a. Wait <sup>t</sup>PGMPST\_s for sPPR mode exit to complete. - b. After <sup>t</sup>PGMPST\_s has expired, any valid command may be issued. The entire sequence from sPPR mode enable through sPPR mode disable may be repeated if more than one repair is to be done. After sPPR mode has been exited, the DRAM controller can confirm if the target row was repaired correctly by writing data into the target row and reading it back. Figure 76: sPPR - Entry Figure 77: sPPR - Repair, and Exit Table 44: DDR4 sPPR Timing Parameters DDR4-1600 through DDR4-3200 | Parameter | Symbol | Min | Мах | Unit | |--------------------------|-------------------------|--------------------------------------------------------------|-----|------| | sPPR programming time | <sup>t</sup> PGM_s | <sup>t</sup> RCD (MIN)+ WL + 4nCK<br>+ <sup>t</sup> WR (MIN) | - | ns | | sPPR precharge exit time | <sup>t</sup> PGM_Exit_s | 20 | _ | ns | | sPPR exit time | <sup>t</sup> PGMPST_s | <sup>t</sup> MOD | _ | ns | # hPPR/sPPR Support Identifier **Table 45: DDR4 Repair Mode Support Identifier** | MPR Page 2 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |------------|-----|-----|-----|-----|-----|-----|-----|-----| | | UI0 | UI1 | UI2 | UI3 | UI4 | UI5 | UI6 | UI7 | # **Table 45: DDR4 Repair Mode Support Identifier (Continued)** | MPR0 hPPR <sup>1</sup> sPPR <sup>2</sup> R <sub>TT_WR</sub> Temp sensor CRC R <sub>TT_WR</sub> | |------------------------------------------------------------------------------------------------| |------------------------------------------------------------------------------------------------| Notes: 1. $0 = hPPR \mod is not available, 1 = hPPR \mod is available.$ - 2. $0 = sPPR \mod e$ is not available, $1 = sPPR \mod e$ is available. - 3. Gray shaded areas are for reference only. ## **Excessive Row Activation** Rows can be accessed a limited number of times within a certain time period before adjacent rows require refresh. The maximum activate count (MAC) is the maximum number of activates that a single row can sustain within a time interval of equal to or less than the maximum activate window (tMAW) before the adjacent rows need to be refreshed, regardless of how the activates are distributed over MAW. Micron's DDR4 devices automatically perform a type of TRR mode in the background and provide an MPR Page 3 MPR3[3:0] of 1000, indicating there is no restriction to the number of ACTIVATE commands to a given row in a refresh period provided DRAM timing specifications are not violated. **Table 46: MAC Encoding of MPR Page 3 MPR3** | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | MAC | Comments | |-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Х | х | х | х | 0 | 0 | 0 | 0 | Untested | The device has not been tested for MAC. | | Х | х | Х | х | 0 | 0 | 0 | 1 | <sup>t</sup> MAC = 700K | | | Х | х | Х | х | 0 | 0 | 1 | 0 | <sup>t</sup> MAC = 600K | | | Х | х | Х | х | 0 | 0 | 1 | 1 | <sup>t</sup> MAC = 500K | | | х | х | х | х | 0 | 1 | 0 | 0 | <sup>t</sup> MAC = 400K | | | х | х | х | х | 0 | 1 | 0 | 1 | <sup>t</sup> MAC = 300K | | | х | х | х | х | 0 | 1 | 1 | 0 | Reserved | | | х | х | х | х | 0 | 1 | 1 | 1 | <sup>t</sup> MAC = 200K | | | х | Х | Х | х | 1 | 0 | 0 | 0 | Unlimited | There is no restriction to the number of AC-<br>TIVATE commands to a given row in a re-<br>fresh period provided DRAM timing specifi-<br>cations are not violated. | | Х | х | Х | х | 1 | 0 | 0 | 1 | Reserved | | | х | х | х | х | : | : | : | : | Reserved | | | Х | х | х | х | 1 | 1 | 1 | 1 | Reserved | | Note: 1. MAC encoding in MPR Page 3 MPR3. ### **ACTIVATE Command** The ACTIVATE command is used to open (activate) a row in a particular bank for subsequent access. The values on the BG[1:0] inputs select the bank group, the BA[1:0] inputs select the bank within the bank group, and the address provided on inputs A[17:0] selects the row within the bank. This row remains active (open) for accesses until a PRE-CHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. Bank-to-bank command timing for AC-TIVATE commands uses two different timing parameters, depending on whether the banks are in the same or different bank group. <sup>†</sup>RRD\_S (short) is used for timing between banks located in different bank groups. <sup>†</sup>RRD\_L (long) is used for timing between banks located in the same bank group. Another timing restriction for consecutive ACTI-VATE commands [issued at <sup>†</sup>RRD (MIN)] is <sup>†</sup>FAW (fifth activate window). Because there is a maximum of four banks in a bank group, the <sup>†</sup>FAW parameter applies across differ- ent bank groups (five ACTIVATE commands issued at <sup>t</sup>RRD\_L (MIN) to the same bank group would be limited by <sup>t</sup>RC). ### Figure 78: <sup>t</sup>RRD Timing Notes: 1. <sup>t</sup>RRD\_S; ACTIVATE-to-ACTIVATE command period (short); applies to consecutive ACTI-VATE commands to different bank groups (that is, T0 and T4). 2. tRRD\_L; ACTIVATE-to-ACTIVATE command period (long); applies to consecutive ACTIVATE commands to the different banks in the same bank group (that is, T4 and T10). ### Figure 79: <sup>t</sup>FAW Timing Note: 1. tFAW; four activate windows. ### **PRECHARGE Command** The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation for a specified time (tRP) after the PRECHARGE command is issued. An exception to this is the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. After a bank is precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is allowed if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period will be determined by the last PRECHARGE command issued to the bank. The auto precharge feature is engaged when a READ or WRITE command is issued with A10 HIGH. The auto precharge feature uses the RAS lockout circuit to internally delay the PRECHARGE operation until the ARRAY RESTORE operation has completed. The RAS lockout circuit feature allows the PRECHARGE operation to be partially or completely hidden during burst READ cycles when the auto precharge feature is engaged. The PRECHARGE operation will not begin until after the last data of the burst write sequence is properly stored in the memory array. ### **REFRESH Command** The REFRESH command (REF) is used during normal operation of the device. This command is nonpersistent, so it must be issued each time a refresh is required. The device requires REFRESH cycles at an average periodic interval of <sup>t</sup>REFI. When CS\_n, RAS\_n/A16, and CAS\_n/A15 are held LOW and WE\_n/A14 HIGH at the rising edge of the clock, the device enters a REFRESH cycle. All banks of the SDRAM must be precharged and idle for a minimum of the precharge time, <sup>t</sup>RP (MIN), before the REFRESH command can be applied. The refresh addressing is generated by the internal DRAM refresh controller. This makes the address bits "Don't Care" during a REFRESH command. An internal address counter supplies the addresses during the REFRESH cycle. No control of the external address bus is required once this cycle has started. When the REFRESH cycle has completed, all banks of the SDRAM will be in the precharged (idle) state. A delay between the REFRESH command and the next valid command, except DES, must be greater than or equal to the minimum REFRESH cycle time <sup>t</sup>RFC (MIN), as shown in Figure 80 (page 141). **Note:** The <sup>t</sup>RFC timing parameter depends on memory density. In general, a REFRESH command needs to be issued to the device regularly every <sup>t</sup>REFI interval. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided for postponing and pullingin the REFRESH command. A limited number REFRESH commands can be postponed depending on refresh mode: a maximum of 8 REFRESH commands can be postponed when the device is in 1X refresh mode; a maximum of 16 REFRESH commands can be postponed when the device is in 2X refresh mode; and a maximum of 32 REFRESH commands can be postponed when the device is in 4X refresh mode. When 8 consecutive REFRESH commands are postponed, the resulting maximum interval between the surrounding REFRESH commands is limited to $9 \times {}^{t}$ REFI (see Figure 81 (page 141)). For both the 2X and 4X refresh modes, the maximum consecutive REFRESH commands allowed is limited to $17 \times {}^{t}$ REFI2 and $36 \times {}^{t}$ REFI4, respectively. A limited number REFRESH commands can be pulled-in as well. A maximum of 8 additional REFRESH commands can be issued in advance or "pulled-in" in 1X refresh mode, a maximum of 16 additional REFRESH commands can be issued when in advance in 2X refresh mode, and a maximum of 32 additional REFRESH commands can be issued in advance when in 4X refresh mode. Each of these REFRESH commands reduces the number of regular REFRESH commands required later by one. Note that pulling in more than the maximum allowed REFRESH commands in advance does not further reduce the number of regular REFRESH commands required later, so that the resulting maximum interval between two surrounding REFRESH commands is limited to $9 \times {}^{t}$ REFI (Figure 82 (page 141)), $18 \times {}^{t}$ RFEI2, or $36 \times {}^{t}$ REFI4. At any given time, a maximum of 16 REF commands can be issued within $2 \times {}^{t}$ REFI, 32 REF2 commands can be issued within $4 \times {}^{t}$ REFI2, and 64 REF4 commands can be issued within $8 \times {}^{t}$ REFI4. ### **Figure 80: REFRESH Command Timing** Notes: - Only DES commands are allowed after a REFRESH command is registered until <sup>t</sup>RFC (MIN) expires. - 2. Time interval between two REFRESH commands may be extended to a maximum of 9 $\times$ <sup>t</sup>REFI. **Figure 81: Postponing REFRESH Commands (Example)** Figure 82: Pulling In REFRESH Commands (Example) # **Temperature-Controlled Refresh Mode** During normal operation, temperature-controlled refresh (TCR) mode disabled, the device must have a REFRESH command issued once every $^t\text{REFI}$ , except for what is allowed by posting (see REFRESH Command section). This means a REFRESH command must be issued once every 3.9µs if $T_C$ is greater than or equal to 85°C, and once every 7.8µs if $T_C$ is less than 85°C. This Mode is disabled setting MR4[3] = 0 while mode is enabled setting MR4[3] = 1. When enabled (MR4[3] = 1), the temperature range must be selected where MR4[2] = 0 enables the Normal Temperature range while MR4[2] = 1 enables the Extended Temperature range **Table 47: Normal <sup>t</sup>REFI Refresh (TCR Disabled)** | | Normal Te | mperature | Extended Temperature | | | |------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|--| | Temperature | External Refresh<br>Period | Internal Refresh<br>Period | External Refresh<br>Period | Internal Refresh<br>Period | | | T <sub>C</sub> < 45°C | 7.8µs | 7.8µs | | 3.9µs¹ | | | 45°C ≤ T <sub>C</sub> < 85°C | 7.ομs | 7.ομs | 3.9µs¹ | | | | 85°C ≤ T <sub>C</sub> < 95°C | N/ | /A | | | | Note: 1. If T<sub>C</sub> is less than 85°C, the external refresh period can be 7.8µs instead of 3.9µs. When TCR mode is enabled, the device will register the externally supplied REFRESH command and adjust the internal refresh period to be longer than <sup>t</sup>REFI of the normal temperature range, when allowed, by skipping REFRESH commands with the proper gear ratio. TCR mode has two ranges to select between the normal temperature range and the extended temperature range; the correct range must be selected so the internal control operates correctly. The DRAM must have the correct refresh rate applied externally; the internal refresh rate is determined by the DRAM based upon the temperature. # **TCR Mode - Normal Temperature Range** REFRESH commands should be issued to the device with the refresh period equal to or shorter than $^tREFI$ of normal temperature range (0°C to 85°C). In this mode, the system must guarantee that the $T_C$ does not exceed 85°C. The device may adjust the internal refresh period to be longer than $^tREFI$ of the normal temperature range by skipping external REFRESH commands with the proper gear ratio when $T_C$ is below 45°C. The internal refresh period is automatically adjusted inside the DRAM, and the DRAM controller does not need to provide any additional control. # **TCR Mode – Extended Temperature Range** REFRESH commands should be issued to the device with the refresh period equal to or shorter than $^tREFI$ of extended temperature range (85°C to 95°C). In this mode, the system must guarantee that the $T_C$ does not exceed 95°C. Even though the external refresh supports the extended temperature range, the device will adjust its internal refresh period to $^tREFI$ of the normal temperature range by skipping external REFRESH commands with proper gear ratio when operating in the normal temperature range (0°C to 85°C). The device may adjust the internal refresh period to be longer than $^tREFI$ of the normal temperature range by skipping external REFRESH commands with the proper gear ratio when $T_C$ is below 45°C. The internal refresh period is automatically adjusted inside the DRAM, and the DRAM controller does not need to provide any additional control. **Table 48: Normal <sup>t</sup>REFI Refresh (TCR Enabled)** | | Normal Tempo | erature Range | Extended Temperature Range | | | | |------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|--|--| | Temperature | External Refresh<br>Period | Internal Refresh<br>Period | External Refresh<br>Period | Internal Refresh<br>Period | | | | T <sub>C</sub> < 45°C | 7.8µs | > 7.8µs | | >>3.9µs | | | | 45°C ≤ T <sub>C</sub> < 85°C | 7.8µs | 7.8µs | 3.9µs¹ | >3.9µs | | | | 85°C ≤ T <sub>C</sub> < 95°C | N/ | /A | | 3.9µs | | | Note: 1. If the external refresh period is slower than 3.9µs, the device will refresh internally at too slow of a refresh rate and will violate refresh specifications. Figure 83: TCR Mode Example<sup>1</sup> Note: 1. TCR enabled with extended temperature range selected. # **Fine Granularity Refresh Mode** # **Mode Register and Command Truth Table** The REFRESH cycle time (<sup>t</sup>RFC) and the average refresh interval (<sup>t</sup>REFI) can be programmed by the MRS command. The appropriate setting in the mode register will set a single set of REFRESH cycle times and average refresh interval for the device (fixed mode), or allow the dynamic selection of one of two sets of REFRESH cycle times and average refresh interval for the device (on-the-fly mode [OTF]). OTF mode must be enabled by MRS before any OTF REFRESH command can be issued. **Table 49: MRS Definition** | MR3[8] | MR3[7] | MR3[6] | Refresh Rate Mode | |--------|--------|--------|------------------------| | 0 | 0 | 0 | Normal mode (fixed 1x) | | 0 | 0 | 1 | Fixed 2x | | 0 | 1 | 0 | Fixed 4x | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | On-the-fly 1x/2x | | 1 | 1 | 0 | On-the-fly 1x/4x | | 1 | 1 | 1 | Reserved | There are two types of OTF modes (1x/2x and 1x/4x modes) that are selectable by programming the appropriate values into the mode register MR3 [8:6]. When either of the two OTF modes is selected, the device evaluates the BG0 bit when a REFRESH command is issued, and depending on the status of BG0, it dynamically switches its internal refresh configuration between 1x and 2x (or 1x and 4x) modes, and then executes the corresponding REFRESH operation. **Table 50: REFRESH Command Truth Table** | Refresh | CS_n | ACT_n | RAS_n/A<br>15 | CAS_n/A<br>14 | WE_n/<br>A13 | BG1 | BG0 | A10/<br>AP | A[9:0],<br>A[12:11],<br>A[20:16] | MR3[8:6 | |------------|------|-------|---------------|---------------|--------------|-----|-----|------------|----------------------------------|---------| | Fixed rate | L | Н | L | L | Н | V | V | V | V | 0vv | | OTF: 1x | L | Н | L | L | Н | V | L | V | V | 1vv | | OTF: 2x | L | Н | L | L | Н | V | Н | V | V | 101 | | OTF: 4x | L | Н | L | L | Н | V | Н | V | V | 110 | ### <sup>t</sup>REFI and <sup>t</sup>RFC Parameters The default refresh rate mode is fixed 1x mode where REFRESH commands should be issued with the normal rate; that is, ${}^{t}REFI1 = {}^{t}REFI(base)$ (for $T_C \le 85^{\circ}C$ ), and the duration of each REFRESH command is the normal REFRESH cycle time ( ${}^{t}RFC1$ ). In 2x mode (either fixed 2x or OTF 2x mode), REFRESH commands should be issued to the device at the double frequency ( ${}^{t}REFI2 = {}^{t}REFI(base)/2$ ) of the normal refresh rate. In 4x mode, the REFRESH command rate should be quadrupled ( ${}^{t}REFI4 = {}^{t}REFI(base)/4$ ). Per each mode and command type, the <sup>t</sup>RFC parameter has different values as defined in the following table. For discussion purposes, the REFRESH command that should be issued at the normal refresh rate and has the normal REFRESH cycle duration may be referred to as an REF1x command. The REFRESH command that should be issued at the double frequency ( ${}^{t}$ REFI2 = ${}^{t}$ REFI(base)/2) may be referred to as a REF2x command. Finally, the REFRESH command that should be issued at the quadruple rate ( ${}^{t}$ REFI4 = ${}^{t}$ REFI(base)/4) may be referred to as a REF4x command. In the fixed 1x refresh rate mode, only REF1x commands are permitted. In the fixed 2x refresh rate mode, only REF2x commands are permitted. In the fixed 4x refresh rate mode, only REF4x commands are permitted. When the on-the-fly 1x/2x refresh rate mode is enabled, both REF1x and REF2x commands are permitted. When the OTF 1x/4x refresh rate mode is enabled, both REF1x and REF4x commands are permitted. Table 51: tREFI and tRFC Parameters | Refresh<br>Mode | Parameter | | 2Gb | 4Gb | 8Gb | 16Gb | Units | |-----------------|--------------------------|------------------------------|-------------------------|---------------------------|-------------------------|---------------------------|-------| | | <sup>t</sup> REFI (base) | | 7.8 | 7.8 | 7.8 | 7.8 | μs | | 1x mode | <sup>t</sup> REFI1 | 0°C ≤ T <sub>C</sub> ≤ 85°C | <sup>t</sup> REFI(base) | <sup>t</sup> REFI(base) | <sup>t</sup> REFI(base) | <sup>t</sup> REFI(base) | μs | | | | 85°C ≤ T <sub>C</sub> ≤ 95°C | tREFI(base)/2 | <sup>t</sup> REFI(base)/2 | tREFI(base)/2 | <sup>t</sup> REFI(base)/2 | μs | | | <sup>t</sup> RFC1 | | 160 | 260 | 350 | 550 | ns | | 2x mode | tREFI2 | 0°C ≤ T <sub>C</sub> ≤ 85°C | tREFI(base)/2 | tREFI(base)/2 | tREFI(base)/2 | tREFI(base)/2 | μs | | | | 85°C ≤ T <sub>C</sub> ≤ 95°C | tREFI(base)/4 | tREFI(base)/4 | tREFI(base)/4 | tREFI(base)/4 | μs | | | <sup>t</sup> RFC2 | | 110 | 160 | 260 | 350 | ns | | 4x mode | <sup>t</sup> REFI4 | 0°C ≤ T <sub>C</sub> ≤ 85°C | tREFI(base)/4 | tREFI(base)/4 | tREFI(base)/4 | tREFI(base)/4 | μs | | | | 85°C ≤ T <sub>C</sub> ≤ 95°C | tREFI(base)/8 | tREFI(base)/8 | tREFI(base)/8 | tREFI(base)/8 | μs | | | <sup>t</sup> RFC4 | | 90 | 110 | 160 | 260 | ns | **Vicron** 4Gb: x4, x8, x16 DDR4 SDRAM Fine Granularity Refresh Mode ### Figure 84: 4Gb with Fine Granularity Refresh Mode Example ### **Changing Refresh Rate** If the refresh rate is changed by either MRS or OTE New <sup>t</sup>REFI and <sup>t</sup>RFC parameters will be applied from the moment of the rate change. When the REF1x command is issued to the DRAM, <sup>t</sup>REF1 and <sup>t</sup>RFC1 are applied from the time that the command was issued; when the REF2x command is issued, <sup>t</sup>REF2 and <sup>t</sup>RFC2 should be satisfied. #### **Figure 85: OTF REFRESH Command Timing** The following conditions must be satisfied before the refresh rate can be changed. Otherwise, data retention cannot be guaranteed. - In the fixed 2x refresh rate mode or the OTF 1x/2x refresh mode, an even number of REF2x commands must be issued because the last change of the refresh rate mode with an MRS command before the refresh rate can be changed by another MRS command. - In the OTF1x/2x refresh rate mode, an even number of REF2x commands must be issued between any two REF1x commands. - In the fixed 4x refresh rate mode or the OTF 1x/4x refresh mode, a multiple-of-four number of REF4x commands must be issued because the last change of the refresh rate with an MRS command before the refresh rate can be changed by another MRS command. - In the OTF1x/4x refresh rate mode, a multiple-of-four number of REF4x commands must be issued between any two REF1x commands. There are no special restrictions for the fixed 1x refresh rate mode. Switching between fixed and OTF modes keeping the same rate is not regarded as a refresh rate change. ### **Usage with TCR Mode** If the temperature controlled refresh mode is enabled, only the normal mode (fixed 1x mode, MR3[8:6] = 000) is allowed. If any other refresh mode than the normal mode is selected, the temperature controlled refresh mode must be disabled. ## **Self Refresh Entry and Exit** The device can enter self refresh mode anytime in 1x, 2x, and 4x mode without any restriction on the number of REFRESH commands that have been issued during the mode before the self refresh entry. However, upon self refresh exit, extra REFRESH command(s) may be required, depending on the condition of the self refresh entry. The conditions and requirements for the extra REFRESH command(s) are defined as follows: • In the fixed 2x refresh rate mode or the enable-OTF 1x/2x refresh rate mode, it is recommended there be an even number of REF2x commands before entry into self refresh after the last self refresh exit, REF1x command, or MRS command that set the refresh mode. If this condition is met, no additional REFRESH commands are required upon self refresh exit. In the case that this condition is not met, either one extra REF1x command or two extra REF2x commands must be issued upon self refresh exit. These extra REFRESH commands are not counted toward the computation of the average refresh interval (<sup>t</sup>REFI). • In the fixed 4x refresh rate mode or the enable-OTF 1x/4x refresh rate mode, it is recommended there be a multiple-of-four number of REF4x commands before entry into self refresh after the last self refresh exit, REF1x command, or MRS command that set the refresh mode. If this condition is met, no additional refresh commands are required upon self refresh exit. When this condition is not met, either one extra REF1x command or four extra REF4x commands must be issued upon self refresh exit. These extra REFRESH commands are not counted toward the computation of the average refresh interval (tREFI). There are no special restrictions on the fixed 1x refresh rate mode. This section does not change the requirement regarding postponed REFRESH commands. The requirement for the additional REFRESH command(s) described above is independent of the requirement for the postponed REFRESH commands. ### **SELF REFRESH Operation** The SELF REFRESH command can be used to retain data in the device, even if the rest of the system is powered down. When in self refresh mode, the device retains data without external clocking. The device has a built-in timer to accommodate SELF REFRESH operation. The SELF REFRESH command is defined by having CS\_n, RAS\_n, CAS\_n, and CKE held LOW with WE\_n and ACT\_n HIGH at the rising edge of the clock. Before issuing the SELF REFRESH ENTRY command, the device must be idle with all banks in the precharge state and <sup>†</sup>RP satisfied. Idle state is defined as: All banks are closed (<sup>†</sup>RP, <sup>†</sup>DAL, and so on, satisfied), no data bursts are in progress, CKE is HIGH, and all timings from previous operations are satisfied (<sup>†</sup>MRD, <sup>†</sup>MOD, <sup>†</sup>RFC, <sup>†</sup>ZQinit, <sup>†</sup>ZQoper, <sup>†</sup>ZQCS, and so on). After the SELF REFRESH ENTRY command is registered, CKE must be held LOW to keep the device in self refresh mode. The DRAM automatically disables ODT termination, regardless of the ODT pin, when it enters self refresh mode and automatically enables ODT upon exiting self refresh. During normal operation (DLL\_on), the DLL is automatically disabled upon entering self refresh and is automatically enabled (including a DLL reset) upon exiting self refresh. When the device has entered self refresh mode, all of the external control signals, except CKE and RESET\_n, are "Don't Care." For proper SELF REFRESH operation, all power supply and reference pins ( $V_{DD}$ , $V_{DDQ}$ , $V_{SS}$ , $V_{SSQ}$ , $V_{PP}$ , and $V_{REFCA}$ ) must be at valid levels. The DRAM internal $V_{REFDQ}$ generator circuitry may remain on or be turned off depending on the MRx bit Y setting. If the internal $V_{REFDQ}$ circuit is on in self refresh, the first WRITE operation or first write-leveling activity may occur after <sup>t</sup>XS time after self refresh exit. If the DRAM internal $V_{REFDQ}$ circuitry is turned off in self refresh, it ensures that the $V_{REFDQ}$ generator circuitry is powered up and stable within the <sup>t</sup>XSDLL period when the DRAM exits the self refresh state. The first WRITE operation or first write-leveling activity may not occur earlier than <sup>t</sup>XSDLL after exiting self refresh. The device initiates a minimum of one REFRESH command internally within the <sup>t</sup>CKE period once it enters self refresh mode. The clock is internally disabled during a SELF REFRESH operation to save power. The minimum time that the device must remain in self refresh mode is <sup>t</sup>CKESR/ <sup>t</sup>CKESR\_PAR. The user may change the external clock frequency or halt the external clock <sup>t</sup>CKSRE/<sup>t</sup>CKSRE\_PAR after self refresh entry is registered; however, the clock must be restarted and <sup>t</sup>CKSRX must be stable before the device can exit SELF REFRESH operation. The procedure for exiting self refresh requires a sequence of events. First, the clock must be stable prior to CKE going back HIGH. Once a SELF REFRESH EXIT command (SRX, combination of CKE going HIGH and DESELECT on the command bus) is registered, the following timing delay must be satisfied: Commands that do not require locked DLL: - tXS = ACT, PRE, PREA, REF, SRE, and PDE. - tXS\_FAST = ZQCL, ZQCS, and MRS commands. For an MRS command, only DRAM CL, WR/RTP register, and DLL reset in MR0; R<sub>TT(NOM)</sub> register in MR1; the CWL and R<sub>TT(WR)</sub> registers in MR2; and gear-down mode register in MR3; WRITE and READ preamble registers in MR4; R<sub>TT(PARK)</sub> register in MR5; tCCD\_L/tDLLK and V<sub>REFDQ</sub> calibration value registers in MR6 may be accessed provided the DRAM is not in per-DRAM mode. Access to other DRAM mode registers must satisfy tXS timing. WRITE commands (WR, WRS4, WRS8, WRA, WRAS4, and WRAS8) that require synchronous ODT and dynamic ODT controlled by the WRITE command require a locked DLL. Commands that require locked DLL in the normal operating range: <sup>t</sup>XSDLL – RD, RDS4, RDS8, RDA, RDAS4, and RDAS8 (unlike DDR3, WR, WRS4, WRS8, WRA, WRAS4, and WRAS8 because synchronous ODT is required). Depending on the system environment and the amount of time spent in self refresh, ZO CALIBRATION commands may be required to compensate for the voltage and temperature drift described in the ZQ CALIBRATION Commands section. To issue ZQ CALIBRA-TION commands, applicable timing requirements must be satisfied (see the ZQ Calibration Timing figure). CKE must remain HIGH for the entire self refresh exit period tXSDLL for proper operation except for self refresh re-entry. Upon exit from self refresh, the device can be put back into self refresh mode or power-down mode after waiting at least <sup>t</sup>XS period and issuing one REFRESH command (refresh period of <sup>t</sup>RFC). The DESELECT command must be registered on each positive clock edge during the self refresh exit interval <sup>t</sup>XS. ODT must be turned off during <sup>t</sup>XSDLL. The use of self refresh mode introduces the possibility that an internally timed refresh event can be missed when CKE is raised for exit from self refresh mode. Upon exit from self refresh, the device requires a minimum of one extra REFRESH command before it is put back into self refresh mode. Figure 86: Self Refresh Entry/Exit Timing - 1. Only MRS (limited to those described in the SELF REFRESH Operation section), ZQCS, or ZQCL commands are allowed. - 2. Valid commands not requiring a locked DLL. - 3. Valid commands requiring a locked DLL. Figure 87: Self Refresh Entry/Exit Timing with CAL Mode Notes: - 1. <sup>t</sup>CAL = 3*n*CK, <sup>t</sup>CPDED = 4*n*CK, <sup>t</sup>CKSRE/<sup>t</sup>CKSRE\_PAR = 8*n*CK, <sup>t</sup>CKSRX = 8*n*CK, <sup>t</sup>XS\_FAST = <sup>t</sup>REFC4 (MIN) + 10ns. - 2. CS\_n = HIGH, ACT\_n = "Don't Care," RAS\_n/A16 = "Don't Care," CAS\_n/A15 = "Don't Care," WE\_n/A14 = "Don't Care." - 3. Only MRS (limited to those described in the SELF REFRESH Operations section), ZQCS, or ZQCL commands are allowed. ### **Self Refresh Abort** The exit timing from self refresh exit to the first valid command not requiring a locked DLL is <sup>t</sup>XS. The value of <sup>t</sup>XS is (<sup>t</sup>RFC + 10ns). This delay allows any refreshes started by the device time to complete. <sup>t</sup>RFC continues to grow with higher density devices, so <sup>t</sup>XS will grow as well. An MRS bit enables the self refresh abort mode. If the bit is disabled, the controller uses <sup>t</sup>XS timings (location MR4, bit 9). If the bit is enabled, the device aborts any ongoing refresh and does not increment the refresh counter. The controller can issue a valid command not requiring a locked DLL after a delay of <sup>t</sup>XS\_ABORT. Upon exit from self refresh, the device requires a minimum of one extra REFRESH command before it is put back into self refresh mode. This requirement remains the same irrespective of the setting of the MRS bit for self refresh abort. **Figure 88: Self Refresh Abort** Notes: - Only MRS (limited to those described in the SELF REFRESH Operation section), ZQCS, or ZQCL commands are allowed. - 2. Valid commands not requiring a locked DLL with self refresh abort mode enabled in the mode register. - 3. Valid commands requiring a locked DLL. ### **Self Refresh Exit with NOP Command** Exiting self refresh mode using the NO OPERATION command (NOP) is allowed under a specific system application. This special use of NOP allows for a common command/address bus between active DRAM devices and DRAM(s) in maximum power saving mode. Self refresh mode may exit with NOP commands provided: - The device entered self refresh mode with CA parity and CAL disabled. - tMPX S and tMPX LH are satisfied. - NOP commands are only issued during <sup>t</sup>MPX\_LH window. No other command is allowed during the <sup>t</sup>MPX\_LH window after an SELF REFRESH EXIT (SRX) command is issued. Figure 89: Self Refresh Exit with NOP Command ### **Power-Down Mode** Power-down is synchronously entered when CKE is registered LOW (along with a DESE-LECT command). CKE is not allowed to go LOW when the following operations are in progress: MRS command, MPR operations, ZQCAL operations, DLL locking, or READ/WRITE operations. CKE is allowed to go LOW while any other operations, such as ROW ACTIVATION, PRECHARGE or auto precharge, or REFRESH, are in progress, but the power-down $I_{\rm DD}$ specification will not be applied until those operations are complete. The timing diagrams that follow illustrate power-down entry and exit. For the fastest power-down exit timing, the DLL should be in a locked state when power-down is entered. If the DLL is not locked during power-down entry, the DLL must be reset after exiting power-down mode for proper READ operation and synchronous ODT operation. DRAM design provides all AC and DC timing and voltage specification as well as proper DLL operation with any CKE intensive operations as long as the controller complies with DRAM specifications. During power-down, if all banks are closed after any in-progress commands are completed, the device will be in precharge power-down mode; if any bank is open after in-progress commands are completed, the device will be in active power-down mode. Entering power-down deactivates the input and output buffers, excluding CK, CKE, and RESET\_n. In power-down mode, DRAM ODT input buffer deactivation is based on MRx bit Y. If it is configured to 0b, the ODT input buffer remains on and the ODT input signal must be at valid logic level. If it is configured to 1b, the ODT input buffer is deactivated and the DRAM ODT input signal may be floating and the device does not provide $R_{\rm TT(NOM)}$ termination. Note that the device continues to provide $R_{\rm TT(Park)}$ termination if it is enabled in the mode register MRa bit B. To protect internal delay on the CKE line to block the input signals, multiple DES commands are needed during the CKE switch off and on cycle(s); this timing period is defined as $^{\rm t}{\rm CPDED}$ . CKE LOW will result in deactivation of command and address receivers after $^{\rm t}{\rm CPDED}$ has expired. **Table 52: Power-Down Entry Definitions** | DRAM Status | DLL | Power-<br>Down Exit | Relevant Parameters | |-----------------------------------|-----|---------------------|---------------------------------------| | Active (a bank or more open) | On | Fast | <sup>t</sup> XP to any valid command. | | Precharged (all banks precharged) | On | Fast | <sup>t</sup> XP to any valid command. | The DLL is kept enabled during precharge power-down or active power-down. In power-down mode, CKE is LOW, RESET\_n is HIGH, and a stable clock signal must be maintained at the inputs of the device. ODT should be in a valid state, but all other input signals are "Don't Care." (If RESET\_n goes LOW during power-down, the device will be out of power-down mode and in the reset state.) CKE LOW must be maintained until ${}^{t}$ CKE has been satisfied. Power-down duration is limited by $9 \times {}^{t}$ REFI. The power-down state is synchronously exited when CKE is registered HIGH (along with DES command). CKE HIGH must be maintained until ${}^{t}$ CKE has been satisfied. The ODT input signal must be at a valid level when the device exits from power-down mode, independent of MRx bit Y if $R_{TT(NOM)}$ is enabled in the mode register. If $R_{TT(NOM)}$ is disabled, the ODT input signal may remain floating. A valid, executable command can be applied with power-down exit latency, <sup>t</sup>XP, after CKE goes HIGH. Power-down exit latency is defined in the AC Specifications table. Figure 90: Active Power-Down Entry and Exit Notes: - Valid commands at T0 are ACT, DES, or PRE with one bank remaining open after completion of the PRECHARGE command. - 2. ODT pin driven to a valid state; MR5[5] = 0 (normal setting). - 3. ODT pin driven to a valid state; MR5[5] = 1. Figure 91: Power-Down Entry After Read and Read with Auto Precharge Note: 1. DI n (or b) = data-in from column n (or b). Figure 92: Power-Down Entry After Write and Write with Auto Precharge Notes: 1. DI n (or b) = data-in from column n (or b). 2. Valid commands at T0 are ACT, DES, or PRE with one bank remaining open after completion of the PRECHARGE command. **Figure 93: Power-Down Entry After Write** Note: 1. DI n (or b) = data-in from column n (or b). Figure 94: Precharge Power-Down Entry and Exit Figure 95: REFRESH Command to Power-Down Entry **Figure 96: Active Command to Power-Down Entry** Figure 97: PRECHARGE/PRECHARGE ALL Command to Power-Down Entry Figure 98: MRS Command to Power-Down Entry ### **Power-Down Clarifications - Case 1** When CKE is registered LOW for power-down entry, <sup>1</sup>PD (MIN) must be satisfied before CKE can be registered HIGH for power-down exit. The minimum value of parameter <sup>1</sup>PD (MIN) is equal to the minimum value of parameter <sup>1</sup>CKE (MIN) as shown in the Timing Parameters by Speed Bin table. A detailed example of Case 1 follows. Figure 99: Power-Down Entry/Exit Clarifications - Case 1 ### **Power-Down Entry, Exit Timing with CAL** Command/Address latency is used and additional timing restrictions are required when entering power-down, as noted in the following figures. Figure 100: Active Power-Down Entry and Exit Timing with CAL ### Figure 101: REFRESH Command to Power-Down Entry with CAL ### **ODT Input Buffer Disable Mode for Power-Down** ODT input buffer disable mode, when enabled via MR5[5], will prevent the device from providing R<sub>TT(NOM)</sub> termination during power-down for additional power savings. The internal delay on the CKE path to disable the ODT buffer and block the sampled output must be accounted for; therefore, ODT must be continuously driven to a valid level, either LOW or HIGH, when entering power-down. However, after <sup>t</sup>CPDED (MIN) has been satisfied, the ODT signal may float. When ODT input buffer disable mode is enabled, $R_{TT(NOM)}$ termination corresponding to sampled ODT after CKE is first registered LOW (and <sup>t</sup>ANPD before that) may not be provided. <sup>t</sup>ANPD is equal to (WL - 1) and is counted backward from PDE, with CKE registered LOW. Figure 102: ODT Power-Down Entry with ODT Buffer Disable Mode Figure 103: ODT Power-Down Exit with ODT Buffer Disable Mode ### **CRC Write Data Feature** #### **CRC Write Data** The CRC write data feature takes the CRC generated data from the DRAM controller and compares it to the internally CRC generated data and determines whether the two match (no CRC error) or do not match (CRC error). **Figure 104: CRC Write Data Operation** ### **WRITE CRC DATA Operation** A DRAM controller generates a CRC checksum using a 72-bit CRC tree and forms the write data frames, as shown in the following CRC data mapping tables for the x4, x8, and x16 configurations. A x4 device has a CRC tree with 32 input data bits used, and the remaining upper 40 bits D[71:32] being 1s. A x8 device has a CRC tree with 64 input data bits used, and the remaining upper 8 bits dependant upon whether DM\_n/DBI\_n is used (1s are sent when not used). A x16 device has two identical CRC trees each, one for the lower byte and one for the upper byte, with 64 input data bits used by each, and the remaining upper 8 bits on each byte dependant upon whether DM\_n/DBI\_n is used (1s are sent when not used). For a x8 and x16 DRAMs, the DRAM memory controller must send 1s in transfer 9 location whether or not DM\_n/DBI\_n is used. The DRAM checks for an error in a received code word D[71:0] by comparing the received checksum against the computed checksum and reports errors using the ALERT\_n signal if there is a mismatch. The DRAM can write data to the DRAM core without waiting for the CRC check for full writes when DM is disabled. If bad data is written to the DRAM core, the DRAM memory controller will try to overwrite the bad data with good data; this means the DRAM controller is responsible for data coherency when DM is disabled. However, in the case where both CRC and DM are enabled via MRS (that is, persistent mode), the DRAM will not write bad data to the core when a CRC error is detected. ### **DBI\_n and CRC Both Enabled** The DRAM computes the CRC for received written data D[71:0]. Data is not inverted back based on DBI before it is used for computing CRC. The data is inverted back based on DBI before it is written to the DRAM core. ### **DM n and CRC Both Enabled** When both DM and write CRC are enabled in the DRAM mode register, the DRAM calculates CRC before sending the write data into the array. If there is a CRC error, the DRAM blocks the WRITE operation and discards the data. The *Nonconsecutive WRITE* (BL8/BC4-OTF) with 2<sup>t</sup>CK Preamble and Write CRC in Same or Different Bank Group and the WRITE (BL8/BC4-OTF/Fixed) with 1<sup>t</sup>CK Preamble and Write CRC in Same or Different BankGroup figures in the WRITE Operation section show timing differences when DM is enabled. ### DM\_n and DBI\_n Conflict During Writes with CRC Enabled Both write DBI\_n and DM\_n can not be enabled at the same time; read DBI\_n and DM\_n can be enabled at the same time. ### **CRC and Write Preamble Restrictions** When write CRC is enabled: - And 1<sup>t</sup>CK WRITE preamble mode is enabled, a <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L of 4 clocks is not allowed. - And 2<sup>t</sup>CK WRITE preamble mode is enabled, a <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L of 6 clocks is not allowed. ### **CRC Simultaneous Operation Restrictions** When write CRC is enabled, neither MPR writes nor per-DRAM mode is allowed. ### **CRC Polynomial** The CRC polynomial used by DDR4 is the ATM-8 HEC, $X^8 + X^2 + X^1 + 1$ . A combinatorial logic block implementation of this 8-bit CRC for 72 bits of data includes 272 two-input XOR gates contained in eight 6-XOR-gate-deep trees. The CRC polynomial and combinatorial logic used by DDR4 is the same as used on GDDR5. The error coverage from the DDR4 polynomial used is shown in the following table. **Table 53: CRC Error Detection Coverage** | Error Type | Detection Capability | |--------------------------|----------------------| | Random single-bit errors | 100% | | Random double-bit errors | 100% | #### **Table 53: CRC Error Detection Coverage (Continued)** | Error Type | Detection Capability | |-----------------------------------------------------------------------|----------------------| | Random odd count errors | 100% | | Random multibit UI vertical column error detection excluding DBI bits | 100% | ### **CRC Combinatorial Logic Equations** module CRC8\_D72; // polynomial: (0 1 2 8) // data width: 72 // convention: the first serial data bit is D[71] //initial condition all 0 implied // "^" = XOR function [7:0] nextCRC8\_D72; input [71:0] Data; input [71:0] D; reg [7:0] CRC; begin D = Data; #### CRC[0] = $D[69]^{D}[68]^{D}[67]^{D}[66]^{D}[64]^{D}[63]^{D}[60]^{D}[56]^{D}[54]^{D}[53]^{D}[52]^{D}[50]^{D}[49]^{D}[48]^{D}[43]^{D}[40]^{D}[39]^{D}[35]^{D}[34]^{D}[31]^{D}[30]^{D}[28]^{D}[23]^{D}[21]^{D}[9]^{D}[18]^{D}[16]^{D}[14]^{D}[12]^{D}[8]^{D}[7]^{D}[6]^{D}[0];$ #### CRC[1] = #### CRC[2] = $\label{eq:def:D0} D[71]^D[69]^D[68]^D[63]^D[62]^D[61]^D[60]^D[58]^D[57]^D[54]^D[50]^D[48]^D[47]^D[46]^D[44]^D[43]^D[42]^D[39]^D[37]^D[34]^D[33]^D[29]^D[28]^D[25]^D[24]^D[22]^D[17]^D[15]^D[13]^D[12]^D[10]^D[8]^D[6]^D[2]^D[1]^D[0];$ #### CRC[3] = $\label{eq:def:D0} D[70]^D[69]^D[64]^D[63]^D[62]^D[61]^D[59]^D[58]^D[55]^D[51]^D[49]^D[48]^D[47]^D[45]^D[44]^D[43]^D[38]^D[35]^D[34]^D[30]^D[29]^D[26]^D[25]^D[23]^D[18]^D[16]^D[14]^D[13]^D[11]^D[9]^D[7]^D[3]^D[2]^D[1];$ #### CRC[4] = #### CRC[5] = $D[71]^{D}[66]^{D}[65]^{D}[64]^{D}[63]^{D}[61]^{D}[60]^{D}[57]^{D}[53]^{D}[51]^{D}[50]^{D}[49]^{D}[47]^{D}[46]^{D}[45]^{D}[42]^{D}[40]^{D}[37]^{D}[36]^{D}[32]^{D}[31]^{D}[28]^{D}[27]^{D}[25]^{D}[20]^{D}[18]^{D}[16]^{D}[15]^{D}[13]^{D}[11]^{D}[9]^{D}[5]^{D}[4]^{D}[3];$ #### CRC[6] = #### CRC[7] = $\label{eq:def:Delta} D[68]^D[65]^D[65]^D[63]^D[62]^D[59]^D[55]^D[53]^D[52]^D[51]^D[49]^D[48]^D[47]^D[44]^D[42]^D[39]^D[38]^D[34]^D[33]^D[30]^D[29]^D[27]^D[22]^D[20]^D[18]^D[17]^D[15]^D[13]^D[11]^D[6]^D[6]^D[5];$ nextCRC8 D72 = CRC; ### **Burst Ordering for BL8** DDR4 supports fixed WRITE burst ordering [A2:A1:A0 = 0:0:0] when write CRC is enabled in BL8 (fixed). ### **CRC Data Bit Mapping** Table 54: CRC Data Mapping for x4 Devices, BL8 | Func- | Transfer | | | | | | | | | | | | |-------|----------|-----|-----|-----|-----|-----|-----|-----|------|------|--|--| | tion | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | DQ0 | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | CRC0 | CRC4 | | | | DQ1 | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | CRC1 | CRC5 | | | | DQ2 | D16 | D17 | D18 | D19 | D20 | D21 | D22 | D23 | CRC2 | CRC6 | | | | DQ3 | D24 | D25 | D26 | D27 | D28 | D29 | D30 | D31 | CRC3 | CRC7 | | | Table 55: CRC Data Mapping for x8 Devices, BL8 | Func- | | | | | Tran | sfer | | | | | |----------------|-----|-----|-----|-----|------|------|-----|-----|------|---| | tion | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | DQ0 | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | CRC0 | 1 | | DQ1 | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | CRC1 | 1 | | DQ2 | D16 | D17 | D18 | D19 | D20 | D21 | D22 | D23 | CRC2 | 1 | | DQ3 | D24 | D25 | D26 | D27 | D28 | D29 | D30 | D31 | CRC3 | 1 | | DQ4 | D32 | D33 | D34 | D35 | D36 | D37 | D38 | D39 | CRC4 | 1 | | DQ5 | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | CRC5 | 1 | | DQ6 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | CRC6 | 1 | | DQ7 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | CRC7 | 1 | | DM_n/<br>DBI_n | D64 | D65 | D66 | D67 | D68 | D69 | D70 | D71 | 1 | 1 | A x16 device is treated as two x8 devices; a x16 device will have two identical CRC trees implemented. CRC[7:0] covers data bits D[71:0], and CRC[15:8] covers data bits D[143:72]. Table 56: CRC Data Mapping for x16 Devices, BL8 | Func- | | | | | Tran | sfer | | | | | |------------------|------|------|------|------|------|------|------|------|-------|---| | tion | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | DQ0 | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | CRC0 | 1 | | DQ1 | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | CRC1 | 1 | | DQ2 | D16 | D17 | D18 | D19 | D20 | D21 | D22 | D23 | CRC2 | 1 | | DQ3 | D24 | D25 | D26 | D27 | D28 | D29 | D30 | D31 | CRC3 | 1 | | DQ4 | D32 | D33 | D34 | D35 | D36 | D37 | D38 | D39 | CRC4 | 1 | | DQ5 | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | CRC5 | 1 | | DQ6 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | CRC6 | 1 | | DQ7 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | CRC7 | 1 | | LDM_n/ | D64 | D65 | D66 | D67 | D68 | D69 | D70 | D71 | 1 | 1 | | LDBI_n | | | | | | | | | | | | DQ8 | D72 | D73 | D74 | D75 | D76 | D77 | D78 | D79 | CRC8 | 1 | | DQ9 | D80 | D81 | D82 | D83 | D84 | D85 | D86 | D87 | CRC9 | 1 | | DQ10 | D88 | D89 | D90 | D91 | D92 | D93 | D94 | D95 | CRC10 | 1 | | DQ11 | D96 | D97 | D98 | D99 | D100 | D101 | D102 | D103 | CRC11 | 1 | | DQ12 | D104 | D105 | D106 | D107 | D108 | D109 | D110 | D111 | CRC12 | 1 | | DQ13 | D112 | D113 | D114 | D115 | D116 | D117 | D118 | D119 | CRC13 | 1 | | DQ14 | D120 | D121 | D122 | D123 | D124 | D125 | D126 | D127 | CRC14 | 1 | | DQ15 | D128 | D129 | D130 | D131 | D132 | D133 | D134 | D135 | CRC15 | 1 | | UDM_n/<br>UDBI_n | D136 | D137 | D138 | D139 | D140 | D141 | D142 | D143 | 1 | 1 | ### **CRC Enabled With BC4** If CRC and BC4 are both enabled, then address bit A2 is used to transfer critical data first for BC4 writes. ### **CRC with BC4 Data Bit Mapping** For a x4 device, the CRC tree inputs are 16 data bits, and the inputs for the remaining bits are 1. When A2 = 1, data bits D[7:4] are used as inputs for D[3:0], D[15:12] are used as inputs to D[11:8], and so forth, for the CRC tree. Table 57: CRC Data Mapping for x4 Devices, BC4 | | Transfer | | | | | | | | | | | |----------|----------|-----|-----|-----|---|---|---|---|------|------|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | A2 = 0 | | | | | | | | | | | | | DQ0 | D0 | D1 | D2 | D3 | 1 | 1 | 1 | 1 | CRC0 | CRC4 | | | DQ1 | D8 | D9 | D10 | D11 | 1 | 1 | 1 | 1 | CRC1 | CRC5 | | | DQ2 | D16 | D17 | D18 | D19 | 1 | 1 | 1 | 1 | CRC2 | CRC6 | | Table 57: CRC Data Mapping for x4 Devices, BC4 (Continued) | | Transfer | | | | | | | | | | | |----------|----------|-----|-----|-----|-------|---|---|---|------|------|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | DQ3 | D24 | D25 | D26 | D27 | 1 | 1 | 1 | 1 | CRC3 | CRC7 | | | | | | | A | 2 = 1 | | | | | | | | DQ0 | D4 | D5 | D6 | D7 | 1 | 1 | 1 | 1 | CRC0 | CRC4 | | | DQ1 | D12 | D13 | D14 | D15 | 1 | 1 | 1 | 1 | CRC1 | CRC5 | | | DQ2 | D20 | D21 | D22 | D23 | 1 | 1 | 1 | 1 | CRC2 | CRC6 | | | DQ3 | D28 | D29 | D30 | D31 | 1 | 1 | 1 | 1 | CRC3 | CRC7 | | For a x8 device, the CRC tree inputs are 36 data bits. When A2 = 0, the input bits D[67:64]) are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[67:64]) are 1. When A2 = 1, data bits D[7:4] are used as inputs for D[3:0], D[15:12] are used as inputs to D[11:8], and so forth, for the CRC tree. The input bits D[71:68]) are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[71:68]) are 1. Table 58: CRC Data Mapping for x8 Devices, BC4 | | | | | | Tran | sfer | | | | | |------------|-----|-----|-----|-----|-------|------|---|---|------|---| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | | | А | 2 = 0 | | | | | | | DQ0 | D0 | D1 | D2 | D3 | 1 | 1 | 1 | 1 | CRC0 | 1 | | DQ1 | D8 | D9 | D10 | D11 | 1 | 1 | 1 | 1 | CRC1 | 1 | | DQ2 | D16 | D17 | D18 | D19 | 1 | 1 | 1 | 1 | CRC2 | 1 | | DQ3 | D24 | D25 | D26 | D27 | 1 | 1 | 1 | 1 | CRC3 | 1 | | DQ4 | D32 | D33 | D34 | D35 | 1 | 1 | 1 | 1 | CRC4 | 1 | | DQ5 | D40 | D41 | D42 | D43 | 1 | 1 | 1 | 1 | CRC5 | 1 | | DQ6 | D48 | D49 | D50 | D51 | 1 | 1 | 1 | 1 | CRC6 | 1 | | DQ7 | D56 | D57 | D58 | D59 | 1 | 1 | 1 | 1 | CRC7 | 1 | | DM_n/DBI_n | D64 | D65 | D66 | D67 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | А | 2 = 1 | | | | | | | DQ0 | D4 | D5 | D6 | D7 | 1 | 1 | 1 | 1 | CRC0 | 1 | | DQ1 | D12 | D13 | D14 | D15 | 1 | 1 | 1 | 1 | CRC1 | 1 | | DQ2 | D20 | D21 | D22 | D23 | 1 | 1 | 1 | 1 | CRC2 | 1 | | DQ3 | D28 | D29 | D30 | D31 | 1 | 1 | 1 | 1 | CRC3 | 1 | | DQ4 | D36 | D37 | D38 | D39 | 1 | 1 | 1 | 1 | CRC4 | 1 | | DQ5 | D44 | D45 | D46 | D47 | 1 | 1 | 1 | 1 | CRC5 | 1 | | DQ6 | D52 | D53 | D54 | D55 | 1 | 1 | 1 | 1 | CRC6 | 1 | | DQ7 | D60 | D61 | D62 | D63 | 1 | 1 | 1 | 1 | CRC7 | 1 | | DM_n/DBI_n | D68 | D69 | D70 | D71 | 1 | 1 | 1 | 1 | 1 | 1 | There are two identical CRC trees for x16 devices, each have CRC tree inputs of 36 bits. When A2 = 0, input bits D[67:64] are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[67:64] are 1s. The input bits D[139:136] are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[139:136] are 1s. When A2 = 1, data bits D[7:4] are used as inputs for D[3:0], D[15:12] are used as inputs for D[11:8], and so forth, for the CRC tree. Input bits D[71:68] are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[71:68] are 1s. The input bits D[143:140] are used if DBI\_n or DM\_n functions are enabled; if DBI\_n and DM\_n are disabled, then D[143:140] are 1s. Table 59: CRC Data Mapping for x16 Devices, BC4 | | | | | | Tran | sfer | | | | | |--------------|------|------|------|------|-------|------|---|---|-------|---| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | | | А | 2 = 0 | | | | | | | DQ0 | D0 | D1 | D2 | D3 | 1 | 1 | 1 | 1 | CRC0 | 1 | | DQ1 | D8 | D9 | D10 | D11 | 1 | 1 | 1 | 1 | CRC1 | 1 | | DQ2 | D16 | D17 | D18 | D19 | 1 | 1 | 1 | 1 | CRC2 | 1 | | DQ3 | D24 | D25 | D26 | D27 | 1 | 1 | 1 | 1 | CRC3 | 1 | | DQ4 | D32 | D33 | D34 | D35 | 1 | 1 | 1 | 1 | CRC4 | 1 | | DQ5 | D40 | D41 | D42 | D43 | 1 | 1 | 1 | 1 | CRC5 | 1 | | DQ6 | D48 | D49 | D50 | D51 | 1 | 1 | 1 | 1 | CRC6 | 1 | | DQ7 | D56 | D57 | D58 | D59 | 1 | 1 | 1 | 1 | CRC7 | 1 | | LDM_n/LDBI_n | D64 | D65 | D66 | D67 | 1 | 1 | 1 | 1 | 1 | 1 | | DQ8 | D72 | D73 | D74 | D75 | 1 | 1 | 1 | 1 | CRC8 | 1 | | DQ9 | D80 | D81 | D82 | D83 | 1 | 1 | 1 | 1 | CRC9 | 1 | | DQ10 | D88 | D89 | D90 | D91 | 1 | 1 | 1 | 1 | CRC10 | 1 | | DQ11 | D96 | D97 | D98 | D99 | 1 | 1 | 1 | 1 | CRC11 | 1 | | DQ12 | D104 | D105 | D106 | D107 | 1 | 1 | 1 | 1 | CRC12 | 1 | | DQ13 | D112 | D113 | D114 | D115 | 1 | 1 | 1 | 1 | CRC13 | 1 | | DQ14 | D120 | D121 | D122 | D123 | 1 | 1 | 1 | 1 | CRC14 | 1 | | DQ15 | D128 | D129 | D130 | D131 | 1 | 1 | 1 | 1 | CRC15 | 1 | | UDM_n/UDBI_n | D136 | D137 | D138 | D139 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | А | 2 = 1 | • | | | | | | DQ0 | D4 | D5 | D6 | D7 | 1 | 1 | 1 | 1 | CRC0 | 1 | | DQ1 | D12 | D13 | D14 | D15 | 1 | 1 | 1 | 1 | CRC1 | 1 | | DQ2 | D20 | D21 | D22 | D23 | 1 | 1 | 1 | 1 | CRC2 | 1 | | DQ3 | D28 | D29 | D30 | D31 | 1 | 1 | 1 | 1 | CRC3 | 1 | | DQ4 | D36 | D37 | D38 | D39 | 1 | 1 | 1 | 1 | CRC4 | 1 | | DQ5 | D44 | D45 | D46 | D47 | 1 | 1 | 1 | 1 | CRC5 | 1 | | DQ6 | D52 | D53 | D54 | D55 | 1 | 1 | 1 | 1 | CRC6 | 1 | | DQ7 | D60 | D61 | D62 | D63 | 1 | 1 | 1 | 1 | CRC7 | 1 | | LDM_n/LDBI_n | D68 | D69 | D70 | D71 | 1 | 1 | 1 | 1 | 1 | 1 | #### **Table 59: CRC Data Mapping for x16 Devices, BC4 (Continued)** | | | Transfer | | | | | | | | | | | | |--------------|------|----------|------|------|---|---|---|---|-------|---|--|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | | DQ8 | D76 | D77 | D78 | D79 | 1 | 1 | 1 | 1 | CRC8 | 1 | | | | | DQ9 | D84 | D85 | D86 | D87 | 1 | 1 | 1 | 1 | CRC9 | 1 | | | | | DQ10 | D92 | D93 | D94 | D95 | 1 | 1 | 1 | 1 | CRC10 | 1 | | | | | DQ11 | D100 | D101 | D102 | D103 | 1 | 1 | 1 | 1 | CRC11 | 1 | | | | | DQ12 | D108 | D109 | D110 | D111 | 1 | 1 | 1 | 1 | CRC12 | 1 | | | | | DQ13 | D116 | D117 | D118 | D119 | 1 | 1 | 1 | 1 | CRC13 | 1 | | | | | DQ14 | D124 | D125 | D126 | D127 | 1 | 1 | 1 | 1 | CRC14 | 1 | | | | | DQ15 | D132 | D133 | D134 | D135 | 1 | 1 | 1 | 1 | CRC15 | 1 | | | | | UDM_n/UDBI_n | D140 | D141 | D142 | D143 | 1 | 1 | 1 | 1 | 1 | 1 | | | | ### CRC Equations for x8 Device in BC4 Mode with A2 = 0 and A2 = 1 The following example is of a CRC tree when x8 is used in BC4 mode (x4 and x16 CRC trees have similar differences). #### CRC[0], A2=0 = $1^1 D[67] D[66] D[64] 1^1 D[56] 1^1 D[50] D[49] D[48] 1^1 D[43] D[40] 1^1 D[35] D[34] 1^1 1^1 D[19] D[18] D[16] 1^1 D[8] 1^1 D[9] ;$ #### CRC[0], A2=1 = $1^1 D[71] D[70] D[68]^1^1 D[60]^1^1^1 D[54] D[53]^D[52]^1^D[47]^D[44]^1^D[39]^D[38]^1^1^1^1^1^D[23]^D[22]^D[20]^1^1^D[12]^1^1^D[4] ;$ #### CRC[1], A2=0 = $1^{D}[66]^{D}[65]^{1}^{1}^{1}^{D}[57]^{D}[56]^{1}^{1}^{D}[51]^{D}[48]^{1}^{1}^{1}^{D}[43]^{D}[41]^{1}^{1}^{D}[34]^{D}[32]^{1}^{1}^{D}[24]^{1}^{1}^{1}^{1}^{D}[18]^{D}[17]^{D}[16]^{1}^{1}^{1}^{1}^{D}[9]^{1}^{D}[0];$ #### CRC[1], A2=1 = 1^D[70]^D[69]^1^1^1^D[61]^D[60]^1^1^D[55]^D[52]^1^1^1^D[47]^D[45]^1^1^D[38]^D[36]^1^1^1^D[28]^1^1^1^D[22]^D[21]^D[20]^1^1^1^1^D[13]^1^D[5]^D[4]; #### CRC[2], A2=0 = $1^1^1^1^1^1^1^0[58]^D[57]^1^D[50]^D[48]^1^1^1^D[43]^D[42]^1^1^D[34]^D[33]^1^1^D[25]^D[24]^1^D[17]^1^1^1^D[10]^D[8]^1^D[2]^D[1]^D[0];$ #### CRC[2], A2=1 = 1^1^1^1^1^1^1^D[62]^D[61]^1^D[54]^D[52]^1^1^1^D[47]^D[46]^1^1^D[38]^D[37]^1 ^1^D[29]^D[28]^1^D[21]^1^1^1^D[14]^D12]^1^D[6]^D[5]^D[4]; #### CRC[3], A2=0 = $1^1 D[64]^1^1^1D[59]^D[58]^1^D[51]^D[49]^D[48]^1^1^1^D[43]^D[40]^1^D[35]^D[34]^1^1^D[26]^D[25]^1^D[18]^D[16]^1^1^D[11]^D[9]^1^D[3]^D[2]^D[1];$ #### CRC[3], A2=1 = $1^1 D[68]^1^1^1D[63]^D[62]^1^D[55]^D[53]^D[52]^1^1^1^D[47]^D[44]^1^D[39]^D[38]^1^1^D[30]^D[29]^1^D[22]^D[20]^1^1^D[15]^D[13]^1^D[7]^D[6]^D[5];$ #### CRC[4], A2=0 = $1^1 D[65]^D[64]^1^1^1D[59]^D[56]^1^D[50]^D[49]^D[48]^1^1^1^D[41]^1^1^D[35]^1^1^D[27]^D[26]^D[24]^D[19]^D[17]^1^1^1^D[10]^D[8]^1^D[3]^D[2];$ #### CRC[4], A2=1 = 1^1^D[69]^D[68]^1^1^1^D[63]^D[60]^1^D[54]^D[53]^D[52]^1^1^1^D[45]^1^1^D[39]^1^1^D[31]^D[30]^D[28]^D[23]^D[21]^1^1^1^D[14]^D[12]^1^D[7]^D[6]; #### CRC[5], A2=0 = $1^{D[66]}^{D[65]}^{D[64]}^{1^{1}}^{1^{0}}^{D[57]}^{1^{0}}^{D[51]}^{D[50]}^{D[49]}^{1^{1}}^{1^{0}}^{D[42]}^{D[40]}^{1^{1}}^{D[32]}^{1^{1}}^{D[27]}^{D[25]}^{1^{0}}^{D[18]}^{D[16]}^{1^{1}}^{D[11]}^{D[9]}^{1^{1}}^{D[9]}^{D[32]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[40]}^{D[4$ #### CRC[5], A2=1 = $1^{D}[70]^{D}[69]^{D}[68]^{1}^{1}^{1}^{D}[61]^{1}^{D}[55]^{D}[54]^{D}[53]^{1}^{1}^{1}^{D}[46]^{D}[44]^{1}^{D}[56]^{1}^{D}[31]^{D}[29]^{1}^{D}[22]^{D}[20]^{1}^{D}[15]^{D}[13]^{1}^{D}[7];$ #### CRC[6], A2=0 = $D[67]^{D}[66]^{D}[65]^{D}[64]^{1}^{1}^{D}[58]^{1}^{1}^{D}[51]^{D}[50]^{D}[48]^{1}^{1}^{D}[43]^{D}[41]^{1}^{1}^{D}[33]^{D}[32]^{1}^{1}^{D}[26]^{1}^{D}[19]^{D}[17]^{D}[16]^{1}^{1}^{D}[10]^{1}^{1};$ #### CRC[6], A2=1 = $D[71]^{D}[70]^{D}[69]^{D}[68]^{1}^{1}^{D}[62]^{1}^{1}^{D}[55]^{D}[54]^{D}[52]^{1}^{1}^{D}[47]^{D}[45]^{1}^{1}^{D}[37]^{D}[36]^{1}^{1}^{D}[30]^{1}^{D}[23]^{D}[21]^{D}[20]^{1}^{1}^{D}[41]^{1}^{1};$ #### CRC[7], A2=0 = $1^{D}[67]^{D}[66]^{D}[65]^{1}^{1}^{D}[59]^{1}^{1}^{1}^{D}[51]^{D}[49]^{D}[48]^{1}^{1}^{D}[42]^{1}^{1}^{D}[34]^{D}[33]^{1}^{D}[27]^{1}^{1}^{D}[18]^{D}[17]^{1}^{D}[11]^{1}^{1};$ #### CRC[7], A2=1 = $1^{D}[71]^{D}[70]^{D}[69]^{1}^{1}^{D}[63]^{1}^{1}^{D}[55]^{D}[53]^{D}[52]^{1}^{1}^{D}[46]^{1}^{D}[38]^{D}[57]^{1}^{D}[31]^{1}^{D}[22]^{D}[21]^{1}^{1}^{D}[15]^{1}^{1};$ ### **CRC Error Handling** The CRC error mechanism shares the same ALERT\_n signal as CA parity for reporting write errors to the DRAM. The controller has two ways to distinguish between CRC errors and CA parity errors: 1) Read DRAM mode/MPR registers, and 2) Measure time ALERT\_n is LOW. To speed up recovery for CRC errors, CRC errors are only sent back as a "short" pulse; the maximum pulse width is roughly ten clocks (unlike CA parity where ALERT\_n is LOW longer than 45 clocks). The ALERT\_n LOW could be longer than the maximum limit at the controller if there are multiple CRC errors as the ALERT\_n signals are connected by a daisy chain bus. The latency to ALERT\_n signal is defined as $^{t}$ CRC\_ALERT in the following figure. The DRAM will set the error status bit located at MR5[3] to a 1 upon detecting a CRC error, which will subsequently set the CRC error status flag in the MPR error log HIGH (MPR Page1, MPR3[7]). The CRC error status bit (and CRC error status flag) remains set at 1 until the DRAM controller clears the CRC error status bit using an MRS command to set MR5[3] to a 0. The DRAM controller, upon seeing an error as a pulse width, will retry the write transactions. The controller should consider the worst-case delay for ALERT\_n (during initialization) and backup the transactions accordingly. The DRAM controller may also be made more intelligent and correlate the write CRC error to a specific rank or a transaction. #### **Figure 105: CRC Error Reporting** Notes - 1. D[71:1] CRC computed by DRAM did not match CRC[7:0] at T5 and started error generating process at T6. - 2. CRC ALERT\_PW is specified from the point where the DRAM starts to drive the signal LOW to the point where the DRAM driver releases and the controller starts to pull the signal up. - 3. Timing diagram applies to x4, x8, and x16 devices. 4Gb: x4, x8, x16 DDR4 SDRAM CRC Write Data Feature ### **CRC Write Data Flow Diagram** ### **Figure 106: CA Parity Flow Diagram** ### **Data Bus Inversion** The DATA BUS INVERSION (DBI) function is supported only for x8 and x16 configurations (it is not supported on x4 devices). DBI opportunistically inverts data bits, and in conjunction with the DBI\_n I/O, less than half of the DQs will switch LOW for a given DOS strobe edge. The DBI function shares a common pin with the DATA MASK (DM) and TDQS functions. The DBI function applies to either or both READ and WRITE operations: Write DBI cannot be enabled at the same time the DM function is enabled, and DBI is not allowed during MPR READ operation. Valid configurations for TDQS, DM, and DBI functions are shown below. **Table 60: DBI vs. DM vs. TDQS Function Matrix** | Read DBI | Write DBI | Data Mask (DM) | TDQS (x8 only) | |-------------------------------------|----------------------------|----------------------------|----------------------------| | Enabled (or Disabled) MR5[12]=1 (or | Disabled<br>MR5[11] = 0 | Disabled<br>MR5[10] = 0 | Disabled<br>MR1[11] = 0 | | MR5[12] = 0) | <b>Enabled</b> MR5[11] = 1 | Disabled<br>MR5[10] = 0 | Disabled<br>MR1[11] = 0 | | | Disabled<br>MR5[11] = 0 | <b>Enabled</b> MR5[10] = 1 | Disabled<br>MR1[11] = 0 | | Disabled<br>MR5[12] = 0 | Disabled<br>MR5[11] = 0 | Disabled<br>MR5[10] = 0 | <b>Enabled</b> MR1[11] = 1 | ### **DBI During a WRITE Operation** If DBI\_n is sampled LOW on a given byte lane during a WRITE operation, the DRAM inverts write data received on the DQ inputs prior to writing the internal memory array. If DBI in is sampled HIGH on a given byte lane, the DRAM leaves the data received on the DQ inputs noninverted. The write DQ frame format is shown below for x8 and x16 configurations (the x4 configuration does not support the DBI function). **Table 61: DBI Write, DQ Frame Format (x8)** | | | Transfer | | | | | | | | | |------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | DQ[7:0] | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | | | | DM_n or<br>DBI_n | DM0 or<br>DBI0 | DM1 or<br>DBI1 | DM2 or<br>DBI2 | DM3 or<br>DBI3 | DM4 or<br>DBI4 | DM5 or<br>DBI5 | DM6 or<br>DBI6 | DM7 or<br>DBI7 | | | **Table 62: DBI Write, DQ Frame Format (x16)** | | | Transfer, Lower (L) and Upper(U) | | | | | | | | | |----------|---------|----------------------------------|---------|---------|---------|---------|---------|---------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | DQ[7:0] | LByte 0 | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 | | | | LDM_n or | LDM0 or | LDM1 or | LDM2 or | LDM3 or | LDM4 or | LDM5 or | LDM6 or | LDM7 or | | | | LDBI_n | LDBI0 | LDBI1 | LDBI2 | LDBI3 | LDBI4 | LDBI5 | LDBI6 | LDBI7 | | | | DQ[15:8] | UByte 0 | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 | | | **Table 62: DBI Write, DQ Frame Format (x16) (Continued)** | | | Transfer, Lower (L) and Upper(U) | | | | | | | | | |--------------------|------------------|----------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | UDM_n or<br>UDBI_n | UDM0 or<br>UDBI0 | UDM1 or<br>UDBI1 | UDM2 or<br>UDBI2 | UDM3 or<br>UDBI3 | UDM4 or<br>UDBI4 | UDM5 or<br>UDBI5 | UDM6 or<br>UDBI6 | UDM7 or<br>UDBI7 | | | ### **DBI During a READ Operation** If the number of 0 data bits within a given byte lane is greater than four during a READ operation, the DRAM inverts read data on its DQ outputs and drives the DBI\_n pin LOW; otherwise, the DRAM does not invert the read data and drives the DBI\_n pin HIGH. The read DQ frame format is shown below for x8 and x16 configurations (the x4 configuration does not support the DBI function). **Table 63: DBI Read, DQ Frame Format (x8)** | | | Transfer Byte | | | | | | | | | |----------|--------|---------------|--------|--------|--------|--------|--------|--------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | DQ[7:0] | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | | | | DBI_n | DBI0 | DBI1 | DBI2 | DBI3 | DBI4 | DBI5 | DBI6 | DBI7 | | | **Table 64: DBI Read, DQ Frame Format (x16)** | | | Transfer Byte, Lower (L) and Upper(U) | | | | | | | | | |----------|---------|---------------------------------------|---------|---------|---------|---------|---------|---------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | DQ[7:0] | LByte 0 | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 | | | | LDBI_n | LDBI0 | LDBI1 | LDBI2 | LDBI3 | LDBI4 | LDBI5 | LDBI6 | LDBI7 | | | | DQ[15:8] | UByte 0 | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 | | | | UDBI_n | UDBI0 | UDBI1 | UDBI2 | UDBI3 | UDBI4 | UDBI5 | UDBI6 | UDBI7 | | | ### **Data Mask** The DATA MASK (DM) function, also described as PARTIAL WRITE, is supported only for x8 and x16 configurations (it is not supported on x4 devices). The DM function shares a common pin with the DBI\_n and TDQS functions. The DM function applies only to WRITE operations and cannot be enabled at the same time the WRITE DBI function is enabled. The valid configurations for the TDQS, DM, and DBI functions are shown here. Table 65: DM vs. TDQS vs. DBI Function Matrix | Data Mask (DM) | TDQS (x8 only) | Write DBI | Read DBI | |----------------------------|----------------------------|-------------------------------|-----------------------------------------------------------------| | <b>Enabled</b> MR5[10] = 1 | Disabled<br>MR1[11] = 0 | Disabled<br>MR5[11] = 0 | Enabled or Disabled MR5[12] = 1 or | | Disabled<br>MR5[10] = 0 | <b>Enabled</b> MR1[11] = 1 | Disabled<br>MR5[11] = 0 | MR5[12] = 0 Disabled MR5[12] = 0 | | | Disabled<br>MR1[11] = 0 | <b>Enabled</b><br>MR5[11] = 1 | <b>Enabled</b> or Disabled MR5[12] = 1 or MR5[12] = 0 | | | Disabled<br>MR1[11] = 0 | Disabled<br>MR5[11] = 0 | <b>Enabled</b> (or Disabled)<br>MR5[12] = 1 (or<br>MR5[12] = 0) | When enabled, the DM function applies during a WRITE operation. If DM\_n is sampled LOW on a given byte lane, the DRAM masks the write data received on the DQ inputs. If DM\_n is sampled HIGH on a given byte lane, the DRAM does not mask the data and writes this data into the DRAM core. The DQ frame format for x8 and x16 configurations is shown below. If both CRC write and DM are enabled (via MRS), the CRC will be checked and valid prior to the DRAM writing data into the DRAM core. If a CRC error occurs while the DM feature is enabled, CRC write persistent mode will be enabled and data will not be written into the DRAM core. In the case of CRC write enabled and DM disabled (via MRS), that is, CRC write nonpersistent mode, data is written to the DRAM core even if a CRC error occurs. **Table 66: Data Mask, DQ Frame Format (x8)** | | Transfer | | | | | | | | |----------|----------|--------|--------|--------|--------|--------|--------|--------| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | DQ[7:0] | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | | DM_n or | DM0 or | DM1 or | DM2 or | DM3 or | DM4 or | DM5 or | DM6 or | DM7 or | | DBI_n | DBI0 | DBI1 | DBI2 | DBI3 | DBI4 | DBI5 | DBI6 | DBI7 | Table 67: Data Mask, DQ Frame Format (x16) | | | Transfer, Lower (L) and Upper (U) | | | | | | | | |----------|---------|-----------------------------------|---------|---------|---------|---------|---------|---------|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | DQ[7:0] | LByte 0 | LByte 1 | LByte 2 | LByte 3 | LByte 4 | LByte 5 | LByte 6 | LByte 7 | | ### **Table 67: Data Mask, DQ Frame Format (x16) (Continued)** | | | Transfer, Lower (L) and Upper (U) | | | | | | | | | |--------------------|------------------|-----------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--| | Function | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | LDM_n or<br>LDBI_n | LDM0 or<br>LDBI0 | LDM1 or<br>LDBI1 | LDM2 or<br>LDBI2 | LDM3 or<br>LDBI3 | LDM4 or<br>LDBI4 | LDM5 or<br>LDBI5 | LDM6 or<br>LDBI6 | LDM7 or<br>LDBI7 | | | | DQ[15:8] | UByte 0 | UByte 1 | UByte 2 | UByte 3 | UByte 4 | UByte 5 | UByte 6 | UByte 7 | | | | UDM_n or<br>UDBI_n | UDM0 or<br>UDBI0 | UDM1 or<br>UDBI1 | UDM2 or<br>UDBI2 | UDM3 or<br>UDBI3 | UDM4 or<br>UDBI4 | UDM5 or<br>UDBI5 | UDM6 or<br>UDBI6 | UDM7 or<br>UDBI7 | | | ### **Programmable Preamble Modes and DQS Postambles** The device supports programmable WRITE and READ preamble modes, either the normal 1<sup>t</sup>CK preamble mode or special 2<sup>t</sup>CK preamble mode. The 2<sup>t</sup>CK preamble mode places special timing constraints on many operational features as well as being supported for data rates of DDR4-2400 and faster. The WRITE preamble 1<sup>t</sup>CK or 2<sup>t</sup>CK mode can be selected independently from READ preamble 1<sup>t</sup>CK or 2<sup>t</sup>CK mode. READ preamble training is also supported; this mode can be used by the DRAM controller to train or "read level" the DQS receivers. There are <sup>t</sup>CCD restrictions under some circumstances: - When 2<sup>t</sup>CK READ preamble mode is enabled, a <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L of 5 clocks is not allowed. - When 2<sup>t</sup>CK WRITE preamble mode is enabled and write CRC is *not* enabled, a <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L of 5 clocks is not allowed. - When 2<sup>t</sup>CK WRITE preamble mode is enabled and write CRC is enabled, a <sup>t</sup>CCD\_S or <sup>t</sup>CCD\_L of 6 clocks is not allowed. ### **WRITE Preamble Mode** MR4[12] = 0 selects 1<sup>t</sup>CK WRITE preamble mode while MR4[12] = 1 selects 2<sup>t</sup>CK WRITE preamble mode. Examples are shown in the figures below. ### Figure 107: 1<sup>t</sup>CK vs. 2<sup>t</sup>CK WRITE Preamble Mode #### 1tCK Mode ### 2<sup>t</sup>CK Mode # 4Gb: x4, x8, x16 DDR4 SDRAM Programmable Preamble Modes and DQS Postambles CWL has special considerations when in the 2<sup>t</sup>CK WRITE preamble mode. The CWL value selected in MR2[5:3], as seen in table below, requires at least one additional clock when the primary CWL value and 2<sup>t</sup>CK WRITE preamble mode are used; no additional clocks are required when the alternate CWL value and 2<sup>t</sup>CK WRITE preamble mode are used. **Table 68: CWL Selection** | | CWL - Prir | nary Choice | CWL - Alter | nate Choice | |-----------|----------------------------|----------------------------|----------------------------|----------------------------| | Speed Bin | 1 <sup>t</sup> CK Preamble | 2 <sup>t</sup> CK Preamble | 1 <sup>t</sup> CK Preamble | 2 <sup>t</sup> CK Preamble | | DDR4-1600 | 9 | N/A | 11 | N/A | | DDR4-1866 | 10 | N/A | 12 | N/A | | DDR4-2133 | 11 | N/A | 14 | N/A | | DDR4-2400 | 12 | 14 | 16 | 16 | | DDR4-2666 | 14 | 16 | 18 | 18 | | DDR4-2933 | 16 | 18 | 20 | 20 | | DDR4-3200 | 16 | 18 | 20 | 20 | Note: 1. CWL programmable requirement for MR2[5:3]. When operating in 2<sup>t</sup>CK WRITE preamble mode, <sup>t</sup>WTR (command based) and <sup>t</sup>WR (MR0[11:9]) must be programmed to a value 1 clock greater than the <sup>t</sup>WTR and <sup>t</sup>WR setting normally required for the applicable speed bin to be JEDEC compliant; however, Micron's DDR4 DRAMs do not require these additional <sup>t</sup>WTR and <sup>t</sup>WR clocks. The CAS\_n-to-CAS\_n command delay to either a different bank group (<sup>t</sup>CCD\_S) or the same bank group (<sup>t</sup>CCD\_L) have minimum timing requirements that must be satisfied between WRITE commands and are stated in the Timing Parameters by Speed Bin tables. Figure 108: 1<sup>t</sup>CK vs. 2<sup>t</sup>CK WRITE Preamble Mode, <sup>t</sup>CCD = 4 # Figure 109: 1<sup>t</sup>CK vs. 2<sup>t</sup>CK WRITE Preamble Mode, <sup>t</sup>CCD = 5 $2^{t}CK$ Mode: ${}^{t}CCD = 5$ is not allowed in $2^{t}CK$ mode. Note: 1. <sup>t</sup>CCD\_S and <sup>t</sup>CCD\_L = 5 <sup>t</sup>CKs is not allowed when in 2<sup>t</sup>CK WRITE preamble mode. ## Figure 110: 1<sup>t</sup>CK vs. 2 <sup>t</sup>CK WRITE Preamble Mode, <sup>t</sup>CCD = 6 ### **READ Preamble Mode** MR4[11] = 0 selects 1<sup>t</sup>CK READ preamble mode and MR4[11] = 1 selects 2<sup>t</sup>CK READ preamble mode. Examples are shown in the following figure. Figure 111: 1tCK vs. 2tCK READ Preamble Mode #### 1tCK Mode #### 2tCK Mode # **READ Preamble Training** DDR4 supports READ preamble training via MPR reads; that is, READ preamble training is allowed only when the DRAM is in the MPR access mode. The READ preamble training mode can be used by the DRAM controller to train or "read level" its DQS receivers. READ preamble training is entered via an MRS command (MR4[10] = 1 is enabled and MR4[10] = 0 is disabled). After the MRS command is issued to enable READ preamble training, the DRAM DQS signals are driven to a valid level by the time $^{t}$ SDO is satisfied. During this time, the data bus DQ signals are held quiet, that is, driven HIGH. The DQS\_t signal remains driven LOW and the DQS\_c signal remains driven HIGH until an MPR Page0 READ command is issued (MPR0 through MPR3 determine which pattern is used), and when CAS latency (CL) has expired, the DQS signals will toggle normally depending on the burst length setting. To exit READ preamble training mode, an MRS command must be issued, MR4[10] = 0. #### **Figure 112: READ Preamble Training** ## **WRITE Postamble** Whether the 1<sup>t</sup>CK or 2<sup>t</sup>CK WRITE preamble mode is selected, the WRITE postamble remains the same at ½<sup>t</sup>CK. ## **Figure 113: WRITE Postamble** #### 1<sup>t</sup>CK Mode #### 2<sup>t</sup>CK Mode ## **READ Postamble** Whether the 1 $^t$ CK or 2 $^t$ CK READ preamble mode is selected, the READ postamble remains the same at $\frac{1}{2}$ $^t$ CK. # Figure 114: READ Postamble ## 1<sup>t</sup>CK Mode # 2<sup>t</sup>CK Mode # **Bank Access Operation** DDR4 supports bank grouping: x4/x8 DRAMs have four bank groups (BG[1:0]), and each bank group is comprised of four subbanks (BA[1:0]); x16 DRAMs have two bank groups (BG[0]), and each bank group is comprised of four subbanks. Bank accesses to different banks' groups require less time delay between accesses than bank accesses to within the same bank's group. Bank accesses to different bank groups require $^tCCD_S$ (or short) delay between commands while bank accesses within the same bank group require $^tCCD_L$ (or long) delay between commands. Figure 115: Bank Group x4/x8 Block Diagram otes: 1. Bank accesses to different bank groups require tCCD\_S. 2. Bank accesses within the same bank group require <sup>t</sup>CCD\_L. **Table 69: DDR4 Bank Group Timing Examples** | Parameter | DDR4-1600 | DDR4-2133 | DDR4-2400 | | |-------------------------|----------------|------------------------|------------------------|--| | tCCD_S | 4nCK | 4nCK | 4nCK | | | <sup>t</sup> CCD_L | 4nCK or 6.25ns | 4nCK or 5.355ns | 4nCK or 5ns | | | | | | | | | <sup>t</sup> RRD_S (½K) | 4nCK or 5ns | 4nCK or 3.7ns | 4 <i>n</i> CK or 3.3ns | | | <sup>t</sup> RRD_L (½K) | 4nCK or 6ns | 4nCK or 5.3ns | 4 <i>n</i> CK or 4.9ns | | | | | | | | | <sup>t</sup> RRD_S (1K) | 4nCK or 5ns | 4nCK or 3.7ns | 4 <i>n</i> CK or 3.3ns | | | <sup>t</sup> RRD_L (1K) | 4nCK or 6ns | 4nCK or 5.3ns | 4 <i>n</i> CK or 4.9ns | | | | | | | | | <sup>t</sup> RRD_S (2K) | 4nCK or 6ns | 4nCK or 5.3ns | 4 <i>n</i> CK or 5.3ns | | | tRRD_L (2K) | 4nCK or 7.5ns | 4 <i>n</i> CK or 6.4ns | 4nCK or 6.4ns | | **Table 69: DDR4 Bank Group Timing Examples (Continued)** | Parameter | DDR4-1600 | DDR4-2133 | DDR4-2400 | |--------------------|---------------|---------------|---------------| | tWTR_S | 2nCK or 2.5ns | 2nCK or 2.5ns | 2nCK or 2.5ns | | <sup>t</sup> WTR_L | 4nCK or 7.5ns | 4nCK or 7.5ns | 4nCK or 7.5ns | Notes - 1. Refer to Timing Tables for actual specification values, these values are shown for reference only and are not verified for accuracy. - 2. Timings with both nCK and ns require both to be satisfied; that is, the larger time of the two cases must be satisfied. Figure 116: READ Burst tCCD\_S and tCCD\_L Examples Notes: - 1. <sup>t</sup>CCD\_S; CAS\_n-to-CAS\_n delay (short). Applies to consecutive CAS\_n to different bank groups (T0 to T4). - 2. <sup>t</sup>CCD\_L; CAS\_n-to-CAS\_n delay (long). Applies to consecutive CAS\_n to the same bank group (T4 to T10). Figure 117: Write Burst <sup>t</sup>CCD S and <sup>t</sup>CCD L Examples Notes: 1. <sup>t</sup>CCD\_S; CAS\_n-to-CAS\_n delay (short). Applies to consecutive CAS\_n to different bank groups (T0 to T4). 2. <sup>t</sup>CCD\_L; CAS\_n-to-CAS\_n delay (long). Applies to consecutive CAS\_n to the same bank group (T4 to T10). #### Figure 118: <sup>t</sup>RRD Timing - Notes: 1. <sup>t</sup>RRD\_S; ACTIVATE-to-ACTIVATE command period (short); applies to consecutive ACTI-VATE commands to different bank groups (T0 and T4). - tRRD\_L; ACTIVATE-to-ACTIVATE command period (long); applies to consecutive ACTI-VATE commands to the different banks in the same bank group (T4 and T10). Figure 119: tWTR\_S Timing (WRITE-to-READ, Different Bank Group, CRC and DM Disabled) Note: 1. tWTR\_S: delay from start of internal write transaction to internal READ command to a different bank group. ## Figure 120: tWTR\_L Timing (WRITE-to-READ, Same Bank Group, CRC and DM Disabled) Note: 1. tWTR\_L: delay from start of internal write transaction to internal READ command to the same bank group. # **READ Operation** # **Read Timing Definitions** The read timings shown below are applicable in normal operation mode, that is, when the DLL is enabled and locked. **Note:** <sup>t</sup>DQSQ = both rising/falling edges of DQS; no <sup>t</sup>AC defined. Rising data strobe edge parameters: - <sup>t</sup>DQSCK (MIN)/(MAX) describes the allowed range for a rising data strobe edge relative to CK. - <sup>t</sup>DQSCK is the actual position of a rising strobe edge relative to CK. - tQSH describes the DQS differential output HIGH time. - <sup>t</sup>DQSQ describes the latest valid transition of the associated DQ pins. - tQH describes the earliest invalid transition of the associated DQ pins. Falling data strobe edge parameters: - tQSL describes the DQS differential output LOW time. - tDQSQ describes the latest valid transition of the associated DQ pins. - tQH describes the earliest invalid transition of the associated DQ pins. **Figure 121: Read Timing Definition** Table 70: Read to Write and Write to Read Command Intervals | Access Type | Bank Group | Timing Parameters | Note | |----------------------|------------|----------------------------------------------------------|------| | Read to Write, mini- | Same | CL - CWL + RBL/2 + 1 <sup>t</sup> CK + <sup>t</sup> WPRE | 1,2 | | mum | Different | CL - CWL + RBL/2 + 1 <sup>t</sup> CK + <sup>t</sup> WPRE | 1,2 | | Write to Read, mini- | Same | CWL + WBL/2 + <sup>t</sup> WTR_L | 1,3 | | mum | Different | CWL + WBL/2 + <sup>t</sup> WTR_S | 1,3 | - Notes: 1. These timings require extended calibrations times <sup>t</sup>ZQinit and <sup>t</sup>ZQCS. - 2. RBL: Read burst length associated with Read command, RBL = 8 for fixed 8 and on-thefly mode 8 and RBL = 4 for fixed BC4 and on-the-fly mode BC4. - 3. WBL: Write burst length associated with Write command, WBL = 8 for fixed 8 and onthe-fly mode 8 or BC4 and WBL = 4 for fixed BC4 only. # Read Timing - Clock-to-Data Strobe Relationship The clock-to-data strobe relationship shown below is applicable in normal operation mode, that is, when the DLL is enabled and locked. Rising data strobe edge parameters: - <sup>t</sup>DQSCK (MIN)/(MAX) describes the allowed range for a rising data strobe edge relative to CK. - <sup>t</sup>DQSCK is the actual position of a rising strobe edge relative to CK. - tQSH describes the data strobe high pulse width. - tHZ(DQS) DQS strobe going to high, nondrive level (shown in the postamble section of the figure below). Falling data strobe edge parameters: - tQSL describes the data strobe low pulse width. - <sup>t</sup>LZ(DQS) DQS strobe going to low, initial drive level (shown in the preamble section of the figure below). Figure 122: Clock-to-Data Strobe Relationship Notes: - 1. Within a burst, the rising strobe edge will vary within <sup>†</sup>DQSCKj while at the same voltage and temperature. However, when the device, voltage, and temperature variations are incorporated, the rising strobe edge variance window can shift between <sup>†</sup>DQSCK (MIN) and <sup>†</sup>DQSCK (MAX). - A timing of this window's right edge (latest) from rising CK\_t, CK\_c is limited by a device's actual <sup>t</sup>DQSCK (MAX). A timing of this window's left inside edge (earliest) from rising CK\_t, CK\_c is limited by <sup>t</sup>DQSCK (MIN). - Notwithstanding Note 1, a rising strobe edge with <sup>t</sup>DQSCK (MAX) at T(n) can not be immediately followed by a rising strobe edge with <sup>t</sup>DQSCK (MIN) at T(n + 1) because other timing relationships (<sup>t</sup>QSH, <sup>t</sup>QSL) exist: if <sup>t</sup>DQSCK(n + 1) < 0: <sup>t</sup>DQSCK(n) < 1.0 <sup>t</sup>CK (<sup>t</sup>QSH (MIN)) + <sup>t</sup>QSL (MIN)) | <sup>t</sup>DQSCK(n + 1) |. - The DQS\_t, DQS\_c differential output HIGH time is defined by <sup>t</sup>QSH, and the DQS\_t, DQS\_c differential output LOW time is defined by <sup>t</sup>QSL. - 4. <sup>t</sup>LZ(DQS) MIN and <sup>t</sup>HZ(DQS) MIN are not tied to <sup>t</sup>DQSCK (MIN) (early strobe case), and <sup>t</sup>LZ(DQS) MAX and <sup>t</sup>HZ(DQS) MAX are not tied to <sup>t</sup>DQSCK (MAX) (late strobe case). - 5. The minimum pulse width of READ preamble is defined by <sup>t</sup>RPRE (MIN). - 6. The maximum READ postamble is bound by <sup>t</sup>DQSCK (MIN) plus <sup>t</sup>QSH (MIN) on the left side and <sup>t</sup>HZDSQ (MAX) on the right side. - 7. The minimum pulse width of READ postamble is defined by <sup>t</sup>RPST (MIN). 8. The maximum READ preamble is bound by <sup>t</sup>LZDQS (MIN) on the left side and <sup>t</sup>DQSCK (MAX) on the right side. # Read Timing - Data Strobe-to-Data Relationship The data strobe-to-data relationship is shown below and is applied when the DLL is enabled and locked. Note: <sup>t</sup>DQSQ: both rising/falling edges of DQS; no <sup>t</sup>AC defined. Rising data strobe edge parameters: - <sup>t</sup>DQSQ describes the latest valid transition of the associated DQ pins. - <sup>t</sup>QH describes the earliest invalid transition of the associated DQ pins. Falling data strobe edge parameters: - tDQSQ describes the latest valid transition of the associated DQ pins. - tQH describes the earliest invalid transition of the associated DQ pins. Data valid window parameters: - <sup>t</sup>DVWd is the Data Valid Window per device per UI and is derived from [<sup>t</sup>QH <sup>t</sup>DQSQ] of each UI on a given DRAM - <sup>t</sup>DVWp is the Data Valid Window per pin per UI and is derived [<sup>t</sup>QH <sup>t</sup>DQSQ] of each UI on a pin of a given DRAM Figure 123: Data Strobe-to-Data Relationship - Notes: 1. BL = 8, RL = 11 (AL = 0, CL = 1), Premable = $1^{t}$ CK. - 2. $D_{OUT}n = data-out from column n$ . - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ commands at T0. - 5. Output timings are referenced to $V_{DDQ}$ , and DLL on for locking. - 6. <sup>t</sup>DQSQ defines the skew between DQS to data and does not define DQS to clock. 7. Early data transitions may not always happen at the same DQ. Data transitions of a DQ can vary (either early or late) within a burst. # <sup>t</sup>LZ(DQS), <sup>t</sup>LZ(DQ), <sup>t</sup>HZ(DQS), and <sup>t</sup>HZ(DQ) Calculations $^t$ HZ and $^t$ LZ transitions occur in the same time window as valid data transitions. These parameters are referenced to a specific voltage level that specifies when the device output is no longer driving $^t$ HZ(DQS) and $^t$ HZ(DQ), or begins driving $^t$ LZ(DQS) and $^t$ LZ(DQ). The figure below shows a method to calculate the point when the device is no longer driving $^t$ HZ(DQS) and $^t$ HZ(DQ), or begins driving $^t$ LZ(DQS) and $^t$ LZ(DQ), by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. $^t$ LZ(DQS), $^t$ LZ(DQ), $^t$ HZ(DQS), and $^t$ HZ(DQ) are defined as singled-ended parameters. Figure 124: tLZ and tHZ Method for Calculating Transitions and Endpoints $^{\rm t}$ HZ(DQ) with BL8: CK\_t, CK\_c rising crossing at RL + 4CK $^{\rm t}$ HZ(DQ) with BC4: CK\_t, CK\_c rising crossing at RL + 2CK Notes: - 1. $V_{sw1} = (0.70 0.04) \times V_{DDQ}$ for both <sup>t</sup>LZ and <sup>t</sup>HZ. - 2. $V_{sw2} = (0.70 + 0.04) \times V_{DDQ}$ for both <sup>t</sup>LZ and <sup>t</sup>HZ. - 3. Extrapolated point (low level) = $V_{DDQ}/(50 + 34) \times 34 = 0.4 \times V_{DDQ}$ Driver impedance = RZQ/7 = $34\Omega$ $V_{TT}$ test load = $50\Omega$ to $V_{DDO}$ . ### <sup>t</sup>RPRE Calculation Figure 125: tRPRE Method for Calculating Transitions and Endpoints - Notes: 1. $V_{sw1} = (0.3 0.04) \times V_{DDQ}$ . - 2. $V_{sw2} = (0.30 + 0.04) \times V_{DDQ}$ . - 3. DQS\_t and DQS\_c low level = $V_{DDQ}/(50 + 34) \times 34 = 0.4 \times V_{DDQ}$ Driver impedance = RZQ/7 = $34\Omega$ $V_{TT}$ test load = $50\Omega$ to $V_{DDQ}$ . ## <sup>t</sup>RPST Calculation ## Figure 126: tRPST Method for Calculating Transitions and Endpoints Single-ended signal provided as background information Resulting differential signal relevant RPGT specification - Notes: 1. $V_{sw1} = (-0.3 0.04) \times V_{DDQ}$ . - 2. $V_{sw2} = (-0.30 + 0.04) \times V_{DDQ}$ . - 3. DQS\_t and DQS\_c low level = $V_{DDQ}/(50 + 34) \times 34 = 0.4 \times V_{DDQ}$ Driver impedance = RZQ/7 = $34\Omega$ $V_{TT}$ test load = $50\Omega$ to $V_{DDQ}$ . # **READ Burst Operation** DDR4 READ commands support bursts of BL8 (fixed), BC4 (fixed), and BL8/BC4 on-the-fly (OTF); OTF uses address A12 to control OTF when OTF is enabled: - A12 = 0, BC4 (BC4 = burst chop) - A12 = 1, BL8 READ commands can issue precharge automatically with a READ with auto precharge command (RDA), and is enabled by A10 HIGH: - READ command with A10 = 0 (RD) performs standard read, bank remains active after READ burst. - READ command with A10 = 1 (RDA) performs read with auto precharge, bank goes in to precharge after READ burst. Figure 127: READ Burst Operation, RL = 11 (AL = 0, CL = 11, BL8) Notes - BL8, RL = 0, AL = 0, CL = 11, Preamble = 1<sup>t</sup>CK. - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ command at T0. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. #### Figure 128: READ Burst Operation, RL = 21 (AL = 10, CL = 11, BL8) - Notes: 1. BL8, RL = 21, AL = (CL 1), CL = 11, Preamble = $1^{t}$ CK. - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ command at T0. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. # **READ Operation Followed by Another READ Operation** Figure 129: Consecutive READ (BL8) with 1tCK Preamble in Different Bank Group - 1. BL8, AL = 0, CL = 11, Preamble = $1^{t}CK$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 130: Consecutive READ (BL8) with 2<sup>t</sup>CK Preamble in Different Bank Group - Notes: 1. BL8, AL = 0, CL = 11, Preamble = $2^{t}CK$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 131: Nonconsecutive READ (BL8) with 1tCK Preamble in Same or Different Bank Group - Notes: 1. BL8, AL = 0, CL = 11, Preamble = $1^{t}CK$ , ${t}CCD_{S}/L = 5$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and T5. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 132: Nonconsecutive READ (BL8) with 2<sup>t</sup>CK Preamble in Same or Different Bank Group - Notes: 1. BL8, AL = 0, CL = 11, Preamble = $2^{t}CK$ , ${^{t}CCD\_S/L} = 6$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[A1:0 = 00] or MR0[A1:0 = 01] and A12 = 1 during READ commands at T0 and T6. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. - 6. 6 $^{t}CCD$ S/L = 5 isn't allowed in $2^{t}CK$ preamble mode. Figure 133: READ (BC4) to READ (BC4) with 1tCK Preamble in Different Bank Group - Notes: 1. BL8, AL = 0, CL = 11, Preamble = $1^{t}CK$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by either MR0[1:0] = 10 or MR0[1:0] = 01 and A12 = 0 during READ commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 134: READ (BC4) to READ (BC4) with 2<sup>t</sup>CK Preamble in Different Bank Group - Notes: 1. BL8, AL = 0, CL = 11, Preamble = $2^{t}CK$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by either MR0[1:0] = 10 or MR0[1:0] = 01 and A12 = 0 during READ commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 135: READ (BL8) to READ (BC4) OTF with 1tCK Preamble in Different Bank Group - Notes: 1. BL = 8, AL = 0, CL = 11, Preamble = 1<sup>t</sup>CK. - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 136: READ (BL8) to READ (BC4) OTF with 2<sup>t</sup>CK Preamble in Different Bank Group Notes: 1. BL = 8, AL = 0, CL = 11, $Preamble = 2^tCK$ . - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 137: READ (BC4) to READ (BL8) OTF with 1tCK Preamble in Different Bank Group - Notes: 1. BL = 8, AL = 0, CL = 11, Preamble = 1<sup>t</sup>CK. - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T0. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 138: READ (BC4) to READ (BL8) OTF with 2<sup>t</sup>CK Preamble in Different Bank Group - Notes: 1. BL = 8, AL = 0, CL = 11, Preamble = $2^{t}$ CK. - 2. DO n (or b) = data-out from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T0. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. # **READ Operation Followed by WRITE Operation** Figure 139: READ (BL8) to WRITE (BL8) with 1tCK Preamble in Same or Different Bank Group Notes: - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and WRITE commands at T8. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 140: READ (BL8) to WRITE (BL8) with 2<sup>t</sup>CK Preamble in Same or Different Bank Group Notes: - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $2^{t}$ CK, WL = 10 (CWL = 9+1 [see Note 5], AL = 0), WRITE preamble = $2^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and WRITE commands at T8. - 5. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting. - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 141: READ (BC4) OTF to WRITE (BC4) OTF with 1<sup>t</sup>CK Preamble in Same or Different Bank Group Notes - 1. BC = 4, RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 (OTF) setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T0 and WRITE commands at T6. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. # Figure 142: READ (BC4) OTF to WRITE (BC4) OTF with 2<sup>t</sup>CK Preamble in Same or Different Bank Group - Notes: - 1. BC = 4, RL = 11 (CL = 11, AL = 0), READ preamble = $2^{t}$ CK, WL = 10 (CWL = 9 + 1 [see Note 5], AL = 0), WRITE preamble = $2^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 (OTF) setting activated by MR0[1:0] = 01 and A12 = 0 during READ commands at T0 and WRITE commands at T6. - 5. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting. - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 143: READ (BC4) Fixed to WRITE (BC4) Fixed with 1<sup>t</sup>CK Preamble in Same or Different Bank Group - Notes: 1. BC = 4, RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 (fixed) setting activated by MR0[1:0] = 01. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 144: READ (BC4) Fixed to WRITE (BC4) Fixed with 2<sup>t</sup>CK Preamble in Same or Different Bank Group Votes: - 1. BC = 4, RL = 11 (CL = 11, AL = 0), READ preamble = $2^{t}$ CK, WL = 9 (CWL = 9 + 1 [see Note 5], AL = 0), WRITE preamble = $2^{t}$ CK. - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 (fixed) setting activated by MR0[1:0] = 10. - 5. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 145: READ (BC4) to WRITE (BL8) OTF with 1tCK Preamble in Same or Different Bank Group - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}CK$ , WL = 9 (CWL = 9, AL = 0), WRITEpreamble = $1^{t}CK$ . - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T6. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 146: READ (BC4) to WRITE (BL8) OTF with 2<sup>t</sup>CK Preamble in Same or Different Bank Group - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $2^{t}$ CK, WL = 10 (CWL = 9 + 1 [see Note 5], AL = 0), WRITE preamble = $2^{t}CK$ . - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T6. 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 147: READ (BL8) to WRITE (BC4) OTF with 1<sup>t</sup>CK Preamble in Same or Different Bank Group Notes: - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = 1<sup>t</sup>CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}CK$ . - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T8. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. Figure 148: READ (BL8) to WRITE (BC4) OTF with 2<sup>t</sup>CK Preamble in Same or Different Bank Group - 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $2^{t}CK$ , WL = 10 (CWL = 9 + 1 [see Note 5], AL = 0), WRITE preamble = $2^{t}CK$ . - 2. DO n = data-out from column n; DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during READ commands at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T8. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. # **READ Operation Followed by PRECHARGE Operation** The minimum external READ command to PRECHARGE command spacing to the same bank is equal to AL + $^{t}$ RTP with $^{t}$ RTP being the internal READ command to PRECHARGE command delay. Note that the minimum ACT to PRE timing, $^{t}$ RAS, must be satisfied as well. The minimum value for the internal READ command to PRECHARGE command delay is given by $^{t}$ RTP (MIN) = MAX (4 × nCK, 7.5ns). A new bank ACTIVATE command may be issued to the same bank if the following two conditions are satisfied simultaneously: - The minimum RAS precharge time (tRP [MIN]) has been satisfied from the clock at which the precharge begins. - The minimum RAS cycle time (<sup>t</sup>RC [MIN]) from the previous bank activation has been satisfied. #### Figure 149: READ to PRECHARGE with 1tCK Preamble Notes - 1. RL = 11 (CL = 11, AL = 0), Preamble = $1^{t}CK$ , ${}^{t}RTP = 6$ , ${}^{t}RP = 11$ . - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. The example assumes that <sup>t</sup>RAS (MIN) is satisfied at the PRECHARGE command time (T7) and that <sup>t</sup>RC (MIN) is satisfied at the next ACTIVATE command time (T18). - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 150: READ to PRECHARGE with 2tCK Preamble - Notes: 1. RL = 11 (CL = 11, AL = 0), Preamble = $2^{t}CK$ , ${}^{t}RTP = 6$ , ${}^{t}RP = 11$ . - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. The example assumes that <sup>t</sup>RAS (MIN) is satisfied at the PRECHARGE command time (T7) and that <sup>t</sup>RC (MIN) is satisfied at the next ACTIVATE command time (T18). - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 151: READ to PRECHARGE with Additive Latency and 1tCK Preamble 1. RL =20 (CL = 11, AL = CL - 2), Preamble = $1^{t}$ CK, $^{t}$ RTP = 6, $^{t}$ RP = 11. 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. The example assumes that <sup>t</sup>RAS (MIN) is satisfied at the PRECHARGE command time (T16) and that <sup>t</sup>RC (MIN) is satisfied at the next ACTIVATE command time (T27). - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 152: READ with Auto Precharge and 1tCK Preamble Notes: - 1. RL = 11 (CL = 11, AL = 0), Preamble = $1^{t}CK$ , ${}^{t}RTP = 6$ , ${}^{t}RP = 11$ . - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. ${}^{t}RTP = 6$ setting activated by MR0[A11:9 = 001]. - 5. The example assumes that <sup>t</sup>RC (MIN) is satisfied at the next ACTIVATE command time (T18). - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. Figure 153: READ with Auto Precharge, Additive Latency, and 1<sup>t</sup>CK Preamble lotes: - 1. RL = 20 (CL = 11, AL = CL 2), $Preamble = 1^{t}CK$ , $^{t}RTP = 6$ , $^{t}RP = 11$ . - 2. DO n = data-out from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. <sup>t</sup>RTP = 6 setting activated by MR0[11:9] = 001. - 5. The example assumes that <sup>t</sup>RC (MIN) is satisfied at the next ACTIVATE command time (T27). - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. # **READ Operation with Read Data Bus Inversion (DBI)** Figure 154: Consecutive READ (BL8) with 1tCK Preamble and DBI in Different Bank Group Notes: 1. BL = 8, AL = 0, CL = 11, $Preamble = 1^{\dagger}CK$ , RL = 11 + 2 (Read DBI adder). - 2. DO n (or b) = data-out from column n (or b); DBI n (or b) = data bus inversion from column n (or b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Enable. # **READ Operation with Command/Address Parity (CA Parity)** Figure 155: Consecutive READ (BL8) with 1<sup>t</sup>CK Preamble and CA Parity in Different Bank Group Time Break Transitioning Data Don't Care - 1. BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), Preamble = 1<sup>t</sup>CK. - 2. DO n (or b) = data-out from column n (or b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[A1:A0 = 00] or MR0[A1:A0 = 01] and A12 = 1 during READ commands at T0 and T4. - 5. CA parity = Enable, CS to CA latency = Disable, Read DBI = Disable. # Figure 156: READ (BL8) to WRITE (BL8) with 1<sup>t</sup>CK Preamble and CA Parity in Same or Different Bank Group Notes - 1. BL = 8, AL = 0, CL = 11, PL = 4, (RL = CL + AL + PL = 15), READ preamble = $1^{t}$ CK, CWL = 9, AL = 0, PL = 4, (WL = CL + AL + PL = 13), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n, DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and WRITE command at T8. - 5. CA parity = Enable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. # **READ Followed by WRITE with CRC Enabled** Figure 157: READ (BL8) to WRITE (BL8 or BC4: OTF) with 1<sup>t</sup>CK Preamble and Write CRC in Same or Different Bank Group Notes - 1. BL = 8 (or BC = 4: OTF for Write), RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n, DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T0 and WRITE commands at T8. - 5. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T8. - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable. # Figure 158: READ (BC4: Fixed) to WRITE (BC4: Fixed) with 1<sup>t</sup>CK Preamble and Write CRC in Same or Different Bank Group Notes: 1. BC = 4 (Fixed), RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK, WL = 9 (CWL = 9, AL = 0), WRITE preamble = $1^{t}$ CK. - 2. DO n = data-out from column n, DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Enable. # **READ Operation with Command/Address Latency (CAL) Enabled** Figure 159: Consecutive READ (BL8) with CAL (3tCK) and 1tCK Preamble in Different Bank Group Notes: 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = 1<sup>t</sup>CK. - 2. DI n (or b) = data-in from column n (or b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T3 and T7. - 5. CA parity = Disable, CS to CA latency = Enable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. Enabling CAL mode does not impact ODT control timings. The same timing relationship relative to the command/address bus as when CAL is disabled should be maintained. Figure 160: Consecutive READ (BL8) with CAL (4<sup>t</sup>CK) and 1<sup>t</sup>CK Preamble in Different Bank Group Time Break Transitioning Data Don't Care - Notes: 1. BL = 8, RL = 11 (CL = 11, AL = 0), READ preamble = $1^{t}$ CK. - 2. DI n (or b) = data-in from column n (or b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during READ commands at T3 and T8. - 5. CA parity = Disable, CS to CA latency = Enable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. Enabling CAL mode does not impact ODT control timings. The same timing relationship relative to the command/address bus as when CAL is disabled should be maintained. # **WRITE Operation** ## **Write Timing Definitions** The write timings shown in the following figures are applicable in normal operation mode, that is, when the DLL is enabled and locked. ## Write Timing - Clock-to-Data Strobe Relationship The clock-to-data strobe relationship is shown below and is applicable in normal operation mode, that is, when the DLL is enabled and locked. Rising data strobe edge parameters: - <sup>t</sup>DQSS (MIN) to <sup>t</sup>DQSS (MAX) describes the allowed range for a rising data strobe edge relative to CK. - <sup>t</sup>DQSS is the actual position of a rising strobe edge relative to CK. - <sup>t</sup>DQSH describes the data strobe high pulse width. - tWPST strobe going to HIGH, nondrive level (shown in the postamble section of the graphic below). Falling data strobe edge parameters: - <sup>t</sup>DQSL describes the data strobe low pulse width. - tWPRE strobe going to LOW, initial drive level (shown in the preamble section of the graphic below). #### **Figure 161: Write Timing Definition** - Notes: 1. BL8, WL = 9 (AL = 0, CWL = 9). - 2. $D_{IN}n = data-in from column n$ . - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. <sup>t</sup>DQSS must be met at each rising clock edge. ## <sup>t</sup>WPRE Calculation ## Figure 162: tWPRE Method for Calculating Transitions and Endpoints #### <sup>t</sup>WPST Calculation Figure 163: tWPST Method for Calculating Transitions and Endpoints Resulting differential signal relevant for \$\$^tWPST\$ specification Notes: 1. $V_{sw1} = (0.9) \times V_{IL,diff,DQS}$ . ## 2. $V_{sw2} = (0.1) \times V_{IL,diff,DQS}$ . # Write Timing - Data Strobe-to-Data Relationship The DQ input receiver uses a compliance mask (Rx) for voltage and timing as shown in the figure below. The receiver mask (Rx mask) defines the area where the input signal must not encroach in order for the DRAM input receiver to be able to successfully capture a valid input signal. The Rx mask is not the valid data-eye. TdiVW and $V_{diVW}$ define the absolute maximum Rx mask. Figure 164: Rx Compliance Mask $V_{CENTDQ,midpoint} \ is \ defined \ as \ the \ midpoint \ between \ the \ largest \ V_{REFDQ} \ voltage \ level \ and \ the \ smallest \ V_{REFDQ} \ voltage \ level \ across \ all \ DQ \ pins \ for \ a \ given \ DRAM. Each \ DQ \ pin's \ V_{REFDQ} \ is \ defined \ by \ the \ center \ (widest \ opening) \ of \ the \ cumulative \ data \ input \ eye \ as \ depicted \ in \ the \ following \ figure. This means \ a \ DRAM's \ level \ variation \ is \ accounted \ for \ within \ the \ DRAM \ Rx \ mask. The \ DRAM \ V_{REFDQ} \ level \ will \ be \ set \ by \ the \ system \ to \ account \ for \ R_{ON} \ and \ ODT \ settings.$ Figure 165: V<sub>CENT DO</sub> V<sub>REFDO</sub> Voltage Variation The following figure shows the Rx mask requirements both from a midpoint-to-midpoint reference (left side) and from an edge-to-edge reference. The intent is not to add any new requirement or specification between the two but rather how to convert the relationship between the two methodologies. The minimum data-eye shown in the composite view is not actually obtainable due to the minimum pulse width requirement. Figure 166: Rx Mask DQ-to-DQS Timings Notes: - DQx represents an optimally centered mask. DQy represents earliest valid mask. - DQz represents latest valid mask. - DRAMa represents a DRAM without any DQS/DQ skews. DRAMb represents a DRAM with early skews (negative <sup>t</sup>DQS2DQ). DRAMc represents a DRAM with delayed skews (positive <sup>t</sup>DQS2DQ). - 3. This figure shows the skew allowed between DRAM-to-DRAM and between DQ-to-DQ for a DRAM. Signals assume data is center-aligned at DRAM latch. TdiPW is not shown; composite data-eyes shown would violate TdiPW. V<sub>CENTDQ,midpoint</sub> is not shown but is assumed to be midpoint of V<sub>diVW</sub>. The previous figure shows the basic Rx mask requirements. Converting the Rx mask requirements to a classical DQ-to-DQS relationship is shown in the following figure. It should become apparent that DRAM write training is required to take full advantage of the Rx mask. Figure 167: Rx Mask DQ-to-DQS DRAM-Based Timings Notes: 1. DQx represents an optimally centered mask. DQy represents earliest valid mask. DQz represents latest valid mask. - 2. \*Skew = <sup>t</sup>DQS2DQ + 0.5 × TdiVW DRAMa represents a DRAM without any DQS/DQ skews. DRAMb represents a DRAM with the earliest skews (negative <sup>t</sup>DQS2DQ, <sup>t</sup>DQSy > \*Skew). DRAMc represents a DRAM with the latest skews (positive <sup>t</sup>DQS2DQ, <sup>t</sup>DQHz > \*Skew). - tDS/tDH are traditional data-eye setup/hold edges at DC levels. tDS and tDH are not specified; tDH and tDS may be any value provided the pulse width and Rx mask limits are not violated. tDH (MIN) > TdiVW + tDS (MIN) + tDQ2DQ. The DDR4 SDRAM's input receivers are expected to capture the input data with an Rx mask of TdiVW provided the minimum pulse width is satisfied. The DRAM controller will have to train the data input buffer to utilize the Rx mask specifications to this maxi- mum benefit. If the DRAM controller does not train the data input buffers, then the worst case limits have to be used for the Rx mask (TdiVW + $2 \times {}^tDQS2DQ$ ), which will generally be the classical minimum ( ${}^tDS$ and ${}^tDH$ ) and is required as well. Figure 168: Example of Data Input Requirements Without Training # **WRITE Burst Operation** The following write timing diagrams are intended to help understand each write parameter's meaning and are only examples. Each parameter will be defined in detail separately. In these write timing diagrams, CK and DQS are shown aligned, and DQS and DQ are shown center-aligned for the purpose of illustration. DDR4 WRITE command supports bursts of BL8 (fixed), BC4 (fixed), and BL8/BC4 on-the-fly (OTF); OTF uses address A12 to control OTF when OTF is enabled: - A12 = 0, BC4 (BC4 = burst chop) - A12 = 1, BL8 WRITE commands can issue precharge automatically with a WRITE with auto precharge (WRA) command, which is enabled by A10 HIGH. - WRITE command with A10 = 0 (WR) performs standard write, bank remains active after WRITE burst - WRITE command with A10 = 1 (WRA) performs write with auto precharge, bank goes into precharge after WRITE burst The DATA MASK (DM) function is supported for the x8 and x16 configurations only (the DM function is not supported on x4 devices). The DM function shares a common pin with the DBI\_n and TDQS functions. The DM function only applies to WRITE operations and cannot be enabled at the same time the DBI function is enabled. • If DM\_n is sampled LOW on a given byte lane, the DRAM masks the write data received on the DQ inputs. - If DM\_n is sampled HIGH on a given byte lane, the DRAM does not mask the data and writes this data into the DRAM core. - If CRC write is enabled, then DM enabled (via MRS) will be selected between write CRC nonpersistent mode (DM disabled) and write CRC persistent mode (DM enabled). Figure 169: WRITE Burst Operation, WL = 9 (AL = 0, CWL = 9, BL8) - Notes: 1. BL8, WL = 0, AL = 0, CWL = 9, Preamble = $1^{t}$ CK. - 2. DI n = Data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. CA parity = Disable, CS to CA atency = Disable, Read DBI = Disable. Figure 170: WRITE Burst Operation, WL = 19 (AL = 10, CWL = 9, BL8) - Notes: 1. BL8, WL = 19, AL = 10 (CL 1), CWL = 9, Preamble = $1^{t}$ CK. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable. # **WRITE Operation Followed by Another WRITE Operation** Figure 171: Consecutive WRITE (BL8) with 1tCK Preamble in Different Bank Group Time Break Transitioning Data Don't Care 1. BL8, AL = 0, CWL = 9, Preamble = 1<sup>t</sup>CK. Notes: 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17. Figure 172: Consecutive WRITE (BL8) with 2<sup>t</sup>CK Preamble in Different Bank Group - 1. BL8, AL = 0, CWL = 9 + 1 = 10 (see Note 7), Preamble = $2^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17. - 7. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range, which means CWL = 9 is not allowed when operating in 2<sup>t</sup>CK WRITE preamble mode. Figure 173: Nonconsecutive WRITE (BL8) with 1<sup>t</sup>CK Preamble in Same or Different Bank Group - Notes: 1. BL8, AL = 0, CWL = 9, Preamble = $1^{t}$ CK, $^{t}$ CCD\_S/L = $5^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T5. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18. Figure 174: Nonconsecutive WRITE (BL8) with 2<sup>t</sup>CK Preamble in Same or Different Bank Group - Notes: 1. BL8, AL = 0, CWL = 9 + 1 = 10 (see Note 8), Preamble = $2^{t}CK$ , ${}^{t}CCD_{s}/L = 6^{t}CK$ . - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T6. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. <sup>t</sup>CCD\_S/L = 5 isn't allowed in 2<sup>t</sup>CK preamble mode. - 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T20. - 8. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range, which means CWL = 9 is not allowed when operating in 2<sup>t</sup>CK WRITE preamble mode. Figure 175: WRITE (BC4) OTF to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group Time Break Transitioning Data Don't Care - 1. BC4, AL = 0, CWL = 9, Preamble = 1<sup>t</sup>CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17. Figure 176: WRITE (BC4) OTF to WRITE (BC4) OTF with 2<sup>t</sup>CK Preamble in Different Bank Group Notes: 1. BC4, AL = 0, CWL = 9 + 1 = 10 (see Note 7), Preamble = $2^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18. - 7. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range, which means CWL = 9 is not allowed when operating in 2<sup>t</sup>CK WRITE preamble mode. Figure 177: WRITE (BC4) Fixed to WRITE (BC4) Fixed with 1<sup>t</sup>CK Preamble in Different Bank Group Notes: 1. BC4, AL = 0, CWL = 9, Preamble = 1<sup>t</sup>CK. 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 (fixed) setting activated by MR0[1:0] = 10. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write recovery time (<sup>t</sup>WR) and write timing parameter (<sup>t</sup>WTR) are referenced from the first rising clock edge after the last write data shown at T15. Figure 178: WRITE (BL8) to WRITE (BC4) OTF with 1tCK Preamble in Different Bank Group Time Break Transitioning Data Don't Care - 1. BL = 8/BC = 4, AL = 0, CL = 9, Preamble = 1<sup>t</sup>CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17. Figure 179: WRITE (BC4) OTF to WRITE (BL8) with 1tCK Preamble in Different Bank Group - Notes: 1. BL = 8/BC = 4, AL = 0, CL = 9, Preamble = 1<sup>t</sup>CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0. BL8 setting activated by MR0[1:0] = 01 and A12 = 1 during WRITE command at T4. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T17. #### **WRITE Operation Followed by READ Operation** Figure 180: WRITE (BL8) to READ (BL8) with 1<sup>t</sup>CK Preamble in Different Bank Group - 1. BL = 8, WL = 9 (CWL = 9, AL = 0), CL = 11, READ preamble = $1^{\dagger}$ CK, WRITE preamble = 1<sup>t</sup>CK. - 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0 and READ command at T15. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (tWTR\_S) is referenced from the first rising clock edge after the last write data shown at T13. Figure 181: WRITE (BL8) to READ (BL8) with 1tCK Preamble in Same Bank Group - 1. BL = 8, WL = 9 (CWL = 9, AL = 0), CL = 11, READ preamble = $1^{t}$ CK, WRITE preamble = $1^{t}$ CK. - 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0 and READ command at T17. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (<sup>t</sup>WTR\_L) is referenced from the first rising clock edge after the last write data shown at T13. Figure 182: WRITE (BC4) OTF to READ (BC4) OTF with 1tCK Preamble in Different Bank Group Notes: - 1. BC = 4, WL = 9 (CWL = 9, AL = 0), CL = 11, READ preamble = $1^{t}$ CK, WRITE preamble = $1^{t}$ CK. - 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0 and READ command at T15. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (tWTR\_S) is referenced from the first rising clock edge after the last write data shown at T13. Figure 183: WRITE (BC4) OTF to READ (BC4) OTF with 1<sup>t</sup>CK Preamble in Same Bank Group - 1. BC = 4, WL = 9 (CWL = 9, AL = 0), CL = 11, READ preamble = $1^{t}$ CK, WRITE preamble = $1^{t}$ CK. - 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0 and READ command at T17. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (<sup>t</sup>WTR\_L) is referenced from the first rising clock edge after the last write data shown at T13. Figure 184: WRITE (BC4) Fixed to READ (BC4) Fixed with 1 tCK Preamble in Different Bank Group Notes: 1. BC = 4, WL = 9 (CWL = 9, AL = 0), CL = 11, READ preamble = $1^{t}$ CK, WRITE preamble = $1^{t}$ CK. - 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (<sup>t</sup>WTR\_S) is referenced from the first rising clock edge after the last write data shown at T11. Figure 185: WRITE (BC4) Fixed to READ (BC4) Fixed with 1tCK Preamble in Same Bank Group Notes: 1. BC = 4, WL = 9 (CWL = 9, AL = 0), C L = 11, READ preamble = $1^{t}$ CK, WRITE preamble = $1^{t}$ CK. 2. DI b = data-in from column b. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write DBI = Disable, Write CRC = Disable. - 6. The write timing parameter (<sup>t</sup>WTR\_L) is referenced from the first rising clock edge after the last write data shown at T11. ## WRITE Operation Followed by PRECHARGE Operation The minimum external WRITE command to PRECHARGE command spacing is equal to WL (AL + CWL) plus either 4<sup>t</sup>CK (BL8/BC4-OTF) or 2<sup>t</sup>CK (BC4-fixed) plus <sup>t</sup>WR. The minimum ACT to PRE timing, <sup>t</sup>RAS, must be satisfied as well. Figure 186: WRITE (BL8/BC4-OTF) to PRECHARGE with 1tCK Preamble - 1. BL = 8 with BC4-OTF, WL = 9 (CWL = 9, AL = 0), Preamble = $1^{t}$ CK, $t^{t}$ WR = 12. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0. BL8 setting activated by MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, CRC = Disable. - 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T13. tWR specifies the last burst WRITE cycle until the PRECHARGE command can be issued to the same bank. #### Figure 187: WRITE (BC4-Fixed) to PRECHARGE with 1tCK Preamble - Notes: 1. BC4 = fixed, WL = 9 (CWL = 9, AL = 0), Preamble = 1<sup>t</sup>CK, <sup>t</sup>WR = 12. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, CRC = Disable. - 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. <sup>t</sup>WR specifies the last burst WRITE cycle until the PRECHARGE command can be issued to the same bank. Figure 188: WRITE (BL8/BC4-OTF) to Auto PRECHARGE with 1<sup>t</sup>CK Preamble - Notes: 1. BL = 8 with BC4-OTF, WL = 9 (CWL = 9, AL = 0), Preamble = $1^{t}$ CK, tWR = 12. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0. BL8 setting activated by MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE com- - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, CRC = Disable. 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T13. <sup>t</sup>WR specifies the last burst WRITE cycle until the PRECHARGE command can be issued to the same bank. Figure 189: WRITE (BC4-Fixed) to Auto PRECHARGE with 1tCK Preamble - Notes: 1. BC4 = fixed, WL = 9 (CWL = 9, AL = 0), Preamble = $1^{t}CK$ , $t^{t}WR = 12$ . - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, CRC = Disable. - 6. The write recovery time (tWR) is referenced from the first rising clock edge after the last write data shown at T11. tWR specifies the last burst WRITE cycle until the PRECHARGE command can be issued to the same bank. ## **WRITE Operation with WRITE DBI Enabled** #### Figure 190: WRITE (BL8/BC4-OTF) with 1tCK Preamble and DBI - 1. BL = 8 with BC4-OTF, WL = 9 (CWL = 9, AL = 0), Preamble = $1^{t}$ CK. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE command at T0. BL8 setting activated by MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Enabled, Write CRC = Disabled. - 6. The write recovery time (tWR\_DBI) is referenced from the first rising clock edge after the last write data shown at T13. #### Figure 191: WRITE (BC4-Fixed) with 1tCK Preamble and DBI - Notes: 1. BC4 = fixed, WL = 9 (CWL = 9, AL = 0), Preamble = $1^{t}$ CK. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BC4 setting activated by MR0[1:0] = 10. - 5. CA parity = Disable, CS to CA latency = Disable, Write DBI = Enabled, Write CRC = Disabled. ## **WRITE Operation with CA Parity Enabled** Figure 192: Consecutive Write (BL8) with 1tCK Preamble and CA Parity in Different Bank Group - 1. BL = 8, WL = 9 (CWL = 13, AL = 0), Preamble = $1^{t}$ CK. - 2. DI n = data-in from column n. - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T4. - CA parity = Enable, CS to CA latency = Disable, Write DBI = Enabled, Write CRC = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T21. # **WRITE Operation with Write CRC Enabled** Figure 193: Consecutive WRITE (BL8/BC4-OTF) with 1tCK Preamble and Write CRC in Same or Different Bank Group - Notes: 1. BL8/BC4-OTF, AL = 0, CWL = 9, Preamble = $1^{t}$ CK, $^{t}$ CDD\_S/L = $5^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T5. - 5. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Enable. - 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T18. ### Figure 194: Consecutive WRITE (BC4-Fixed) with 1tCK Preamble and Write CRC in Same or Different **Bank Group** - Notes: 1. BC4-fixed, AL = 0, CWL = 9, $Preamble = 1^tCK$ , $^tCDD_S/L = 5^tCK$ . - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at - 4. BC4 setting activated by MR0[1:0] = 10 during WRITE commands at T0 and T5. - 5. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Enable, DM = Disable. - 6. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T16. # Figure 195: Nonconsecutive WRITE (BL8/BC4-OTF) with 1<sup>t</sup>CK Preamble and Write CRC in Same or Different Bank Group - 1. BL8/BC4-OTF, AL = 0, CWL = 9, Preamble = $1^{t}$ CK, ${}^{t}$ CDD\_S/L = $6^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T6. - 5. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and T6. - CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Enable, DM = Disable. - 7. The write recovery time (tWR) and write timing parameter (tWTR) are referenced from the first rising clock edge after the last write data shown at T19. # Figure 196: Nonconsecutive WRITE (BL8/BC4-OTF) with 2<sup>t</sup>CK Preamble and Write CRC in Same or Different Bank Group - 1. BL8/BC4-OTF, AL = 0, CWL = 9 + 1 = 10 (see Note 9), Preamble = $2^{t}$ CK, ${}^{t}$ CDD\_S/L = $7^{t}$ CK (see Note 7). - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE commands at T0 and T7. - 5. BC4 setting activated by MR0[1:0] = 01 and A12 = 0 during WRITE commands at T0 and T7. - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Enable, DM = Disable. - 7. ${}^{t}CDD_{S}/L = 6{}^{t}CK$ is not allowed in $2{}^{t}CK$ preamble mode if minimum ${}^{t}CDD_{S}/L$ allowed in $1{}^{t}CK$ preamble mode would have been 6 clocks. - 8. The write recovery time (<sup>t</sup>WR) and write timing parameter (<sup>t</sup>WTR) are referenced from the first rising clock edge after the last write data shown at T21. - 9. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL may need to be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. That means CWL = 9 is not allowed when operating in 2<sup>t</sup>CK WRITE preamble mode. ### Figure 197: WRITE (BL8/BC4-OTF/Fixed) with 1tCK Preamble and Write CRC in Same or Different Bank Group - Notes: 1. BL8/BC4, AL = 0, CWL = 9, Preamble = $1^{t}$ CK. - 2. DI n (or b) = data-in from column n (or column b). - 3. DES commands are shown for ease of illustration; other commands may be valid at these times. - 4. BL8 setting activated by either MR0[1:0] = 00 or MR0[1:0] = 01 and A12 = 1 during WRITE command at T0. - 5. BC4 setting activated by either MR0[1:0] = 10 or MR0[1:0] = 01 and A12 = 0 during WRITE command at T0. - 6. CA parity = Disable, CS to CA latency = Disable, Read DBI = Disable, Write CRC = Enable, DM = Enable. - 7. The write recovery time (tWR\_CRC\_DM) and write timing parameter (tWTR\_S\_CRC\_DM/ tWTR\_L\_CRC\_DM) are referenced from the first rising clock edge after the last write data shown at T13. # **Write Timing Violations** #### **Motivation** Generally, if timing parameters are violated, a complete reset/initialization procedure has to be initiated to make sure that the device works properly. However, for certain minor violations, it is desirable that the device is guaranteed not to "hang up" and that errors are limited to that specific operation. A minor violation does not include a major timing violation (for example, when a DQS strobe misses in the <sup>t</sup>DQSCK window). For the following, it will be assumed that there are no timing violations with regard to the WRITE command itself (including ODT, and so on) and that it does satisfy all timing requirements not mentioned below. ## **Data Setup and Hold Violations** If the data-to-strobe timing requirements (<sup>t</sup>DS, <sup>t</sup>DH) are violated, for any of the strobe edges associated with a WRITE burst, then wrong data might be written to the memory location addressed with this WRITE command. In the example, the relevant strobe edges for WRITE Burst A are associated with the clock edges: T5, T5.5, T6, T6.5, T7, T7.5, T8, and T8.5. Subsequent reads from that location might result in unpredictable read data; however, the device will work properly otherwise. #### Strobe-to-Strobe and Strobe-to-Clock Violations If the strobe timing requirements ('DQSH, 'DQSL, 'WPRE, 'WPST) or the strobe to clock timing requirements ('DSS, 'DSH, 'DQSS) are violated, for any of the strobe edges associated with a WRITE burst, then wrong data might be written to the memory location addressed with the offending WRITE command. Subsequent reads from that location might result in unpredictable read data; however, the device will work properly otherwise with the following constraints: - Both write CRC and data burst OTF are disabled; timing specifications other than <sup>t</sup>DQSH, <sup>t</sup>DQSL, <sup>t</sup>WPRE, <sup>t</sup>WPST, <sup>t</sup>DSS, <sup>t</sup>DSH, <sup>t</sup>DQSS are not violated. - The offending write strobe (and preamble) arrive no earlier or later than six DQS transition edges from the WRITE latency position. - A READ command following an offending WRITE command from any open bank is allowed. - One or more subsequent WR or a subsequent WRA (to same bank as offending WR) may be issued <sup>t</sup>CCD\_L later, but incorrect data could be written. Subsequent WR and WRA can be either offending or non-offending writes. Reads from these writes may provide incorrect data. - One or more subsequent WR or a subsequent WRA (to a different bank group) may be issued <sup>t</sup>CCD\_S later, but incorrect data could be written. Subsequent WR and WRA can be either offending or non-offending writes. Reads from these writes may provide incorrect data. - After one or more precharge commands (PRE or PREA) are issued to the device after an offending WRITE command and all banks are in precharged state (idle state), a subsequent, non-offending WR or WRA to any open bank will be able to write correct data. # **ZQ CALIBRATION Commands** A ZQ CALIBRATION command is used to calibrate DRAM R<sub>ON</sub> and ODT values. The device needs a longer time to calibrate the output driver and on-die termination circuits at initialization and a relatively smaller time to perform periodic calibrations. The ZQCL command is used to perform the initial calibration during the power-up initialization sequence. This command may be issued at any time by the controller depending on the system environment. The ZQCL command triggers the calibration engine inside the DRAM and, after calibration is achieved, the calibrated values are transferred from the calibration engine to DRAM I/O, which is reflected as an updated output driver and ODT values. The first ZQCL command issued after reset is allowed a timing period of <sup>t</sup>ZQinit to perform the full calibration and the transfer of values. All other ZQCL commands except the first ZQCL command issued after reset are allowed a timing period of <sup>t</sup>ZQoper. The ZQCS command is used to perform periodic calibrations to account for voltage and temperature variations. A shorter timing window is provided to perform the calibration and transfer of values as defined by timing parameter $^t\mathrm{ZQCS}$ . One ZQCS command can effectively correct a minimum of 0.5 % (ZQ correction) of $R_{\mathrm{ON}}$ and $R_{\mathrm{TT}}$ impedance error within 64 $n\mathrm{CK}$ for all speed bins assuming the maximum sensitivities specified in the Output Driver and ODT Voltage and Temperature Sensitivity tables. The appropriate interval between ZQCS commands can be determined from these tables and other application-specific parameters. One method for calculating the interval between ZQCS commands, given the temperature $(T_{\mathrm{drift\_rate}})$ and voltage $(V_{\mathrm{drift\_rate}})$ drift rates that the device is subjected to in the application, is illustrated. The interval could be defined by the following formula: Where $T_{sense}$ = MAX( $dR_{TT}dT$ , $dR_{ON}dTM$ ) and $V_{sense}$ = MAX( $dR_{TT}dV$ , $dR_{ON}dVM$ ) define the temperature and voltage sensitivities. For example, if $T_{sens} = 1.5\%$ /°C, $V_{sens} = 0.15\%$ /mV, $T_{driftrate} = 1$ °C/sec and $V_{driftrate} = 15$ mV /sec, then the interval between ZQCS commands is calculated as: $$\frac{0.5}{(1.5 \times 1) + (0.15 \times 15)} = 0.133 \approx 128 \text{ms}$$ No other activities should be performed on the DRAM channel by the controller for the duration of <sup>t</sup>ZQinit, <sup>t</sup>ZQoper, or <sup>t</sup>ZQCS. The quiet time on the DRAM channel allows accurate calibration of output driver and on-die termination values. After DRAM calibration is achieved, the device should disable the ZQ current consumption path to reduce power. All banks must be precharged and <sup>t</sup>RP met before ZQCL or ZQCS commands are issued by the controller. ZQ CALIBRATION commands can also be issued in parallel to DLL lock time when coming out of self refresh. Upon self refresh exit, the device will not perform an I/O cali- bration without an explicit ZQ CALIBRATION command. The earliest possible time for a ZQ CALIBRATION command (short or long) after self refresh exit is <sup>t</sup>XS, <sup>t</sup>XS\_Abort, or <sup>t</sup> XS\_FAST depending on operation mode. In systems that share the ZQ resistor between devices, the controller must not allow any overlap of <sup>t</sup>ZQoper, <sup>t</sup>ZQinit, or <sup>t</sup>ZQCS between the devices. **Figure 198: ZQ Calibration Timing** - 1. CKE must be continuously registered HIGH during the calibration procedure. - 2. During ZQ Calibration, the ODT signal must be held LOW and DRAM continues to provide RTT\_PARK. - 3. All devices connected to the DQ bus should be High-Z during the calibration procedure. #### **On-Die Termination** The on-die termination (ODT) feature enables the device to change termination resistance for each DQ, DQS, and DM\_n/DBI\_n signal for x4 and x8 configurations (and TDQS for the x8 configuration when enabled via A11 = 1 in MR1) via the ODT control pin, WRITE command, or default parking value with MR setting. For the x16 configuration, ODT is applied to each DQU, DQL, DQSU, DQSL, DMU\_n/DBIU\_n, and DML\_n/ DBIL n signal. The ODT feature is designed to improve the signal integrity of the memory channel by allowing the DRAM controller to independently change termination resistance for any or all DRAM devices. If DBI read mode is enabled while the DRAM is in standby, either DM mode or DBI write mode must also be enabled if R<sub>TT(NOM)</sub> or R<sub>TT(Park)</sub> is desired. More details about ODT control modes and ODT timing modes can be found further along in this document. The ODT feature is turned off and not supported in self refresh mode. **Figure 199: Functional Representation of ODT** The switch is enabled by the internal ODT control logic, which uses the external ODT pin and other control information. The value of $R_{TT}$ is determined by the settings of mode register bits (see Mode Register). The ODT pin will be ignored if the mode register MR1 is programmed to disable $R_{TT(NOM)}$ [MR1[10,9,8] = 0,0,0] and in self refresh mode. # **ODT Mode Register and ODT State Table** The ODT mode of the DDR4 device has four states: data termination disable, $R_{TT(NOM)}$ , R<sub>TT(WR)</sub>, and R<sub>TT(Park)</sub>. The ODT mode is enabled if any of MR1[10:8] (R<sub>TT(NOM)</sub>), MR2[11:9] (R<sub>TT(WR)</sub>), or MR5[8:6] (R<sub>TT(Park)</sub>) are non-zero. When enabled, the value of R<sub>TT</sub> is determined by the settings of these bits. R<sub>TT</sub> control of each R<sub>TT</sub> condition is possible with a WR or RD command and ODT pin. - R<sub>TT(WR)</sub>: The DRAM (rank) that is being written to provide termination regardless of ODT pin status (either HIGH or LOW). - R<sub>TT(NOM)</sub>: DRAM turns ON R<sub>TT(NOM)</sub> if it sees ODT asserted HIGH (except when ODT is disabled by MR1). - R<sub>TT(Park)</sub>: Default parked value set via MR5 to be enabled and R<sub>TT(NOM)</sub> is not turned - The Termination State Table that follows shows various interactions. The $R_{TT}$ values have the following priority: - · Data termination disable - R<sub>TT(WR)</sub> - R<sub>TT(NOM)</sub> - R<sub>TT(Park)</sub> **Table 71: Termination State Table** | Case | R <sub>TT(Park)</sub> | R <sub>TT(NOM)</sub> 1 | R <sub>TT(WR)</sub> 2 | ODT Pin | ODT READS <sup>3</sup> | <b>ODT Standby</b> | ODT WRITES | |----------------|-----------------------|------------------------|-----------------------|------------|------------------------|-----------------------|-----------------------| | A <sup>4</sup> | Disabled | Disabled | Disabled | Don't Care | Off (High-Z) | Off (High-Z) | Off (High-Z) | | | | | Enabled | Don't Care | Off (High-Z) | Off (High-Z) | R <sub>TT(WR)</sub> | | B <sup>5</sup> | Enabled | Disabled | Disabled | Don't Care | Off (High-Z) | R <sub>TT(Park)</sub> | R <sub>TT(Park)</sub> | | | | | Enabled | Don't Care | Off (High-Z) | R <sub>TT(Park)</sub> | R <sub>TT(WR)</sub> | | C <sub>6</sub> | Disabled | Enabled | Disabled | Low | Off (High-Z) | Off (High-Z) | Off (High-Z) | | | | | | High | Off (High-Z) | R <sub>TT(NOM)</sub> | R <sub>TT(NOM)</sub> | | | | | Enabled | Low | Off (High-Z) | Off (High-Z) | R <sub>TT(WR)</sub> | | | | | | High | Off (High-Z) | R <sub>TT(NOM)</sub> | R <sub>TT(WR)</sub> | | D <sup>6</sup> | Enabled | Enabled | Disabled | Low | Off (High-Z) | R <sub>TT(Park)</sub> | R <sub>TT(Park)</sub> | | | | | | High | Off (High-Z) | R <sub>TT(NOM)</sub> | R <sub>TT(NOM)</sub> | | | | | Enabled | Low | Off (High-Z) | R <sub>TT(Park)</sub> | R <sub>TT(WR)</sub> | | | | | | High | Off (High-Z) | R <sub>TT(NOM)</sub> | R <sub>TT(WR)</sub> | - Notes: 1. If R<sub>TT(NOM)</sub> MR is disabled, power to the ODT receiver will be turned off to save power. - 2. If R<sub>TT(WR)</sub> is enabled, R<sub>TT(WR)</sub> will be activated by a WRITE command for a defined period time independent of the ODT pin and MR setting of R<sub>TT(Park)</sub>/R<sub>TT(NOM)</sub>. This is described in the Dynamic ODT section. - 3. When a READ command is executed, the DRAM termination state will be High-Z for a defined period independent of the ODT pin and MR setting of R<sub>TT(Park)</sub>/R<sub>TT(NOM)</sub>. This is described in the ODT During Read section. - 4. Case A is generally best for single-rank memories. - 5. Case B is generally best for dual-rank, single-slotted memories. - 6. Case C and Case D are generally best for multi-slotted memories. #### **ODT Read Disable State Table** Upon receiving a READ command, the DRAM driving data disables ODT after RL - (2 or 3) clock cycles, where $2 = 1^{t}CK$ preamble mode and $3 = 2^{t}CK$ preamble mode. ODT stays off for a duration of BL/2 + (2 or 3) + (0 or 1) clock cycles, where $2 = 1^{t}CK$ preamble mode, $3 = 2^{t}CK$ preamble mode, 0 = CRC disabled, and 1 = CRC enabled. **Table 72: Read Termination Disable Window** | Preamble | CRC | Start ODT Disable After<br>Read | Duration of ODT Disable | |-------------------|----------|---------------------------------|-------------------------| | 1 <sup>t</sup> CK | Disabled | RL - 2 | BL/2 + 2 | | | Enabled | RL - 2 | BL/2 + 3 | | 2 <sup>t</sup> CK | Disabled | RL - 3 | BL/2 + 3 | | | Enabled | RL - 3 | BL/2 + 4 | ### **Synchronous ODT Mode** Synchronous ODT mode is selected whenever the DLL is turned on and locked. Based on the power-down definition, these modes include the following: - · Any bank active with CKE HIGH - · Refresh with CKE HIGH - · Idle mode with CKE HIGH - Active power-down mode (regardless of MR1 bit A10) - Precharge power-down mode In synchronous ODT mode, $R_{TT(NOM)}$ will be turned on DODTLon clock cycles after ODT is sampled HIGH by a rising clock edge and turned off DODTLoff clock cycles after ODT is registered LOW by a rising clock edge. The ODT latency is determined by the programmed values for: CAS WRITE latency (CWL), additive latency (AL), and parity latency (PL), as well as the programmed state of the preamble. ### **ODT Latency and Posted ODT** The ODT latencies for synchronous ODT mode are summarized in the table below. For details, refer to the latency definitions. Table 73: ODT Latency at DDR4-1600/-1866/-2133/-2400/-2666/-3200 Applicable when write CRC is disabled | Symbol | Parameter | 1 <sup>t</sup> CK Preamble | 2 <sup>t</sup> CK Preamble | Unit | |----------|---------------------------------------------------------------------------|----------------------------|----------------------------|-----------------| | DODTLon | Direct ODT turn-on latency | CWL + AL + PL - 2 | CWL + AL + PL - 3 | <sup>t</sup> CK | | DODTLoff | Direct ODT turn-off latency | CWL + AL + PL - 2 | CWL + AL + PL - 3 | | | RODTLoff | READ command to internal ODT turn-off latency | CL + AL + PL - 2 | CL + AL + PL - 3 | | | RODTLon4 | READ command to R <sub>TT(Park)</sub> turn-on la-<br>tency in BC4-fixed | RODTLoff + 4 | RODTLoff + 5 | | | RODTLon8 | READ command to R <sub>TT(Park)</sub> turn-on la-<br>tency in BL8/BC4-OTF | RODTLoff + 6 | RODTLoff + 7 | | | ODTH4 | ODT Assertion time, BC4 mode | 4 | 5 | | | ODTH8 | ODT Assertion time, BL8 mode | 6 | 7 | | ### **Timing Parameters** In synchronous ODT mode, the following parameters apply: - DODTLon, DODTLoff, RODTLoff, RODTLon4, RODTLon8, and <sup>t</sup>ADC (MIN)/(MAX). - tADC (MIN) and tADC (MAX) are minimum and maximum R<sub>TT</sub> change timing skew between different termination values. These timing parameters apply to both the synchronous ODT mode and the data termination disable mode. When ODT is asserted, it must remain HIGH until minimum ODTH4 (BC = 4) or ODTH8 (BL = 8) is satisfied. If write CRC mode or 2<sup>t</sup>CK preamble mode is enabled, ODTH should be adjusted to account for it. ODTH*x* is measured from ODT first registered HIGH to ODT first registered LOW or from the registration of a WRITE command. Figure 200: Synchronous ODT Timing with BL8 - Notes: 1. Example for CWL = 9, AL = 0, PL = 0; DODTLon = AL + PL + CWL 2 = 7; DODTLoff = AL + PL + CWL 2 = 7. - 2. ODT must be held HIGH for at least ODTH8 after assertion (T1). Figure 201: Synchronous ODT with BC4 - Notes: 1. Example for CWL = 9, AL = 10, PL = 0; DODTLon/off = AL + PL + CWL 2 = 17; ODTcnw = AL + PL + CWL 2 = 17. - 2. ODT must be held HIGH for at least ODTH4 after assertion (T1). ### **ODT During Reads** Because the DRAM cannot terminate with $R_{TT}$ and drive with $R_{ON}$ at the same time, $R_{TT}$ may nominally not be enabled until the end of the postamble as shown in the example below. At cycle T25 the device turns on the termination when it stops driving, which is determined by ${}^{t}HZ$ . If the DRAM stops driving early (that is, ${}^{t}HZ$ is early), then ${}^{t}ADC$ (MIN) timing may apply. If the DRAM stops driving late (that is, ${}^{t}HZ$ is late), then the DRAM complies with ${}^{t}ADC$ (MAX) timing. Using CL = 11 as an example for the figure below: PL = 0, AL = CL - 1 = 10, RL = PL + AL + CL = 21, CWL = 9; RODTLoff = RL - 2 = 19, DODTLon = PL + AL + CWL - 2 = 17, $1^tCK$ preamble. **Figure 202: ODT During Reads** ### **Dynamic ODT** In certain application cases and to further enhance signal integrity on the data bus, it is desirable that the termination strength of the device can be changed without issuing an MRS command. This requirement is supported by the dynamic ODT feature. ### **Functional Description** Dynamic ODT mode is enabled if bit A9 or A10 of MR2 is set to 1. - Three R<sub>TT</sub> values are available: R<sub>TT(NOM)</sub>, R<sub>TT(WR)</sub>, and R<sub>TT(Park)</sub>. - The value for R<sub>TT(NOM)</sub> is preselected via bits MR1[10:8]. - The value for $R_{TT(WR)}$ is preselected via bits MR2[11:9]. - The value for R<sub>TT(Park)</sub> is preselected via bits MR5[8:6]. - During operation without WRITE commands, the termination is controlled as follows: - Nominal termination strength R<sub>TT(NOM)</sub> or R<sub>TT(Park)</sub> is selected. - R<sub>TT(NOM)</sub> on/off timing is controlled via ODT pin and latencies DODTLon and DODTLoff, and R<sub>TT(Park)</sub> is on when ODT is LOW. - When a WRITE command (WR, WRA, WRS4, WRS8, WRAS4, and WRAS8) is registered, and if dynamic ODT is enabled, the termination is controlled as follows: - Latency ODTLcnw after the WRITE command, termination strength $R_{\rm TT(WR)}$ is selected. - Latency ODTLcwn8 (for BL8, fixed by MRS or selected OTF) or ODTLcwn4 (for BC4, fixed by MRS or selected OTF) after the WRITE command, termination strength R<sub>TT(WR)</sub> is de-selected. One or two clocks will be added into or subtracted from ODTLcwn8 and ODTLcwn4, depending on write CRC mode and/or 2<sup>t</sup>CK preamble enablement. The following table shows latencies and timing parameters relevant to the on-die termination control in dynamic ODT mode. The dynamic ODT feature is not supported in DLL-off mode. An MRS command must be used to set $R_{TT(WR)}$ to disable dynamic ODT externally (MR2[11:9] = 000). Table 74: Dynamic ODT Latencies and Timing (1tCK Preamble Mode and CRC Disabled) | Name and Description | Abbr. | Defined from | Defined to | Definition for All DDR4 Speed Bins | Unit | |---------------------------------------------------------------------------------|------------------|---------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------|--------------------------| | ODT latency for change from $R_{TT(Park)}/R_{TT(NOM)}$ to $R_{TT(WR)}$ | ODTLcnw | Registering external<br>WRITE command | Change $R_{TT}$ strength from $R_{TT(Park)}/R_{TT(NOM)}$ to $R_{TT(WR)}$ | ODTLcnw = WL - 2 | <sup>t</sup> CK | | ODT latency for change from $R_{TT(WR)}$ to $R_{TT(Park)}/R_{TT(NOM)}$ (BC = 4) | ODTLcwn<br>4 | Registering external<br>WRITE command | Change $R_{TT}$ strength from $R_{TT(WR)}$ to $R_{TT(Park)}/R_{TT(NOM)}$ | ODTLcwn4 = 4 +<br>ODTLcnw | <sup>t</sup> CK | | ODT latency for change from $R_{TT(WR)}$ to $R_{TT(Park)}/R_{TT(NOM)}$ (BL = 8) | ODTLcwn<br>8 | Registering external<br>WRITE command | Change $R_{TT}$ strength from $R_{TT(NOM)}$ to $R_{TT(WR)}$ | ODTLcwn8 = 6 +<br>ODTLcnw | <sup>t</sup> CK<br>(AVG) | | R <sub>TT</sub> change skew | <sup>t</sup> ADC | ODTLcnw<br>ODTLcwn | R <sub>Ⅲ</sub> valid | $^{t}$ ADC (MIN) = 0.3<br>$^{t}$ ADC (MAX) = 0.7 | <sup>t</sup> CK<br>(AVG) | **Table 75: Dynamic ODT Latencies and Timing with Preamble Mode and CRC Mode Matrix** | | 1 <sup>t</sup> CK Parameter | | 2 <sup>t</sup> CK Parameter | | | |----------------------|-----------------------------|-------------|-----------------------------|-------------|-----------------| | Symbol | CRC Off | CRC On | CRC Off | CRC On | Unit | | ODTLcnw <sup>1</sup> | WL - 2 | WL - 2 | WL - 3 | WL - 3 | <sup>t</sup> CK | | ODTLcwn4 | ODTLcnw + 4 | ODTLcnw + 7 | ODTLcnw + 5 | ODTLcnw + 8 | | | ODTLcwn8 | ODTLcnw + 6 | ODTLcnw + 7 | ODTLcnw + 7 | ODTLcnw + 8 | | Note: 1. ODTLcnw = WL - 2 ( $1^{t}$ CK preamble) or WL - 3 ( $2^{t}$ CK preamble). Figure 203: Dynamic ODT (1<sup>t</sup> CK Preamble; CL = 14, CWL = 11, BL = 8, AL = 0, CRC Disabled) Notes: 1. ODTLcnw = WL - 2 (1<sup>t</sup>CK preamble) or WL - 3 (2<sup>t</sup>CK preamble). 2. If BC4, then ODTLcwn = WL + 4 if CRC disabled or WL + 5 if CRC enabled; If BL8, then ODTLcwn = WL + 6 if CRC disabled or WL + 7 if CRC enabled. Figure 204: Dynamic ODT Overlapped with $R_{TT(NOM)}$ (CL = 14, CWL = 11, BL = 8, AL = 0, CRC Disabled) Note: 1. Behavior with WR command issued while ODT is registered HIGH. ### **Asynchronous ODT Mode** Asynchronous ODT mode is selected when the DRAM runs in DLL-off mode. In asynchronous ODT timing mode, the internal ODT command is *not* delayed by either additive latency (AL) or the parity latency (PL) relative to the external ODT signal (R<sub>TT(NOM)</sub>). In asynchronous ODT mode, two timing parameters apply: <sup>t</sup>AONAS (MIN/MAX), and <sup>t</sup>AOFAS (MIN/MAX). ### R<sub>TT(NOM)</sub> Turn-on Time - Minimum $R_{TT(NOM)}$ turn-on time (<sup>t</sup>AONAS [MIN]) is when the device termination circuit leaves $R_{TT(Park)}$ and ODT resistance begins to turn on. - Maximum $R_{TT(NOM)}$ turn-on time (<sup>t</sup>AONAS [MAX]) is when the ODT resistance has reached $R_{TT(NOM)}$ . - tAONAS (MIN) and tAONAS (MAX) are measured from ODT being sampled HIGH. ### R<sub>TT(NOM)</sub> Turn-off Time - Minimum $R_{TT(NOM)}$ turn-off time (tAOFAS [MIN]) is when the device's termination circuit starts to leave $R_{TT(NOM)}$ . - Maximum R<sub>TT(NOM)</sub> turn-off time (<sup>t</sup>AOFAS [MAX]) is when the on-die termination has reached R<sub>TT(Park)</sub>. - tAOFAS (MIN) and tAOFAS (MAX) are measured from ODT being sampled LOW. Figure 205: Asynchronous ODT Timings with DLL Off Transitioning ### **Electrical Specifications** ### **Absolute Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. Although "unlimited" row accesses to the same row is allowed within the refresh period; excessive row accesses to the same row over a long term can result in degraded operation. **Table 76: Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | Notes | |------------------------------------|-------------------------------------------------------------|------|-----|------|-------| | V <sub>DD</sub> | Voltage on V <sub>DD</sub> pin relative to V <sub>SS</sub> | -0.4 | 1.5 | V | 1 | | $V_{DDQ}$ | Voltage on V <sub>DDQ</sub> pin relative to V <sub>SS</sub> | -0.4 | 1.5 | V | 1 | | V <sub>PP</sub> | Voltage on V <sub>PP</sub> pin relative to V <sub>SS</sub> | -0.4 | 3.0 | V | 3 | | V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin relative to V <sub>SS</sub> | -0.4 | 1.5 | V | | | T <sub>STG</sub> | Storage temperature | -55 | 150 | °C | 2 | lotes: - 1. $V_{DD}$ and $V_{DDQ}$ must be within 300mV of each other at all times, and $V_{REF}$ must not be greater than $0.6 \times V_{DDQ}$ . When $V_{DD}$ and $V_{DDQ}$ are <500mV, $V_{REF}$ can be ≤300mV. - 2. Storage temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to the JESD51-2 standard. - 3. $V_{PP}$ must be equal to or greater than $V_{DD}/V_{DDO}$ at all times when powered. ### **DRAM Component Operating Temperature Range** Operating temperature, $T_{OPER}$ , is the case surface temperature on the center/top side of the DRAM. For measurement conditions, refer to the JEDEC document JESD51-2. **Table 77: Temperature Range** | Symbol | Parameter | Min | Max | Unit | Notes | |-------------------|---------------------------------------|-----|-----|------|-------| | T <sub>OPER</sub> | Normal operating temperature range | 0 | 85 | °C | 1 | | | Extended temperature range (optional) | >85 | 95 | °C | 2 | Notes - 1. The normal temperature range specifies the temperatures at which all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between 0°C to 85°C under all operating conditions for the commercial offering; The industrial temperature offering allows the case temperature to go below 0°C to -40°C - 2. Some applications require operation of the commercial and industrial temperature DRAMs in the extended temperature range (between 85°C and 95°C case temperature). Full specifications are supported in this range, but the following additional conditions apply: - REFRESH commands must be doubled in frequency, reducing the refresh interval <sup>†</sup>REFI to 3.9µs. It is also possible to specify a component with 1X refresh (<sup>†</sup>REFI to 7.8µs) in the extended temperature range. ### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics – AC and DC Operating Conditions** If SELF REFRESH operation is required in the extended temperature range, it is mandatory to use either the manual self refresh mode with extended temperature range capability (MR2[6] = 0 and MR2 [7] = 1) or enable the optional auto self refresh mode (MR2 [6] = 1 and MR2 [7] = 1). ### **Electrical Characteristics – AC and DC Operating Conditions** ### **Supply Operating Conditions** **Table 78: Recommended Supply Operating Conditions** | | | Rating | | | | | |------------------|---------------------------|--------|-----|-------|------|---------------| | Symbol | Parameter | Min | Тур | Мах | Unit | Notes | | V <sub>DD</sub> | Supply voltage | 1.14 | 1.2 | 1.26 | V | 1, 2, 3, 4, 5 | | V <sub>DDQ</sub> | Supply voltage for output | 1.14 | 1.2 | 1.26 | V | 1, 2, 6 | | V <sub>PP</sub> | Wordline supply voltage | 2.375 | 2.5 | 2.750 | V | 7 | - Notes: 1. Under all conditions $V_{DDO}$ must be less than or equal to $V_{DD}$ . - 2. $V_{DDQ}$ tracks with $V_{DD}$ . AC parameters are measured with $V_{DD}$ and $V_{DDQ}$ tied together. - 3. $V_{DD}$ slew rate between 300mV and 80% of $V_{DD,min}$ shall be between 0.004 V/ms and 600 V/ms, 20 MHz band-limited measurement. - 4. $V_{DD}$ ramp time from 300mV to $V_{DD,min}$ shall be no longer than 200ms. - 5. A stable valid $V_{DD}$ level is a set DC level (0 Hz to 250 KHz) and must be no less than $V_{DD,min}$ and no greater than $V_{DD,max}$ . If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is final. AC noise of $\pm$ 60mV (greater than 250 KHz) is allowed on V<sub>DD</sub> provided the noise doesn't alter $V_{DD}$ to less than $V_{DD,min}$ or greater than $V_{DD,max}$ . - 6. A stable valid $V_{DDQ}$ level is a set DC level (0 Hz to 250 KHz) and must be no less than V<sub>DDQ,min</sub> and no greater than V<sub>DDQ,max</sub>. If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is final. AC noise of $\pm 60$ mV (greater than 250 KHz) is allowed on $V_{DDO}$ provided the noise doesn't alter $V_{DDQ}$ to less than $V_{DDQ,min}$ or greater than $V_{DDQ,max}$ . - 7. A stable valid $V_{PP}$ level is a set DC level (0 Hz to 250 KHz) and must be no less than $V_{PP,min}$ and no greater than $V_{PP,max}$ . If the set DC level is altered anytime after initialization, the DLL reset and calibrations must be performed again after the new set DC level is final. AC noise of ±120mV (greater than 250 KHz) is allowed on V<sub>PP</sub> provided the noise doesn't alter V<sub>PP</sub> to less than V<sub>PP,min</sub> or greater than V<sub>PP,max</sub>. **Table 79: V<sub>DD</sub> Slew Rate** | Symbol | Min | Max | Unit | Notes | |--------------|-------|-----|------|-------| | $V_{DD\_sl}$ | 0.004 | 600 | V/ms | 1, 2 | | $V_{DD\_on}$ | _ | 200 | ms | 3 | - Notes: 1. Measurement made between 300mV and 80% V<sub>DD</sub> (minimum level). - 2. The DC bandwidth is limited to 20 MHz. - 3. Maximum time to ramp $V_{DD}$ from 300 mV to $V_{DD}$ minimum. ### Leakages **Table 80: Leakages** | Condition | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------|---------------------|-----|-----|------|-------| | Input leakage (excluding ZQ and TEN) | I <sub>IN</sub> | -2 | 2 | μA | 1 | | ZQ leakage | I <sub>ZQ</sub> | -3 | 3 | μA | 1 | | TEN leakage | I <sub>TEN</sub> | -6 | 10 | μA | 1, 2 | | V <sub>REFCA</sub> leakage | I <sub>VREFCA</sub> | -2 | 2 | μA | 3 | | Output leakage: V <sub>OUT</sub> = V <sub>DDQ</sub> | I <sub>OZpd</sub> | _ | 5 | μΑ | 4 | | Output leakage: V <sub>OUT</sub> = V <sub>SSQ</sub> | I <sub>OZpu</sub> | -50 | _ | μΑ | 4, 5 | - Notes: 1. Input under test $0V < V_{IN} < 1.1V$ . - 2. Additional leakage due to weak pull-down. - 3. $V_{REFCA} = V_{DD}/2$ , $V_{DD}$ at valid level after initialization. - 4. DQs are disabled. - 5. ODT is disabled with the ODT input HIGH. ### **V<sub>REFCA</sub>** Supply $V_{REFCA}$ is to be supplied to the DRAM and equal to $V_{DD}/2$ . The $V_{REFCA}$ is a reference supply input and therefore does not draw biasing current. The DC-tolerance limits and AC-noise limits for the reference voltages V<sub>REFCA</sub> are illustrated in the figure below. The figure shows a valid reference voltage $V_{\text{REF}(t)}$ as a function of time (V<sub>REF</sub> stands for V<sub>REF(DC)</sub> is the linear average of V<sub>REF(t)</sub> over a very long period of time (1 second). This average has to meet the MIN/MAX requirements. Furthermore, $V_{REF(t)}$ may temporarily deviate from $V_{REF(DC)}$ by no more than $\pm 1\%$ $V_{DD}$ for the AC-noise limit. Figure 206: V<sub>REFDO</sub> Voltage Range ### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics – AC and DC Operating Conditions** The voltage levels for setup and hold time measurements are dependent on $V_{REF}$ . $V_{REF}$ is understood as V<sub>REF(DC)</sub>, as defined in the above figure. This clarifies that DC-variations of V<sub>REF</sub> affect the absolute voltage a signal has to reach to achieve a valid HIGH or LOW level, and therefore, the time to which setup and hold is measured. System timing and voltage budgets need to account for $V_{\text{REF}(DC)}$ deviations from the optimum position within the data-eye of the input signals. This also clarifies that the DRAM setup/hold specification and derating values need to include time and voltage associated with $V_{REF}$ AC-noise. Timing and voltage effects due to AC-noise on V<sub>REF</sub> up to the specified limit (±1% of V<sub>DD</sub>) are included in DRAM timings and their associated deratings. ### **V<sub>REFDQ</sub> Supply and Calibration Ranges** The device internally generates its own $V_{REFDQ}$ . DRAM internal $V_{REFDQ}$ specification parameters: voltage range, step size, V<sub>REF</sub> step time, V<sub>REF</sub> full step time, and V<sub>REF</sub> valid level are used to help provide estimated values for the internal V<sub>REFDO</sub> and are not pass/fail limits. The voltage operating range specifies the minimum required range for DDR4 SDRAM devices. The minimum range is defined by V<sub>REFDO,min</sub> and V<sub>REFDO,max</sub>. A calibration sequence should be performed by the DRAM controller to adjust V<sub>REFDO</sub> and optimize the timing and voltage margin of the DRAM data input receivers. **Table 81: V<sub>REFDO</sub> Specification** | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |---------------------------------------------|--------------------------|---------|-------|--------|-----------|-----------| | Range 1 V <sub>REFDQ</sub> operating points | V <sub>REFDQ</sub> R1 | 60% | _ | 92% | $V_{DDQ}$ | 1, 2 | | Range 2 V <sub>REFDQ</sub> operating points | V <sub>REFDQ</sub> R2 | 45% | _ | 77% | $V_{DDQ}$ | 1, 2 | | V <sub>REF</sub> step size | V <sub>REF,step</sub> | 0.5% | 0.65% | 0.8% | $V_{DDQ}$ | 3 | | V <sub>REF</sub> set tolerance | V <sub>REF,set_tol</sub> | -1.625% | 0% | 1.625% | $V_{DDQ}$ | 4, 5, 6 | | | | -0.15% | 0% | 0.15% | $V_{DDQ}$ | 4, 7, 8 | | V <sub>REF</sub> step time | V <sub>REF,time</sub> | _ | - | 150 | ns | 9, 10, 11 | | V <sub>REF</sub> valid tolerance | V <sub>REF_val_tol</sub> | -0.15% | 0% | 0.15% | $V_{DDQ}$ | 12 | - Notes: 1. $V_{REF(DC)}$ voltage is referenced to $V_{DDQ(DC)}$ . $V_{DDQ(DC)}$ is 1.2V. - 2. DRAM range 1 or range 2 is set by the MRS6[6]6. - 3. V<sub>REF</sub> step size increment/decrement range. V<sub>REF</sub> at DC level. - 4. $V_{REF,new} = V_{REF,old} \pm n \times V_{REF,step}$ ; n = number of steps. If increment, use "+," if decrement, use "-." - 5. For n >4, the minimum value of $V_{REF}$ setting tolerance = $V_{REF,new}$ 1.625% $\times$ $V_{DDQ}$ . The maximum value of $V_{REF}$ setting tolerance = $V_{REF,new}$ + 1.625% × $V_{DDQ}$ . - 6. Measured by recording the MIN and MAX values of the V<sub>RFF</sub> output over the range, drawing a straight line between those points, and comparing all other VRFF output settings to that line. - 7. For n $\leq$ 4, the minimum value of $V_{REF}$ setting tolerance = $V_{REF,new}$ 0.15% $\times$ $V_{DDQ}$ . The maximum value of $V_{REF}$ setting tolerance = $V_{REF,new}$ + 0.15% × $V_{DDQ}$ . - 8. Measured by recording the MIN and MAX values of the $V_{REF}$ output across four consecutive steps (n = 4), drawing a straight line between those points, and comparing all $V_{RFF}$ output settings to that line. - 9. Time from MRS command to increment or decrement one step size for V<sub>REF</sub>. - 10. Time from MRS command to increment or decrement more than one step size up to the full range of V<sub>REF</sub>. - 11. If the V<sub>REF</sub> monitor is enabled, V<sub>REF</sub> must be derated by +10ns if DQ bus load is 0pF and an additional +15 ns/pF of DQ bus loading. ## 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Operating Conditions Only applicable for DRAM component-level test/characterization purposes. Not applicable for normal mode of operation. V<sub>REF</sub> valid qualifies the step times, which will be characterized at the component level. ### **V<sub>REFDQ</sub>** Ranges MR6[6] selects range 1 (60% to 92.5% of $V_{DDQ}$ ) or range 2 (45% to 77.5% of $V_{DDQ}$ ), and MR6[5:0] sets the $V_{REFDQ}$ level, as listed in the following table. The values in MR6[6:0] will update the $V_{DDQ}$ range and level independent of MR6[7] setting. It is recommended MR6[7] be enabled when changing the settings in MR6[6:0], and it is highly recommended MR6[7] be enabled when changing the settings in MR6[6:0] multiple times during a calibration routine. Table 82: V<sub>REFDQ</sub> Range and Levels | BADCIT-01 | MR6[6] 0 = | MR6[6] 1 = | MDC[C.0] | MR6[6] 0 = | MR6[6] 1 = | |-----------|------------|------------|----------|------------------------|------------| | MR6[5:0] | Range 1 | Range 2 | MR6[5:0] | Range 1 | Range 2 | | 00 0000 | 60.00% | 45.00% | 01 1010 | 76.90% | 61.90% | | 00 0001 | 60.65% | 45.65% | 01 1011 | 77.55% | 62.55% | | 00 0010 | 61.30% | 46.30% | 01 1100 | 78.20% | 63.20% | | 00 0011 | 61.95% | 46.95% | 01 1101 | 78.85% | 63.85% | | 00 0100 | 62.60% | 47.60% | 01 1110 | 79.50% | 64.50% | | 00 0101 | 63.25% | 48.25% | 01 1111 | 80.15% | 65.15% | | 00 0110 | 63.90% | 48.90% | 10 0000 | 80.80% | 65.80% | | 00 0111 | 64.55% | 49.55% | 10 0001 | 81.45% | 66.45% | | 00 1000 | 65.20% | 50.20% | 10 0010 | 82.10% | 67.10% | | 00 1001 | 65.85% | 50.85% | 10 0011 | 82.75% | 67.75% | | 00 1010 | 66.50% | 51.50% | 10 0100 | 83.40% | 68.40% | | 00 1011 | 67.15% | 52.15% | 10 0101 | 84.05% | 69.05% | | 00 1100 | 67.80% | 52.80% | 10 0110 | 84.70% | 69.70% | | 00 1101 | 68.45% | 53.45% | 10 0111 | 85.35% | 70.35% | | 00 1110 | 69.10% | 54.10% | 10 1000 | 86.00% | 71.00% | | 00 1111 | 69.75% | 54.75% | 10 1001 | 86.65% | 71.65% | | 01 0000 | 70.40% | 55.40% | 10 1010 | 87.30% | 72.30% | | 01 0001 | 71.05% | 56.05% | 10 1011 | 87.95% | 72.95% | | 01 0010 | 71.70% | 56.70% | 10 1100 | 88.60% | 73.60% | | 01 0011 | 72.35% | 57.35% | 10 1101 | 89.25% | 74.25% | | 01 0100 | 73.00% | 58.00% | 10 1110 | 89.90% | 74.90% | | 01 0101 | 73.65% | 58.65% | 10 1111 | 90.55% | 75.55% | | 01 0110 | 74.30% | 59.30% | 11 0000 | 91.20% | 76.20% | | 01 0111 | 74.95% | 59.95% | 11 0001 | 91.85% | 76.85% | | 01 1000 | 75.60% | 60.60% | 11 0010 | 92.50% | 77.50% | | 01 1001 | 76.25% | 61.25% | | 11 0011 to 11 1111 are | reserved | ### **Electrical Characteristics – AC and DC Single-Ended Input Measurement** Levels ### **RESET\_n Input Levels** **Table 83: RESET n Input Levels (CMOS)** | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------|---------------------------|-----------------------|-----------------------|------|------| | AC input high voltage | V <sub>IH(AC)_RESET</sub> | 0.8 × V <sub>DD</sub> | V <sub>DD</sub> | V | 1 | | DC input high voltage | V <sub>IH(DC)_RESET</sub> | $0.7 \times V_{DD}$ | V <sub>DD</sub> | V | 2 | | DC input low voltage | V <sub>IL(DC)_RESET</sub> | V <sub>SS</sub> | 0.3 × V <sub>DD</sub> | V | 3 | | AC input low voltage | V <sub>IL(AC)_RESET</sub> | V <sub>SS</sub> | 0.2 × V <sub>DD</sub> | V | 4 | | Rising time | <sup>t</sup> R_RESET | _ | 1 | μs | 5 | | RESET pulse width after power-up | tPW_RESET_S | 1 | _ | μs | 6, 7 | | RESET pulse width during power-up | <sup>t</sup> PW_RESET_L | 200 | _ | μs | 6 | - Notes: 1. Overshoot should not exceed the V<sub>IN</sub> shown in the Absolute Maximum Ratings table. - 2. After RESET\_n is registered HIGH, the RESET\_n level must be maintained above V<sub>IH(DC)</sub> RESET, otherwise operation will be uncertain until it is reset by asserting RESET\_n signal LOW. - 3. After RESET\_n is registered LOW, the RESET\_n level must be maintained below V<sub>II (DC) RE-</sub> SET during <sup>t</sup>PW\_RESET, otherwise the DRAM may not be reset. - 4. Undershoot should not exceed the V<sub>IN</sub> shown in the Absolute Maximum Ratings table. - 5. Slope reversal (ring-back) during this level transition from LOW to HIGH should be mitigated as much as possible. - 6. RESET is destructive to data contents. - 7. See RESET Procedure at Power Stable Condition figure. Figure 207: RESET\_n Input Slew Rate Definition ### **Command/Address Input Levels** Table 84: Command and Address Input Levels: DDR4-1600 Through DDR4-2400 | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------|---------------------|------------------------|-------------------|------|---------| | AC input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 100 | V <sub>DD</sub> 5 | mV | 1, 2, 3 | | DC input high voltage | V <sub>IH(DC)</sub> | V <sub>REF</sub> + 75 | $V_{DD}$ | mV | 1, 2 | Table 84: Command and Address Input Levels: DDR4-1600 Through DDR4-2400 (Continued) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------|-------------------------|------------------------|------------------------|------|---------| | DC input low voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 75 | mV | 1, 2 | | AC input low voltage | V <sub>IL(AC)</sub> | V <sub>SS</sub> 5 | V <sub>REF</sub> - 100 | mV | 1, 2, 3 | | Reference voltage for CMD/ADDR inputs | V <sub>REFFCA(DC)</sub> | 0.49 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> | V | 4 | - Notes: 1. For input except RESET\_n. $V_{REF} = V_{REFCA(DC)}$ . - 2. $V_{REF} = V_{REFCA(DC)}$ . - 3. Input signal must meet V<sub>IL</sub>/V<sub>IH(AC)</sub> to meet <sup>t</sup>IS timings and V<sub>IL</sub>/V<sub>IH(DC)</sub> to meet <sup>t</sup>IH timings. - 4. The AC peak noise on V<sub>REF</sub> may not allow V<sub>REF</sub> to deviate from V<sub>REFCA(DC)</sub> by more than $\pm 1\%$ V<sub>DD</sub> (for reference: approximately $\pm 12$ mV). - 5. Refer to "Overshoot and Undershoot Specifications." Table 85: Command and Address Input Levels: DDR4-2666 | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------|-------------------------|------------------------|------------------------|------|---------| | AC input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 90 | V <sub>DD</sub> 5 | mV | 1, 2, 3 | | DC input high voltage | V <sub>IH(DC)</sub> | V <sub>REF</sub> + 65 | V <sub>DD</sub> | mV | 1, 2 | | DC input low voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 65 | mV | 1, 2 | | AC input low voltage | V <sub>IL(AC)</sub> | V <sub>SS</sub> 5 | V <sub>REF</sub> - 90 | mV | 1, 2, 3 | | Reference voltage for CMD/ADDR inputs | V <sub>REFFCA(DC)</sub> | 0.49 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> | V | 4 | - Notes: 1. For input except RESET\_n. $V_{REF} = V_{REFCA(DC)}$ . - 2. $V_{REF} = V_{REFCA(DC)}$ . - 3. Input signal must meet V<sub>IL</sub>/V<sub>IH(AC)</sub> to meet <sup>t</sup>IS timings and V<sub>IL</sub>/V<sub>IH(DC)</sub> to meet <sup>t</sup>IH timings. - 4. The AC peak noise on V<sub>REF</sub> may not allow V<sub>REF</sub> to deviate from V<sub>REFCA(DC)</sub> by more than ±1% V<sub>DD</sub> (for reference: approximately ±12mV). - 5. Refer to "Overshoot and Undershoot Specifications." Table 86: Command and Address Input Levels: DDR4-2933 and DDR4-3200 | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------|-------------------------|------------------------|------------------------|------|---------| | AC input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 90 | V <sub>DD</sub> 5 | mV | 1, 2, 3 | | DC input high voltage | V <sub>IH(DC)</sub> | V <sub>REF</sub> + 65 | $V_{DD}$ | mV | 1, 2 | | DC input low voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 65 | mV | 1, 2 | | AC input low voltage | V <sub>IL(AC)</sub> | V <sub>SS</sub> 5 | V <sub>REF</sub> - 90 | mV | 1, 2, 3 | | Reference voltage for CMD/ADDR inputs | V <sub>REFFCA(DC)</sub> | 0.49 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> | V | 4 | - Notes: 1. For input except RESET\_n. $V_{REF} = V_{REFCA(DC)}$ . - 2. $V_{REF} = V_{REFCA(DC)}$ . - 3. Input signal must meet $V_{IL}/V_{IH(AC)}$ to meet <sup>t</sup>IS timings and $V_{IL}/V_{IH(DC)}$ to meet <sup>t</sup>IH timings. - 4. The AC peak noise on $V_{REF}$ may not allow $V_{REF}$ to deviate from $V_{REFCA(DC)}$ by more than ±1% V<sub>DD</sub> (for reference: approximately ±12mV). - 5. Refer to "Overshoot and Undershoot Specifications." **Table 87: Single-Ended Input Slew Rates** | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------|------------------|-----|-----|------|------------| | Single-ended input slew rate – CA | SR <sub>CA</sub> | 1.0 | 7.0 | V/ns | 1, 2, 3, 4 | Notes: 1. For input except RESET\_n. - 2. $V_{REF} = V_{REFCA(DC)}$ . - 3. ${}^{t}IS/{}^{t}IH$ timings assume $SR_{CA} = 1V/ns$ . - 4. Measured between $V_{IH(AC)}$ and $V_{IL(AC)}$ for falling edges and between $V_{IL(AC)}$ and $V_{IH(AC)}$ for rising edges Figure 208: Single-Ended Input Slew Rate Definition ### Command, Control, and Address Setup, Hold, and Derating The total ${}^t\! IS$ (setup time) and ${}^t\! IH$ (hold time) required is calculated to account for slew rate variation by adding the data sheet ${}^t\! IS$ (base) values, the $V_{IL(AC)}/V_{IH(AC)}$ points, and ${}^t\! IH$ (base) values, the $V_{IL(DC)}/V_{IH(DC)}$ points; to the $\Delta^t\! IS$ and $\Delta^t\! IH$ derating values, respectively. The base values are derived with single-end signals at 1V/ns and differential clock at 2V/ns. Example: ${}^t\! IS$ (total setup time) = ${}^t\! IS$ (base) + $\Delta^t\! IS$ . For a valid transition, the input signal has to remain above/below $V_{IH(AC)}/V_{IL(AC)}$ for the time defined by ${}^t\! VAC$ . Although the total setup time for slow slew rates might be negative (for example, a valid input signal will not have reached $V_{\rm IH(AC)}/V_{\rm IL(AC)}$ at the time of the rising clock transition), a valid input signal is still required to complete the transition and to reach $V_{\rm IH(AC)}/V_{\rm IL(AC)}.$ For slew rates that fall between the values listed in derating tables, the derating values may be obtained by linear interpolation. Setup ( ${}^{t}IS$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC)max}$ and the first crossing of $V_{IH(AC)min}$ that does not ring back below $V_{IH(DC)min}$ . Setup ( ${}^{t}IS$ ) nominal slew rate for a falling signal is defined as the slew ### 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Single-Ended Input Measurement Levels rate between the last crossing of $V_{IH(DC)min}$ and the first crossing of $V_{IL(AC)max}$ that does not ring back above $V_{IL(DC)max}. \\$ $Hold \ (^{t}IH) \ nominal \ slew \ rate \ for \ a \ rising \ signal \ is \ defined \ as \ the \ slew \ rate \ between \ the \ last \ crossing \ of \ V_{IL(DC)max} \ and \ the \ first \ crossing \ of \ V_{IH(AC)min} \ that \ does \ not \ ring \ back \ below \ V_{IH(DC)min}. \ Hold \ (^{t}IH) \ nominal \ slew \ rate \ for \ a \ falling \ signal \ is \ defined \ as \ the \ slew \ rate \ between \ the \ last \ crossing \ of \ V_{IL(AC)min} \ that \ does \ not \ ring \ back \ above \ V_{IL(DC)max}.$ Table 88: Command and Address Setup and Hold Values Referenced - AC/DC-Based | Symbol | 1600 | 1866 | 2133 | 2400 | 2666 | 2933 | 3200 | Unit | Reference | |------------------------------|------|------|------|------|------|------|------|------|------------------------------------------| | <sup>t</sup> IS(base, AC100) | 115 | 100 | 80 | 62 | _ | _ | _ | ps | $V_{IH(AC)}/V_{IL(AC)}$ | | <sup>t</sup> IH(base, DC75) | 140 | 125 | 105 | 87 | - | _ | _ | ps | V <sub>IH(DC)</sub> /V <sub>IL(DC)</sub> | | <sup>t</sup> IS(base, AC90) | _ | _ | _ | _ | 55 | 48 | 40 | ps | V <sub>IH(AC)</sub> /V <sub>IL(AC)</sub> | | <sup>t</sup> IH(base, DC65) | - | - | - | - | 80 | 73 | 65 | ps | V <sub>IH(DC)</sub> /V <sub>IL(DC)</sub> | | tIS/tIH(Vref) | 215 | 200 | 180 | 162 | 145 | 138 | 130 | ps | V <sub>IH(DC)</sub> /V <sub>IL(DC)</sub> | Table 89: Derating Values for tIS/tIH - AC100DC75-Based | | $\Delta^t$ IS with AC100 Threshold, $\Delta^t$ IH with DC75 Threshold Derating (ps) – AC/DC-Based | | | | | | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | CMD/ | | | | | | CK, | CK# E | iffere | ntial S | lew Ra | ite | | | | | | | ADDR | 10.0 | 0 V/ns 8.0 V/ns | | V/ns | 6.0 | V/ns | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.5 | V/ns | 1.0 | V/ns | | Slew Rate<br>V/ns | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IH | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | | 7.0 | 76 | 54 | 76 | 55 | 77 | 56 | 79 | 58 | 82 | 60 | 86 | 64 | 94 | 73 | 111 | 89 | | 6.0 | 73 | 53 | 74 | 53 | 75 | 54 | 77 | 56 | 79 | 58 | 83 | 63 | 92 | 71 | 108 | 88 | | 5.0 | 70 | 50 | 71 | 51 | 72 | 52 | 74 | 54 | 76 | 56 | 80 | 60 | 88 | 68 | 105 | 85 | | 4.0 | 65 | 46 | 66 | 47 | 67 | 48 | 69 | 50 | 71 | 52 | 75 | 56 | 83 | 65 | 100 | 81 | | 3.0 | 57 | 40 | 57 | 41 | 58 | 42 | 60 | 44 | 63 | 46 | 67 | 50 | 75 | 58 | 92 | 75 | | 2.0 | 40 | 28 | 41 | 28 | 42 | 29 | 44 | 31 | 46 | 33 | 50 | 38 | 58 | 46 | 75 | 63 | | 1.5 | 23 | 15 | 24 | 16 | 25 | 17 | 27 | 19 | 29 | 21 | 33 | 25 | 42 | 33 | 58 | 50 | | 1.0 | -10 | -10 | -9 | -9 | -8 | -8 | -6 | -6 | -4 | -4 | 0 | 0 | 8 | 8 | 25 | 25 | | 0.9 | -17 | -14 | -16 | -14 | -15 | -13 | -13 | -10 | -11 | -8 | -7 | -4 | 1 | 4 | 18 | 21 | | 0.8 | -26 | -19 | -25 | -19 | -24 | -18 | -22 | -16 | -20 | -14 | -16 | -9 | -7 | -1 | 9 | 16 | | 0.7 | -37 | -26 | -36 | -25 | -35 | -24 | -33 | -22 | -31 | -20 | -27 | -16 | -18 | -8 | -2 | 9 | | 0.6 | -52 | -35 | -51 | -34 | -50 | -33 | -48 | -31 | -46 | -29 | -42 | -25 | -33 | -17 | -17 | 0 | | 0.5 | -73 | -48 | -72 | -47 | -71 | -46 | -69 | -44 | -67 | -42 | -63 | -38 | -54 | -29 | -38 | -13 | | 0.4 | -104 | -66 | -103 | -66 | -102 | -65 | -100 | -63 | -98 | -60 | -94 | -56 | -85 | -48 | -69 | -31 | Table 90: Derating Values for tIS/tIH - AC90/DC65-Based | | $\Delta^{ m t}$ IS with AC90 Threshold, $\Delta^{ m t}$ IH with DC65 Threshold Derating (ps) – AC/DC-Based | | | | | | | | | | | | | | | | |-------------------|------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | CMD/ | | | | | | CK, | CK# E | iffere | ntial S | lew Ra | ite | | | | | | | ADDR | 10.0 | V/ns | 8.0 | V/ns | 6.0 V/ns 4 | | 4.0 V/ns | | 3.0 | V/ns | 2.0 V/ns | | 1.5 V/ns | | 1.0 V/ns | | | Slew Rate<br>V/ns | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IH | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | | 7.0 | 68 | 47 | 69 | 47 | 70 | 48 | 72 | 50 | 73 | 52 | 77 | 56 | 85 | 63 | 100 | 78 | | 6.0 | 66 | 45 | 67 | 46 | 68 | 47 | 69 | 49 | 71 | 50 | 75 | 54 | 83 | 62 | 98 | 77 | | 5.0 | 63 | 43 | 64 | 44 | 65 | 45 | 66 | 46 | 68 | 48 | 72 | 52 | 80 | 60 | 95 | 75 | | 4.0 | 59 | 40 | 59 | 40 | 60 | 41 | 62 | 43 | 64 | 45 | 68 | 49 | 75 | 56 | 90 | 71 | | 3.0 | 51 | 34 | 52 | 35 | 53 | 36 | 54 | 38 | 56 | 40 | 60 | 43 | 68 | 51 | 83 | 66 | | 2.0 | 36 | 24 | 37 | 24 | 38 | 25 | 39 | 27 | 41 | 29 | 45 | 33 | 53 | 40 | 68 | 55 | | 1.5 | 21 | 13 | 22 | 13 | 23 | 14 | 24 | 16 | 26 | 18 | 30 | 22 | 38 | 29 | 53 | 44 | | 1.0 | -9 | -9 | -8 | -8 | -8 | -8 | -6 | -6 | -4 | -4 | 0 | 0 | 8 | 8 | 23 | 23 | | 0.9 | -15 | -13 | -15 | -12 | -14 | -11 | -12 | -9 | -10 | -7 | -6 | -4 | 1 | 4 | 16 | 19 | | 0.8 | -23 | -17 | -23 | -17 | -22 | -16 | -20 | -14 | -18 | -12 | -14 | -8 | -7 | -1 | 8 | 14 | | 0.7 | -34 | -23 | -33 | -22 | -32 | -21 | -30 | -20 | -28 | -18 | -25 | -14 | -17 | -6 | -2 | 9 | | 0.6 | -47 | -31 | -47 | -30 | -46 | -29 | -44 | -27 | -42 | -25 | -38 | -22 | -31 | -14 | -16 | 1 | | 0.5 | -67 | -42 | -66 | -41 | -65 | -40 | -63 | -38 | -61 | -36 | -58 | -33 | -50 | -25 | -35 | -10 | | 0.4 | -95 | -58 | -95 | -57 | -94 | -56 | -92 | -54 | -90 | -53 | -86 | -49 | -79 | -41 | -64 | -26 | ### **Data Receiver Input Requirements** The following parameters apply to the data receiver Rx MASK operation detailed in the Write Timing section, Data Strobe-to-Data Relationship. The rising edge slew rates are defined by srr1 and srr2. The slew rate measurement points for a rising edge are shown in the figure below. A LOW-to-HIGH transition time, tr1, is measured from $0.5 \times V_{diVW,max}$ below $V_{CENTDQ,midpoint}$ to the last transition through $0.5 \times V_{diVW,max}$ above $V_{CENTDQ,midpoint}$ ; tr2 is measured from the last transition through $0.5 \times V_{diVW,max}$ above $V_{CENTDQ,midpoint}$ to the first transition through the $0.5 \times V_{IHL(AC)min}$ above $V_{CENTDQ,midpoint}$ . The falling edge slew rates are defined by srf1 and srf2. The slew rate measurement points for a falling edge are shown in the figure below. A HIGH-to-LOW transition time, tf1, is measured from $0.5 \times V_{diVW,max}$ above $V_{CENTDQ,midpoint}$ to the last transition through $0.5 \times V_{diVW,max}$ below $V_{CENTDQ,midpoint}$ ; tf2 is measured from the last transition through $0.5 \times V_{diVW,max}$ below $V_{CENTDQ,midpoint}$ to the first transition through the $0.5 \times V_{IHL(AC)min}$ below $V_{CENTDQ,midpoint}$ . **Figure 209: DQ Slew Rate Definitions** - Notes: 1. Rising edge slew rate equation $srr1 = V_{diVW,max}/({}^tr1)$ . - 2. Rising edge slew rate equation srr2 = $(V_{IHL(AC)min} V_{diVW,max})/(2 \times {}^{t}r2)$ . - 3. Falling edge slew rate equation $srf1 = V_{diVW,max}/({}^tf1)$ . - 4. Falling edge slew rate equation srf2 = $(V_{IHL(AC)min} V_{diVW,max})/(2 \times {}^tf2)$ . **Table 91: DQ Input Receiver Specifications** Note 1 applies to the entire table | | | | DDR4-1600,<br>1866, 2133 | | | | DDR4 | -2666 | DDR4-2933 | | DDR4-3200 | | | Not | |-----------------------------------------------|----------------------|-----|--------------------------|-----|-----|-----|------|-------|-----------|-----|-----------|------|------|-----| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | es | | | V <sub>IN</sub> Rx mask input<br>peak-to-peak | V <sub>diVW</sub> | - | 136 | _ | 130 | - | 120 | - | 115 | _ | 110 | mV | 2, 3 | | | DQ Rx input tim-<br>ing window | TdiVW | - | 0.2 | _ | 0.2 | - | 0.22 | - | 0.23 | - | 0.23 | UI | 2, 3 | | | DQ AC input<br>swing peak-to-<br>peak | V <sub>IHL(AC)</sub> | 186 | _ | 160 | _ | 150 | _ | 145 | _ | 140 | _ | mV | 4, 5 | | ### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics – AC and DC Single-Ended Input Measurement Levels** ### **Table 91: DQ Input Receiver Specifications (Continued)** Note 1 applies to the entire table | постаррного с | | | -1600,<br>2133 | DDR4 | -2400 | DDR4 | -2666 | DDR4 | -2933 | DDR4 | -3200 | | Not | |----------------------------------------------------------------------------------------|-------------------------|---------------|----------------|---------------|-------|---------------|-------|---------------|-------|---------------|-------|------|-----| | Parameter | Symbol | Min | Max | Min | Мах | Min | Max | Min | Мах | Min | Max | Unit | es | | DQ input pulse width | TdiPW | 0.58 | - | 0.58 | _ | 0.58 | _ | 0.58 | _ | 0.58 | _ | UI | 6 | | DQS-to-DQ Rx<br>mask offset | <sup>t</sup> DQS2D<br>Q | -0.17 | 0.17 | -0.17 | 0.17 | -0.19 | 0.19 | -0.22 | 0.22 | -0.22 | 0.22 | UI | 7 | | DQ-to-DQ Rx mask offset | <sup>t</sup> DQ2DQ | - | 0.1 | _ | 0.1 | _ | 0.105 | _ | 0.115 | _ | 0.125 | UI | 8 | | Input slew rate<br>over V <sub>diVW</sub> if <sup>t</sup> CK ≥<br>0.925ns | srr1, srf1 | 1 | 9 | 1 | 9 | 1 | 9 | 1 | 9 | 1 | 9 | V/ns | 9 | | Input slew rate<br>over V <sub>diVW</sub> if<br>0.935ns > <sup>†</sup> CK ≥<br>0.625ns | srr1, srf1 | - | - | 1.25 | 9 | 1.25 | 9 | 1.25 | 9 | 1.25 | 9 | V/ns | 9 | | Rising input slew<br>rate over 1/2<br>V <sub>IHL(AC)</sub> | srr2 | 0.2 ×<br>srr1 | 9 | 0.2 ×<br>srr1 | 9 | 0.2 ×<br>srr1 | 9 | 0.2 ×<br>srr1 | 9 | 0.2 ×<br>srr1 | 9 | V/ns | 10 | | Falling input slew<br>rate over 1/2<br>V <sub>IHL(AC)</sub> | srf2 | 0.2 ×<br>srf1 | 9 | 0.2 ×<br>srf1 | 9 | 0.2 ×<br>srf1 | 9 | 0.2 ×<br>srf1 | 9 | 0.2 ×<br>srf1 | 9 | V/ns | 10 | - Notes: 1. All Rx mask specifications must be satisfied for each UI. For example, if the minimum input pulse width is violated when satisfying TdiVW (MIN), V<sub>diVW.max</sub>, and minimum slew rate limits, then either TdiVW (MIN) or minimum slew rates would have to be increased to the point where the minimum input pulse width would no longer be violated. - 2. Data Rx mask voltage and timing total input valid window where V<sub>diVW</sub> is centered around V<sub>CENTDQ,midpoint</sub> after V<sub>REFDQ</sub> training is completed. The data Rx mask is applied per bit and should include voltage and temperature drift terms. The input buffer design specification is to achieve at least a BER $=1^{e-16}$ when the Rx mask is not violated. - 3. Defined over the DQ internal V<sub>REF</sub> range 1. - 4. Overshoot and undershoot specifications apply. - 5. DQ input pulse signal swing into the receiver must meet or exceed VIHI (AC)min. VIHI (AC)min is to be achieved on an UI basis when a rising and falling edge occur in the same UI (a valid TdiPW). - 6. DQ minimum input pulse width defined at the V<sub>CENTDO.midpoint</sub>. - 7. DQS-to-DQ Rx mask offset is skew between DQS and DQ within a nibble (x4) or word (x8, x16 [for x16, the upper and lower bytes are treated as separate x8s]) at the SDRAM balls over process, voltage, and temperature. - 8. DQ-to-DQ Rx mask offset is skew between DQs within a nibble (x4) or word (x8, x16) at the SDRAM balls for a given component over process, voltage, and temperature. - 9. Input slew rate over V<sub>diVW</sub> mask centered at V<sub>CENTDQ,midpoint</sub>. Slowest DQ slew rate to fastest DQ slew rate per transition edge must be within 1.7V/ns of each other. - 10. Input slew rate between $V_{diVW}$ mask edge and $V_{IHL(AC)min}$ points. The following figure shows the Rx mask relationship to the input timing specifications relative to system <sup>t</sup>DS and <sup>t</sup>DH. The classical definition for <sup>t</sup>DS/<sup>t</sup>DH required a DQ rising # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Single-Ended Input Measurement Levels and falling edges to not violate <sup>t</sup>DS and <sup>t</sup>DH relative to the DQS strobe at any time; however, with the Rx mask <sup>t</sup>DS and <sup>t</sup>DH can shift relative to the DQS strobe provided the input pulse width specification is satisfied and the Rx mask is not violated. Figure 210: Rx Mask Relative to <sup>t</sup>DS/<sup>t</sup>DH The following figure and table show an example of the worst case Rx mask required if the DQS and DQ pins do not have DRAM controller to DRAM write DQ training. The figure and table show that without DRAM write DQ training, the Rx mask would increase from 0.2UI to essentially 0.54UI. This would also be the minimum <sup>t</sup>DS and <sup>t</sup>DH required as well. **Figure 211: Rx Mask Without Write Training** Table 92: Rx Mask and <sup>t</sup>DS/<sup>t</sup>DH without Write Training | DDR4 | V <sub>IHL(AC)</sub><br>(mV) | TdiPW<br>(UI) | V <sub>diVW</sub><br>(mV) | TdiVW<br>(UI) | <sup>t</sup> DQS2DQ<br>(UI) | <sup>t</sup> DQ2DQ<br>(UI) | Rx Mask<br>with Write<br>Train<br>(ps) | <sup>t</sup> DS + <sup>t</sup> DH<br>(ps) | |------|------------------------------|---------------|---------------------------|---------------|-----------------------------|----------------------------|----------------------------------------|-------------------------------------------| | 1600 | 186 | 0.58 | 136 | 0.2 | ±0.17 | 0.1 | 125 | 338 | | 1866 | 186 | 0.58 | 136 | 0.2 | ±0.17 | 0.1 | 107.1 | 289 | | 2133 | 186 | 0.58 | 136 | 0.2 | ±0.17 | 0.1 | 94 | 253 | | 2400 | 160 | 0.58 | 130 | 0.2 | ±0.17 | 0.1 | 83.3 | 225 | | 2666 | 150 | 0.58 | 120 | 0.22 | ±0.19 | 0.105 | 82.5 | 225 | | 2933 | 145 | 0.58 | 115 | 0.23 | ±0.22 | 0.115 | 78.4 | 228 | | 3200 | 140 | 0.58 | 110 | 0.23 | ±0.22 | 0.125 | 71.8 | 209 | Note: 1. $V_{IHL(AC)}$ , $V_{diVW}$ , and $V_{ILH(DC)}$ referenced to $V_{CENTDQ,midpoint}$ . ### **Connectivity Test (CT) Mode Input Levels** **Table 93: TEN Input Levels (CMOS)** | Parameter | Symbol | Min | Мах | Unit | Note | |---------------------------|-------------------------|---------------------|---------------------|------|------| | TEN AC input high voltage | V <sub>IH(AC)_TEN</sub> | $0.8 \times V_{DD}$ | $V_{DD}$ | V | 1 | | TEN DC input high voltage | V <sub>IH(DC)_TEN</sub> | $0.7 \times V_{DD}$ | $V_{DD}$ | V | | | TEN DC input low voltage | V <sub>IL(DC)_TEN</sub> | V <sub>SS</sub> | $0.3 \times V_{DD}$ | V | | | TEN AC input low voltage | V <sub>IL(AC)_TEN</sub> | V <sub>SS</sub> | $0.2 \times V_{DD}$ | V | 2 | | TEN falling time | <sup>t</sup> F_TEN | _ | 1 0 | ns | | Table 93: TEN Input Levels (CMOS) (Continued) | Parameter | Symbol | Min | Мах | Unit | Note | |-----------------|--------------------|-----|-----|------|------| | TEN rising time | <sup>t</sup> R_TEN | _ | 1 0 | ns | | Notes: 1. Overshoot should not exceed the V<sub>IN</sub> values in the Absolute Maximum Ratings table. 2. Undershoot should not exceed the $V_{\text{IN}}$ values in the Absolute Maximum Ratings table. Figure 212: TEN Input Slew Rate Definition **Table 94: CT Type-A Input Levels** | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------|----------------------|-------------------------------|-------------------------------|------|------| | CTipA AC input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 200 | V <sub>DD1</sub> <sup>1</sup> | V | 2, 3 | | CTipA DC input high voltage | V <sub>IH(DC)</sub> | | | V | 2, 3 | | CTipA DC input low voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 150 | V | 2, 3 | | CTipA AC input low voltage | V <sub>IL(AC)</sub> | V <sub>SS1</sub> <sup>1</sup> | V <sub>REF</sub> - 200 | V | 2, 3 | | CTipA falling time | tF_CTipA | <sup>t</sup> F_CTipA – | | ns | 2 | | CTipA rising time | <sup>t</sup> R_CTipA | _ | 5 | ns | 2 | - Notes: 1. Refer to Overshoot and Undershoot Specifications. - 2. CT Type-A inputs: CS\_n, BG[1:0], BA[1:0], A[9:0], A10/AP, A11, A12/BC\_n, A13, WE\_n/A14, CAS\_n/A15, RAS\_n/A16, CKE, ACT\_n, ODT, CLK\_t, CLK\_C, PAR. - 3. $V_{REFCA} = 0.5 \times V_{DD}$ . Figure 213: CT Type-A Input Slew Rate Definition **Table 95: CT Type-B Input Levels** | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------|----------------------|-------------------------------|-------------------------------|------|------| | CTipB AC input high voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 300 | V <sub>DD1</sub> <sup>1</sup> | V | 2, 3 | | CTipB DC input high voltage | V <sub>IH(DC)</sub> | | | V | 2, 3 | | CTipB DC input low voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 200 | V | 2, 3 | | CTipB AC input low voltage | V <sub>IL(AC)</sub> | V <sub>SS1</sub> <sup>1</sup> | V <sub>REF</sub> - 300 | V | 2, 3 | | CTipB falling time | <sup>t</sup> F_CTipB | _ | - 5 ns | | 2 | | CTipB rising time | <sup>t</sup> R_CTipB | _ | 5 | ns | 2 | - Notes: 1. Refer to Overshoot and Undershoot Specifications. - 2. CT Type-B inputs: DML\_n/DBIL\_n, DMU\_n/DBIU\_n and DM\_n/DBI\_n. - 3. $V_{REFDO}$ should be $0.5 \times V_{DD}$ Figure 214: CT Type-B Input Slew Rate Definition **Table 96: CT Type-C Input Levels (CMOS)** | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------|---------------------------|------------------------------|---------------------|------|------| | CTipC AC input high voltage | V <sub>IH(AC)_CTipC</sub> | 0.8 × V <sub>DD</sub> | $V_{DD}^{1}$ | V | 2 | | CTipC DC input high voltage | V <sub>IH(DC)_CTipC</sub> | 0.7 × V <sub>DD</sub> | $V_{DD}$ | V | 2 | | CTipC DC input low voltage | V <sub>IL(DC)_CTipC</sub> | V <sub>SS</sub> | $0.3 \times V_{DD}$ | V | 2 | | CTipC AC input low voltage | V <sub>IL(AC)_CTipC</sub> | V <sub>SS</sub> <sup>1</sup> | $0.2 \times V_{DD}$ | V | 2 | | CTipC falling time | tF_CTipC | _ | 1 0 | ns | 2 | | CTipC rising time | <sup>t</sup> R_CTipC | _ | 1 0 | ns | 2 | Notes: 1. Refer to Overshoot and Undershoot Specifications. 2. CT Type-C inputs: Alert\_n. **Figure 215: CT Type-C Input Slew Rate Definition** **Table 97: CT Type-D Input Levels** | Parameter | Symbol | Min | Max | Unit | Note | |-------------------------------------|---------------------------|-----------------------|-----------------------|------|------| | CTipD AC input high voltage | V <sub>IH(AC)_CTipD</sub> | 0.8 × V <sub>DD</sub> | $V_{DD}$ | V | 4 | | CTipD DC input high voltage | V <sub>IH(DC)_CTipD</sub> | $0.7 \times V_{DD}$ | $V_{DD}$ | V | 2 | | CTipD DC input low voltage | V <sub>IL(DC)_CTipD</sub> | V <sub>SS</sub> | 0.3 × V <sub>DD</sub> | V | 1 | | CTipD AC input low voltage | V <sub>IL(AC)_CTipD</sub> | V <sub>SS</sub> | 0.2 × V <sub>DD</sub> | V | 5 | | Rising time | <sup>t</sup> R_RESET | - | 1 | μs | 3 | | RESET pulse width - after power-up | <sup>t</sup> PW_RESET_S | 1 | _ | μs | | | RESET pulse width - during power-up | <sup>t</sup> PW_RESET_L | 200 | _ | μs | | Notes: - After RESET\_n is registered LOW, the RESET\_n level must be maintained below V<sub>IL(DC)\_RE-SET</sub> during <sup>t</sup>PW\_RESET, otherwise, the DRAM may not be reset. - 2. After RESET\_n is registered HIGH, the RESET\_n level must be maintained above V<sub>IH(DC)\_RESET</sub>, otherwise, operation will be uncertain until it is reset by asserting RESET\_n signal LOW. - 3. Slope reversal (ring-back) during this level transition from LOW to HIGH should be mitigated as much as possible. - 4. Overshoot should not exceed the V<sub>IN</sub> values in the Absolute Maximum Ratings table. - 5. Undershoot should not exceed the V<sub>IN</sub> values in the Absolute Maximum Ratings table. - 6. CT Type-D inputs: RESET\_n; same requirements as in normal mode. Figure 216: CT Type-D Input Slew Rate Definition ## **Electrical Characteristics – AC and DC Differential Input Measurement Levels** ### **Differential Inputs** Figure 217: Differential AC Swing and "Time Exceeding AC-Level" <sup>t</sup>DVAC Notes: 1. Differential signal rising edge from V<sub>IL,diff,max</sub> to V<sub>IH,diff(AC)min</sub> must be monotonic slope. 2. Differential signal falling edge from $_{IH,diff,min}$ to $V_{IL,diff(AC)max}$ must be monotonic slope. Table 98: Differential Input Swing Requirements for CK\_t, CK\_c | | | DDR4-1600 / 1866 /<br>2133 / 2400 | | | 66 / 2933 /<br>00 | | | |------------------------------|-------------------------|--------------------------------------------------|-----------------------------------------------|--------------------------------------------------|-----------------------------------|------|-------| | Parameter | Symbol | Min Max | | Min | Max | Unit | Notes | | Differential input high | $V_{IHdiff}$ | 0.150 | Note 3 | 0.120 | Note 3 | V | 1 | | Differential input low | $V_{ILdiff}$ | Note 3 | -0.150 | Note 3 | -0.120 | V | 1 | | Differential input high (AC) | V <sub>IHdiff(AC)</sub> | 2 × (V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | Note 3 | 2 × (V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | Note 3 | V | 2 | | Differential input low (AC) | V <sub>ILdiff(AC)</sub> | Note 3 | 2 × (V <sub>IL(AC)</sub> - V <sub>REF</sub> ) | Note 3 | $2 \times (V_{IL(AC)} - V_{REF})$ | V | 2 | Notes: 1. Used to define a differential signal slew-rate. 2. For CK\_t, CK\_c use $V_{IH(AC)}$ and $V_{IL(AC)}$ of ADD/CMD and $V_{REFCA}$ . # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Differential Input Measurement Levels These values are not defined; however, the differential signals (CK\_t, CK\_c) need to be within the respective limits, V<sub>IH(DC)max</sub> and V<sub>IL(DC)min</sub> for single-ended signals as well as the limitations for overshoot and undershoot. Table 99: Minimum Time AC Time <sup>t</sup>DVAC for CK | | <sup>t</sup> DVAC (ps) at V <sub>IH,0</sub> | diff(AC) to V <sub>IL,diff(AC)</sub> | |------------------|----------------------------------------------|--------------------------------------| | Slew Rate (V/ns) | 200mV | TBDmV | | >4.0 | 120 | TBD | | 4.0 | 115 | TBD | | 3.0 | 110 | TBD | | 2.0 | 105 | TBD | | 1.9 | 100 | TBD | | 1.6 | 95 | TBD | | 1.4 | 90 | TBD | | 1.2 | 85 | TBD | | 1.0 | 80 | TBD | | <1.0 | 80 | TBD | Note: 1. Below $V_{IL(AC)}$ . ### **Single-Ended Requirements for CK Differential Signals** Each individual component of a differential signal (CK\_t, CK\_c) has to comply with certain requirements for single-ended signals. CK\_t and CK\_c have to reach approximately $V_{\rm SEHmin}/V_{\rm SEL,max},$ which are approximately equal to the AC levels $V_{\rm IH(AC)}$ and $V_{\rm IL(AC)}$ for ADD/CMD signals in every half-cycle. The applicable AC levels for ADD/CMD might differ per speed-bin, and so on. For example, if a value other than 100mV is used for ADD/CMD $V_{\rm IH(AC)}$ and $V_{\rm IL(AC)}$ signals, then these AC levels also apply for the single-ended signals CK\_t and CK\_c. While ADD/CMD signal requirements are with respect to $V_{REFCA}$ , the single-ended components of differential signals have a requirement with respect to $V_{DD}/2$ ; this is nominally the same. The transition of single-ended signals through the AC levels is used to measure setup time. For single-ended components of differential signals the requirement to reach $V_{SEL,max}/V_{SEH,min}$ has no bearing on timing, but adds a restriction on the common mode characteristics of these signals. Figure 218: Single-Ended Requirements for CK **Table 100: Single-Ended Requirements for CK** | | | DDR4-1600 / 1866 /<br>2133 / 2400 | | | 66 / 2933 /<br>200 | | | |----------------------------------------|------------------|-----------------------------------|-------------------------------|---------------------------|---------------------------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Single-ended high level for CK_t, CK_c | V <sub>SEH</sub> | V <sub>DD</sub> /2 + 0.100 | Note 3 | V <sub>DD</sub> /2 + 0.90 | Note 3 | V | 1, 2 | | Single-ended low level for CK_t, CK_c | $V_{SEL}$ | Note 3 | V <sub>DD</sub> /2 -<br>0.100 | Note 3 | V <sub>DD</sub> /2 - 0.90 | V | 1, 2 | - Notes: 1. For CK\_t, CK\_c use $V_{IH(AC)}$ and $V_{IL(AC)}$ of ADD/CMD and $V_{REFCA}$ . - 2. ADDR/CMD $V_{IH(AC)}$ and $V_{IL(AC)}$ based on $V_{REFCA}$ . - 3. These values are not defined; however, the differential signal (CK\_t, CK\_c) need to be within the respective limits, $V_{IH(DC)max}$ and $V_{IL(DC)min}$ for single-ended signals as well as the limitations for overshoot and undershoot. ### **Slew Rate Definitions for CK Differential Input Signals** **Table 101: CK Differential Input Slew Rate Definition** | | Meas | sured | | |-----------------------------------------------|-------------------|--------------------------|--------------------------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge | $V_{IL,diff,max}$ | V <sub>IH,diff,min</sub> | $ V_{IH,diff,min} - V_{IL,diff,max} /\Delta TR_{diff}$ | | Differential input slew rate for falling edge | $V_{IH,diff,min}$ | $V_{IL,diff,max}$ | $V_{IH,diff,min}$ - $V_{IL,diff,max}$ | Note: 1. The differential signal CK\_t, CK\_c must be monotonic between these thresholds. Figure 219: Differential Input Slew Rate Definition for CK\_t, CK\_c ### **CK Differential Input Cross Point Voltage** To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signal CK\_t, CK\_c must meet the requirements shown below. The differential input cross point voltage $V_{\rm IX(CK)}$ is measured from the actual cross point of true and complement signals to the midlevel between $V_{DD}$ and $V_{SS}$ . Figure 220: V<sub>IX(CK)</sub> Definition ### Table 102: Cross Point Voltage For CK Differential Input Signals at DDR4-1600 through DDR4-2400 | | | | DDR4-1600, | 1866, 2133 | DDR4 | -2400 | |---------------------------------------------------------|---------------------|---------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | Parameter | Sym | Input Level | Min | Мах | Min | Мах | | Differential | V <sub>IX(CK)</sub> | $V_{SEH} > V_{DD}/2 + 145mV$ | N/A | 120mV | N/A | 120mV | | input cross<br>point volt- | | $V_{DD}/2 + 100 \text{mV} \le V_{SEH} \le V_{DD}/2 + 145 \text{mV}$ | N/A | (V <sub>SEH</sub> - V <sub>DD</sub> /2) -<br>25mV | N/A | (V <sub>SEH</sub> - V <sub>DD</sub> /2) -<br>25mV | | age relative<br>to V <sub>DD</sub> /2 for<br>CK t, CK c | | $V_{DD}/2 - 145 \text{mV} \le V_{SEL} \le V_{DD}/2 - 100 \text{mV}$ | –(V <sub>DD</sub> /2-V <sub>SEL</sub> )<br>+25mV | N/A | -(V <sub>DD</sub> /2-V <sub>SEL</sub> ) +<br>25mV | N/A | | CIC_C, CIC_C | | V <sub>SEL</sub> ≤ V <sub>DD</sub> /2 - 145mV | –120mV | N/A | -120mV | N/A | Table 103: Cross Point Voltage For CK Differential Input Signals at DDR4-2666 through DDR4-3200 | | | | DDR4 | -2666 | DDR4-2933, 3200 | | | |---------------------------------------------------------|---------------------|--------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--| | Parameter | Sym | Input Level | Min | Мах | Min | Мах | | | Differential | V <sub>IX(CK)</sub> | $V_{SEH} > V_{DD}/2 + 135mV$ | N/A | 110mV | N/A | 110mV | | | input cross<br>point volt- | | $V_{DD}/2 + 90 \text{mV} \le V_{SEH} \le V_{DD}/2 + 135 \text{mV}$ | N/A | (V <sub>SEH</sub> - V <sub>DD</sub> /2) -<br>30mV | N/A | (V <sub>SEH</sub> - V <sub>DD</sub> /2) -<br>30mV | | | age relative<br>to V <sub>DD</sub> /2 for<br>CK_t, CK_c | | $V_{DD}/2 - 135 \text{mV} \le V_{SEL} \le V_{DD}/2 - 90 \text{mV}$ | -(V <sub>DD</sub> /2-V <sub>SEL</sub> ) +<br>30mV | N/A | -(V <sub>DD</sub> /2-V <sub>SEL</sub> ) +<br>30mV | N/A | | | CK_C, CK_C | | V <sub>SEL</sub> ≤ V <sub>DD</sub> /2 - 135mV | -110mV | N/A | -110mV | N/A | | ### **DQS Differential Input Signal Definition and Swing Requirements** Figure 221: Differential Input Signal Definition for DQS\_t, DQS\_c ### Table 104: DDR4-1600 through DDR4-2400 Differential Input Swing Requirements for DQS t, DQS c | | | DDR4-16<br>21 | | DDR4-2400 | | | | |--------------------------------------|---------------------------|------------------|-----------|------------------|-----------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Peak differential input high voltage | V <sub>IH,diff,peak</sub> | 186 | $V_{DDQ}$ | 160 | $V_{DDQ}$ | mV | 1,2 | | Peak differential input low voltage | $V_{IL,diff,peak}$ | V <sub>SSQ</sub> | -186 | V <sub>SSQ</sub> | -160 | mV | 1,2 | - Notes: 1. Minimum and maximum limits are relative to single-ended portion and can be exceeded within allowed overshoot and undershoot limits. - 2. Minimum value point is used to determine differential signal slew-rate. Table 105: DDR4-2633 through DDR4-3200 Differential Input Swing Requirements for DQS t, DQS c | | | DDR4-2666 | | DDR4 | 4-2933 DDR4-3200 | | -3200 | | | |--------------------------------------|---------------------------|------------------|------------------|------------------|------------------|------------------|-----------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Peak differential input high voltage | $V_{IH,diff,peak}$ | 150 | V <sub>DDQ</sub> | 145 | $V_{DDQ}$ | 140 | $V_{DDQ}$ | mV | 1,2 | | Peak differential input low voltage | V <sub>IL,diff,peak</sub> | V <sub>SSQ</sub> | -150 | V <sub>SSQ</sub> | -145 | V <sub>SSQ</sub> | -140 | mV | 1,2 | - 1. Minimum and maximum limits are relative to single-ended portion and can be exceeded within allowed overshoot and undershoot limits. - 2. Minimum value point is used to determine differential signal slew-rate. The peak voltage of the DQS signals are calculated using the following equations: $V_{IH.dif.Peak}$ voltage = MAX( $f_t$ ) $V_{IL,dif,Peak}$ voltage = MIN( $f_t$ ) $(f_t) = DQS_t, DQS_c.$ The MAX(f(t)) or MIN(f(t)) used to determine the midpoint from which to reference the ±35% window of the exempt non-monotonic signaling shall be the smallest peak voltage observed in all UIs. Figure 222: DQS\_t, DQS\_c Input Peak Voltage Calculation and Range of Exempt non-Monotonic Signaling # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Differential Input Measurement Levels ### **DQS Differential Input Cross Point Voltage** To achieve tight RxMask input requirements as well as output skew parameters with respect to strobe, the cross point voltage of differential input signals (DQS\_t, DQS\_c) must meet $V_{IX\_DQS,ratio}$ in the table below. The differential input cross point voltage $V_{IX\_DQS}$ ( $V_{IX\_DQS\_FR}$ and $V_{IX\_DQS\_RF}$ ) is measured from the actual cross point of DQS\_t, DQS\_c relative to the $V_{DOS,mid}$ of the DQS\_t and DQS\_c signals. $V_{DQS,mid}$ is the midpoint of the minimum levels achieved by the transitioning DQS\_t and DQS\_c signals, and noted by $V_{DQS\_trans}.V_{DQS\_trans}$ is the difference between the lowest horizontal tangent above $V_{DQS,mid}$ of the transitioning DQS signals and the highest horizontal tangent below $V_{DQS,mid}$ of the transitioning DQS signals. A non-monotonic transitioning signal's ledge is exempt or not used in determination of a horizontal tangent provided the said ledge occurs within $\pm 35\%$ of the midpoint of either $V_{IH.DIFEPeak}$ voltage (DQS\_t rising) or $V_{IL.DIFEPeak}$ voltage (DQS\_c rising), as shown in the figure below A secondary horizontal tangent resulting from a ring-back transition is also exempt in determination of a horizontal tangent. That is, a falling transition's horizontal tangent is derived from its negative slope to zero slope transition (point A in the figure below), and a ring-back's horizontal tangent is derived from its positive slope to zero slope transition (point B in the figure below) and is not a valid horizontal tangent; a rising transition's horizontal tangent is derived from its positive slope to zero slope transition (point C in the figure below), and a ring-back's horizontal tangent derived from its negative slope to zero slope transition (point D in the figure below) and is not a valid horizontal tangent. Figure 223: VIXDQS Definition **Table 106: Cross Point Voltage For Differential Input Signals DQS** | | | DDR4-1600, 18<br>2666, 29 | | | | |----------------------------------------------------------------------------------------|---------------------|---------------------------|-----|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | DQS_t and DQS_c crossing relative to the midpoint of the DQS_t and DQS_c signal swings | $V_{IX\_DQS,ratio}$ | - | 25 | % | 1, 2 | **Table 106: Cross Point Voltage For Differential Input Signals DQS (Continued)** | | | DDR4-1600, 18<br>2666, 29 | | | | |------------------------------------------------------------|--------------------------|---------------------------|--------|------|-------| | Parameter | Symbol | Min | Max | Unit | Notes | | V <sub>DQS,mid</sub> to V <sub>cent(midpoint)</sub> offset | $V_{DQS,mid\_to\_Vcent}$ | _ | Note 3 | mV | 2 | Notes - V<sub>IX\_DQS,ratio</sub> is DQS V<sub>IX</sub> crossing (V<sub>IX\_DQS,FR</sub> or V<sub>IX\_DQS,RF</sub>) divided by V<sub>DQS\_trans</sub>. V<sub>DQS\_trans</sub> is the difference between the lowest horizontal tangent above V<sub>DQS,mid</sub> of the transitioning DQS signals and the highest horizontal tangent below V<sub>DQS,mid</sub> of the transitioning DQS signals. - 2. $V_{DQS,mid}$ will be similar to the $V_{REFDQ}$ internal setting value ( $V_{cent(midpoint)}$ offset) obtained during $V_{REF}$ Training if the DQS and DQs drivers and paths are matched. - 3. The maximum limit shall not exceed the smaller of V<sub>IH.diff,DOS</sub> minimum limit or 50mV. ### **Slew Rate Definitions for DQS Differential Input Signals** **Table 107: DQS Differential Input Slew Rate Definition** | | Meas | sured | | |-----------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge | V <sub>IL,diff,DQS</sub> | V <sub>IH,diff,DQS</sub> | $ V_{IH,diff,DQS} - V_{IL,diff,DQS} /\Delta TR_{diff}$ | | Differential input slew rate for falling edge | V <sub>IH,diff,DQS</sub> | V <sub>IL,diff,DQS</sub> | $ V_{IHdiffDQS} - V_{IL,diff,DQS} /\Delta TF_{diff}$ | Note: 1. The differential signal DQS\_t, DQS\_c must be monotonic between these thresholds. Figure 224: Differential Input Slew Rate and Input Level Definition for DQS\_t, DQS\_c Table 108: DDR4-1600 through DDR4-2400 Differential Input Slew Rate and Input Levels for DQS\_t, DQS\_c | | | DDR4-1600, | DDR4 | -2400 | | | | |--------------------------------------|--------------------|------------|-----------|-------|-----------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Peak differential input high voltage | $V_{IH,diff,peak}$ | 186 | $V_{DDQ}$ | 160 | $V_{DDQ}$ | mV | 1 | | Differential input high voltage | $V_{IH,diff,DQS}$ | 136 | _ | 130 | - | mV | 2, 3 | | Differential input low voltage | $V_{IL,diff,DQS}$ | _ | -136 | _ | -130 | mV | 2, 3 | ### 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Differential Input Measurement Levels ## Table 108: DDR4-1600 through DDR4-2400 Differential Input Slew Rate and Input Levels for DQS\_t, DQS\_c (Continued) | | | DDR4-1600, | DDR4 | -2400 | | | | |-------------------------------------|--------------------|------------------|------|-----------|------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Peak differential input low voltage | $V_{IL,diff,peak}$ | V <sub>SSQ</sub> | -186 | $V_{SSQ}$ | -160 | mV | 1 | | DQS differential input slew rate | SRIdiff | 3.0 | 18 | 3.0 | 18 | V/ns | 4, 5 | ### Notes: - 1. Minimum and maximum limits are relative to single-ended portion and can be exceeded within allowed overshoot and undershoot limits. - 2. Differential signal rising edge from $V_{IL,diff,DQS}$ to $V_{IH,diff,DQS}$ must be monotonic slope. - 3. Differential signal falling edge from $V_{IH,diff,DQS}$ to $V_{IL,diff,DQS}$ must be monotonic slope. - 4. Differential input slew rate for rising edge from $V_{IL,diff,DQS}$ to $V_{IH,diff,DQS}$ is defined by | $V_{IL,diff,min} V_{IH,diff,max} / \Delta TR_{diff}$ . - 5. Differential input slew rate for falling edge from $V_{IH,diff,DQS}$ to $V_{IL,diff,DQS}$ is defined by $V_{IL,diff,min} V_{IH,diff,max} / \Delta T F_{diff}$ . ## Table 109: DDR4-2666 through DDR4-3200 Differential Input Slew Rate and Input Levels for DQS\_t, DQS\_c | | | DDR4 | DDR4-2666 DDR4-2933 | | 2666 DDR4-2933 DDR4-3200 | | DDR4-3200 | | | |--------------------------------------|---------------------------|------------------|---------------------|------------------|--------------------------|------------------|-----------|------|-------| | Parameter | Symbol | Min | Мах | Min | Max | Min | Max | Unit | Notes | | Peak differential input high voltage | $V_{IH,diff,peak}$ | 150 | $V_{DDQ}$ | 145 | $V_{DDQ}$ | 140 | $V_{DDQ}$ | mV | 1 | | Differential input high voltage | $V_{IH,diff,DQS}$ | 120 | _ | 115 | _ | 110 | _ | mV | 2, 3 | | Differential input low voltage | $V_{IL,diff,DQS}$ | - | -120 | _ | -115 | _ | -110 | mV | 2, 3 | | Peak differential input low voltage | V <sub>IL,diff,peak</sub> | V <sub>SSQ</sub> | -150 | V <sub>SSQ</sub> | -145 | V <sub>SSQ</sub> | -140 | mV | 1 | | DQS differential input slew rate | SRIdiff | 3.0 | 18 | 3.0 | 18 | 3.0 | 18 | V/ns | 4, 5 | ### Notes - 1. Minimum and maximum limits are relative to single-ended portion and can be exceeded within allowed overshoot and undershoot limits. - 2. Differential signal rising edge from $V_{IL,diff,DQS}$ to $V_{IH,diff,DQS}$ must be monotonic slope. - 3. Differential signal falling edge from $V_{IH,diff,DQS}$ to $V_{IL,diff,DQS}$ must be monotonic slope. - 4. Differential input slew rate for rising edge from $V_{IL,diff,DQS}$ to $V_{IH,diff,DQS}$ is defined by | $V_{IL,diff,min} V_{IH,diff,max} | / \Delta TR_{diff}$ . - 5. Differential input slew rate for falling edge from $V_{IH,diff,DQS}$ to $V_{IL,diff,DQS}$ is defined by | $V_{IL,diff,min}$ $V_{IH,diff,max}$ |/ $\Delta TF_{diff}$ . ### **Electrical Characteristics - Overshoot and Undershoot Specifications** ### **Address, Command, and Control Overshoot and Undershoot Specifications** Table 110: ADDR, CMD, CNTL Overshoot and Undershoot/Specifications | | DDR4- | | | |------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|------|--|--| | Description | 1600 | 1866 | 2133 | 2400 | 2666 | 2933 | 3200 | Unit | | | | Address and control pins (A[17:0], BG[1:0], BA[1:0], CS_n, RAS_n, CAS_n, WE_n, CKE, ODT, C2-0) | | | | | | | | | | | | Area A: Maximum peak amplitude above V <sub>DD</sub> absolute MAX | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | V | | | | Area B: Amplitude allowed between $V_{DD}$ and $V_{DD}$ absolute MAX | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | V | | | | Area C: Maximum peak amplitude allowed for undershoot below V <sub>SS</sub> | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | V | | | | Area A maximum overshoot area per 1 <sup>t</sup> CK | 0.0083 | 0.0071 | 0.0062 | 0.0055 | 0.0055 | 0.0055 | 0.0055 | V/ns | | | | Area B maximum overshoot area per 1 <sup>t</sup> CK | 0.2550 | 0.2185 | 0.1914 | 0.1699 | 0.1699 | 0.1699 | 0.1699 | V/ns | | | | Area C maximum undershoot area per 1 <sup>t</sup> CK | 0.2644 | 0.2265 | 0.1984 | 0.1762 | 0.1762 | 0.1762 | 0.1762 | V/ns | | | Figure 225: ADDR, CMD, CNTL Overshoot and Undershoot Definition ### **Clock Overshoot and Undershoot Specifications** **Table 111: CK Overshoot and Undershoot/ Specifications** | | DDR4- | |-----------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|------| | Description | 1600 | 1866 | 2133 | 2400 | 2666 | 2933 | 3200 | Unit | | CLK_t, CLK_n | | | | | | | | | | Area A: Maximum peak amplitude above V <sub>DD</sub> absolute MAX | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | 0.06 | V | | Area B: Amplitude allowed between $V_{DD}$ and $V_{DD}$ absolute MAX | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | V | | Area C: Maximum peak amplitude allowed for undershoot below V <sub>SS</sub> | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | V | | Area A maximum overshoot area per 1UI | 0.0038 | 0.0032 | 0.0028 | 0.0025 | 0.0025 | 0.0025 | 0.0025 | V/ns | | Area B maximum overshoot area per 1UI | 0.1125 | 0.0964 | 0.0844 | 0.0750 | 0.0750 | 0.0750 | 0.0750 | V/ns | | Area C maximum undershoot area per 1UI | 0.1144 | 0.0980 | 0.0858 | 0.0762 | 0.0762 | 0.0762 | 0.0762 | V/ns | **Figure 226: CK Overshoot and Undershoot Definition** ### **Data, Strobe, and Mask Overshoot and Undershoot Specifications** Table 112: Data, Strobe, and Mask Overshoot and Undershoot/ Specifications | Description | DDR4-<br>1600 | DDR4-<br>1866 | DDR4-<br>2133 | DDR4-<br>2400 | DDR4-<br>2666 | DDR4-<br>2933 | DDR4-<br>3200 | Unit | | | |-------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|------|--|--| | DQS_t, DQS_n, DQSL_t, DQSL_n, DQSU_t, DQSU_n, DQ[0:15], DM/DBI, UDM/UDBI, LDM/LDBI, | | | | | | | | | | | | Area A: Maximum peak amplitude above V <sub>DDQ</sub> absolute MAX | 0.16 | 0.16 | 0.16 | 0.16 | 0.16 | 0.16 | 0.16 | V | | | | Area B: Amplitude allowed between $V_{DDQ}$ and $V_{DDQ}$ absolute MAX | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | 0.24 | V | | | | Area C: Maximum peak amplitude allowed for undershoot below V <sub>SSQ</sub> | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | 0.30 | V | | | | Area D: Maximum peak amplitude below V <sub>SSQ</sub> absolute MIN | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | V | | | | Area A maximum overshoot area per 1UI | 0.0150 | 0.0129 | 0.0113 | 0.0100 | 0.0129 | 0.0113 | 0.0100 | V/ns | | | | Area B maximum overshoot area per 1UI | 0.1050 | 0.0900 | 0.0788 | 0.0700 | 0.0900 | 0.0788 | 0.0700 | V/ns | | | | Area C maximum undershoot area per 1UI | 0.1050 | 0.0900 | 0.0788 | 0.0700 | 0.0900 | 0.0788 | 0.0700 | V/ns | | | | Area D maximum undershoot area per 1UI | 0.0150 | 0.0129 | 0.0113 | 0.0100 | 0.0129 | 0.0113 | 0.0100 | V/ns | | | Figure 227: Data, Strobe, and Mask Overshoot and Undershoot Definition # Electrical Characteristics – AC and DC Output Measurement Levels Single-Ended Outputs **Table 113: Single-Ended Output Levels** | Parameter | Symbol | DDR4-1600 to DDR4-3200 | Unit | |-----------------------------------------------------------|---------------------|-------------------------------|------| | DC output high measurement level (for IV curve linearity) | V <sub>OH(DC)</sub> | 1.1 × V <sub>DDQ</sub> | V | | DC output mid measurement level (for IV curve linearity) | V <sub>OM(DC)</sub> | $0.8 \times V_{DDQ}$ | V | | DC output low measurement level (for IV curve linearity) | V <sub>OL(DC)</sub> | 0.5 × V <sub>DDQ</sub> | V | | AC output high measurement level (for output slew rate) | V <sub>OH(AC)</sub> | $(0.7 + 0.15) \times V_{DDQ}$ | V | **Table 113: Single-Ended Output Levels (Continued)** | Parameter | Symbol | DDR4-1600 to DDR4-3200 | Unit | |--------------------------------------------------------|---------------------|---------------------------------|------| | AC output low measurement level (for output slew rate) | V <sub>OL(AC)</sub> | (0.7 - 0.15) × V <sub>DDQ</sub> | V | Note: 1. The swing of $\pm 0.15 \times V_{DDQ}$ is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of $50\Omega$ to $V_{TT} = V_{DDO}$ . Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between $V_{OL(AC)}$ and $V_{OH(AC)}$ for single-ended signals. **Table 114: Single-Ended Output Slew Rate Definition** | | Meas | sured | | |------------------------------------------------|---------------------|---------------------|--------------------------------------------| | Description | From | То | Defined by | | Single-ended output slew rate for rising edge | V <sub>OL(AC)</sub> | V <sub>OH(AC)</sub> | $[V_{OH(AC)} - V_{OL(AC)}]/\Delta TR_{se}$ | | Single-ended output slew rate for falling edge | V <sub>OH(AC)</sub> | V <sub>OL(AC)</sub> | $[V_{OH(AC)} - V_{OL(AC)}]/\Delta TF_{se}$ | Figure 228: Single-ended Output Slew Rate Definition ### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics - AC and DC Output Measurement** #### **Table 115: Single-Ended Output Slew Rate** For $R_{ON} = R_{ZO}/7$ | | | DDR4-1600/ 1866 / 2133 /<br>2400 | | DDR4-2666 | | DDR4-2933 / 3200 | | | |-------------------------------|-------------------|----------------------------------|-----|-----------|-----|------------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Single-ended output slew rate | SRQ <sub>se</sub> | 4 | 9 | 4 | 9 | 4 | 9 | V/ns | - Notes: 1. SR = slew rate; Q = query output; se = single-ended signals - 2. In two cases a maximum slew rate of 12V/ns applies for a single DQ signal within a byte lane: - Case 1 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from HIGH-to-LOW or LOW-to-HIGH) while all remaining DQ signals in the same byte lane are static (they stay at either HIGH or LOW). - Case 2 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from HIGH-to-LOW or LOW-to-HIGH) while all remaining DQ signals in the same byte lane are switching into the opposite direction (from LOW-to-HIGH or HIGH-to-LOW, respectively). For the remaining DQ signal switching into the opposite direction, the standard maximum limit of 9 V/ns applies. #### **Differential Outputs** #### **Table 116: Differential Output Levels** | Parameter | Symbol | DDR4-1600 to DDR4-3200 | Unit | |----------------------------------------------------------------------|-------------------|-------------------------|------| | AC differential output high measurement level (for output slew rate) | $V_{OH,diff(AC)}$ | 0.3 × V <sub>DDQ</sub> | V | | AC differential output low measurement level (for output slew rate) | $V_{OL,diff(AC)}$ | −0.3 × V <sub>DDQ</sub> | V | Note: 1. The swing of $\pm 0.3 \times V_{DDO}$ is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of $50\Omega$ to $V_{TT} = V_{DDO}$ at each differential output. Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between V<sub>OL.diff(AC)</sub> and V<sub>OL.diff(AC)</sub> for differential signals. #### **Table 117: Differential Output Slew Rate Definition** | | Meas | sured | | |------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------| | Description | From | То | Defined by | | Differential output slew rate for rising edge | V <sub>OL,diff(AC)</sub> | $V_{OH,diff(AC)}$ | $[V_{OH,diff(AC)} - V_{OL,diff(AC)}]/\Delta TR_{diff}$ | | Differential output slew rate for falling edge | V <sub>OH,diff(AC)</sub> | V <sub>OL,diff(AC)</sub> | $[V_{OH,diff(AC)} - V_{OL,diff(AC)}]/\Delta TF_{diff}$ | Figure 229: Differential Output Slew Rate Definition **Table 118: Differential Output Slew Rate** For $R_{ON} = R_{7O}/7$ | 10111014 11201 | | DDR4-1600 / 1866 /<br>2133 / 2400 | | DDR4-2666 | | DDR4-2933 / 3200 | | | |-------------------------------|---------------------|-----------------------------------|-----|-----------|-----|------------------|-----|------| | Parameter | Symbol | Min | Мах | Min | Max | Min | Max | Unit | | Differential output slew rate | SRQ <sub>diff</sub> | 8 | 18 | 8 | 18 | 8 | 18 | V/ns | Note: 1. SR = slew rate; Q = query output; diff = differential signals. #### **Reference Load for AC Timing and Output Slew Rate** The effective reference load of $50\Omega$ to $V_{TT}$ = $V_{DDQ}$ and driver impedance of $R_{ZQ}/7$ for each output was used in defining the relevant AC timing parameters of the device as well as output slew rate measurements. Ron nominal of DQ, DQS\_t and DQS\_c drivers uses 34 ohms to specify the relevant AC timing paraeter values of the device. The maximum DC High level of Output signal = 1.0 \* VDDQ, the minimum DC Low level of Output signal = { 34 /( 34 + 50 ) } \* VDDQ = 0.4 \* VDDQ The nominal reference level of an Output signal can be approximated by the following: The center of maximum DC High and minimum DC Low = $\{(1+0.4)/2\}*VDDQ = 0.7*VDDQ$ . The actual reference level of Output signal might vary with driver Ron and reference load tolerances. Thus, the actual reference level or midpoint of an output signal is at the widest part of the output signal's eye. Figure 230: Reference Load For AC Timing and Output Slew Rate #### **Connectivity Test Mode Output Levels** **Table 119: Connectivity Test Mode Output Levels** | Parameter | Symbol | DDR4-1600 to DDR4-3200 | Unit | |------------------------------------------------------------|---------------------|---------------------------------------------|------| | DC output high measurement level (for IV curve linearity) | V <sub>OH(DC)</sub> | 1.1 × V <sub>DDQ</sub> | V | | DC output mid measurement level (for IV curve linearity) | V <sub>OM(DC)</sub> | $0.8 \times V_{DDQ}$ | V | | DC output low measurement level (for IV curve linearity) | V <sub>OL(DC)</sub> | $0.5 \times V_{DDQ}$ | V | | DC output below measurement level (for IV curve linearity) | V <sub>OB(DC)</sub> | $0.2 \times V_{DDQ}$ | V | | AC output high measurement level (for output slew rate) | V <sub>OH(AC)</sub> | $V_{TT} + (0.1 \times V_{DDQ})$ | V | | AC output low measurement level (for output slew rate) | V <sub>OL(AC)</sub> | V <sub>TT</sub> - (0.1 × V <sub>DDQ</sub> ) | V | Note: 1. Driver impedance of $R_{ZQ}/7$ and an effective test load of $50\Omega$ to $V_{TT} = V_{DDQ}$ . **Figure 231: Connectivity Test Mode Reference Test Load** **Figure 232: Connectivity Test Mode Output Slew Rate Definition** **Table 120: Connectivity Test Mode Output Slew Rate** | | | DDR4-1600 / 1866 /<br>2133 / 2400 | | DDR4 | -2666 | | -2933 /<br>:00 | | |----------------------------|--------------|-----------------------------------|-----|------|-------|-----|----------------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Output signal falling time | TF_output_CT | _ | 10 | _ | 10 | _ | 10 | ns/V | | Output signal rising time | TR_output_CT | _ | 10 | _ | 10 | _ | 10 | ns/V | #### **Electrical Characteristics – AC and DC Output Driver Characteristics** #### **Connectivity Test Mode Output Driver Electrical Characteristics** The DDR4 driver supports special values during connectivity test mode. These $R_{\rm ON}$ values are referenced in this section. A functional representation of the output buffer is shown in the figure below. **Figure 233: Output Driver During Connectivity Test Mode** 294 The output driver impedance, $R_{ON}$ , is determined by the value of the external reference resistor $R_{ZQ}$ as follows: $R_{ON} = R_{ZQ}/7$ . This targets $34\Omega$ with nominal $R_{ZQ} = 240\Omega$ ; however, connectivity test mode uses uncalibrated drivers and only a maximum target is defined. Mismatch between pull up and pull down is undefined. The individual pull-up and pull-down resistors ( $R_{ONPu\_CT}$ and $R_{ONPd\_CT}$ ) are defined as follows: $R_{ONPu\_CT}$ when $R_{ONPd\_CT}$ is off: $$\mathsf{R}_{\mathsf{ONPU\_CT}} \, = \, \frac{\mathsf{V}_{\mathsf{DDQ}} \cdot \mathsf{V}_{\mathsf{OUT}}}{\left|\mathsf{I}_{\mathsf{OUT}}\right|}$$ R<sub>ONPD</sub> CT when R<sub>ONPU</sub> CT is off: $$R_{ONPD\_CT} = \frac{V_{OUT}}{|I_{OUT}|}$$ **Table 121: Output Driver Electrical Characteristics During Connectivity Test Mode** Assumes $R_{ZO} = 240\Omega$ ; ZQ calibration not required | R <sub>ON,nom_CT</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Unit | |------------------------|----------------------|-----------------------------------|-----|-----|-----|--------------------| | | | $V_{OB(DC)} = 0.2 \times V_{DDQ}$ | N/A | N/A | 1.9 | R <sub>ZQ</sub> /7 | | | D | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | N/A | N/A | 2.0 | R <sub>ZQ</sub> /7 | | | R <sub>ONPD_CT</sub> | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | N/A | N/A | 2.2 | R <sub>ZQ</sub> /7 | | 34Ω | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | N/A | N/A | 2.5 | R <sub>ZQ</sub> /7 | | 3412 | | $V_{OB(DC)} = 0.2 \times V_{DDQ}$ | N/A | N/A | 1.9 | R <sub>ZQ</sub> /7 | | | D | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | N/A | N/A | 2.0 | R <sub>ZQ</sub> /7 | | | R <sub>ONPU_CT</sub> | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | N/A | N/A | 2.2 | R <sub>ZQ</sub> /7 | | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | N/A | N/A | 2.5 | R <sub>ZQ</sub> /7 | #### **Output Driver Electrical Characteristics** The DDR4 driver supports two $R_{ON}$ values. These $R_{ON}$ values are referred to as strong mode (low $R_{ON}$ : 34 $\Omega$ ) and weak mode (high $R_{ON}$ : 48 $\Omega$ ). A functional representation of the output buffer is shown in the figure below. Figure 234: Output Driver: Definition of Voltages and Currents The output driver impedance, $R_{ON}$ , is determined by the value of the external reference resistor $R_{ZQ}$ as follows: $R_{ON(34)} = R_{ZQ}/7$ , or $R_{ON(48)} = R_{ZQ}/5$ . This provides either a nominal $34.3\Omega \pm 10\%$ or $48\Omega \pm 10\%$ with nominal $R_{ZQ} = 240\Omega$ . The individual pull-up and pull-down resistors ( $R_{ONPu}$ and $R_{ONPd}$ ) are defined as follows: R<sub>ONPu</sub> when R<sub>ONPd</sub> is off: $$R_{ONPU} = \frac{V_{DDQ} - V_{OUT}}{\left|I_{OUT}\right|}$$ R<sub>ONPD</sub> when R<sub>ONPU</sub> is off: $$R_{ONPD} = \frac{V_{OUT}}{\left|I_{OUT}\right|}$$ #### Table 122: Strong Mode (34 $\Omega$ ) Output Driver Electrical Characteristics Assumes $R_{ZO} = 240\Omega$ ; Entire operating temperature range after proper ZQ calibration | R <sub>ON,nom</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Unit | Notes | |-------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------|-----|-----|------|--------------------|---------------------| | | | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.8 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | R <sub>ON34PD</sub> | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | 34Ω | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.9 | 1.0 | 1.25 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | 3452 | | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1.0 | 1.25 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | R <sub>ON34PU</sub> | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | Mismatch between DQ to DQ within byte variation pull-up, MM <sub>PUdd</sub> | | -10 | _ | 10 | % | 1, 2, 3, 4,<br>5 | | Mismatch between DQ to DQ within byte variation pull-down, MM <sub>PDdd</sub> | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | _ | _ | 10 | % | 1, 2, 3, 4,<br>6, 7 | | Mismatch between pull-up and pull-<br>down, MM <sub>PUPD</sub> | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | _ | _ | 10 | % | 1, 2, 3, 4,<br>6, 7 | - Notes: 1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity. - 2. The tolerance limits are specified under the condition that $V_{DDQ}$ = $V_{DD}$ and that $V_{SSQ}$ = - 3. Micron recommends calibrating pull-down and pull-up output driver impedances at 0.8 × V<sub>DDQ</sub>. Other calibration schemes may be used to achieve the linearity specification shown above; for example, calibration at $0.5 \times V_{DDO}$ and $1.1 V_{DDO}$ . - 4. DQ-to-DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c (characterized). - 5. Measurement definition for mismatch between pull-up and pull-down, MM<sub>PUPD</sub>: Measure both R<sub>ONPU</sub> and R<sub>ONPD</sub> at 0.8 × V<sub>DDQ</sub> separately; R<sub>ON,nom</sub> is the nominal R<sub>ON</sub> val- $$MM_{PUPD} = \frac{R_{ONPU} - R_{ONPD}}{R_{ON,nom}} \times 100$$ 6. R<sub>ON</sub> variance range ratio to R<sub>ON</sub> nominal value in a given component, including DQS\_t and DQS c: ### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics - AC and DC Output Driver Charac-** $$MM_{PUDD} = \frac{R_{ONPU,max} - R_{ONPU,min}}{R_{ON,nom}} \times 100$$ $$MM_{PDDD} = \frac{R_{ONPD,max} - R_{ONPD,min}}{R_{ON,nom}} \times 100$$ - 7. The lower and upper bytes of a x16 are each treated on a per byte basis. - 8. For IT and AT devices, the minimum values are derated by 9% when the device operates between -40°C and 0°C (T<sub>C</sub>). #### Table 123: Weak Mode (48Ω) Output Driver Electrical Characteristics Assumes $R_{ZO} = 240\Omega$ ; Entire operating temperature range after proper ZQ calibration | R <sub>ON,nom</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Unit | Notes | |------------------------------------------------------------|--------------------------------------------------------|-----------------------------------|-----|-----|------|--------------------|---------------------| | 48Ω | R <sub>ON34PD</sub> | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.8 | 1.0 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.9 | 1.0 | 1.25 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | R <sub>ON34PU</sub> | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1.0 | 1.25 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1.0 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | within byte va | veen DQ to DQ<br>riation pull-up,<br>l <sub>PUdd</sub> | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | -10 | _ | 10 | % | 1, 2, 3, 4, 5 | | within byte vari | veen DQ to DQ<br>ation pull-down, | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | _ | - | 10 | % | 1, 2, 3, 4,<br>6, 7 | | Mismatch between pull-up and pull-down, MM <sub>PUPD</sub> | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | _ | _ | 10 | % | 1, 2, 3, 4,<br>6, 7 | - Notes: 1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity. - 2. The tolerance limits are specified under the condition that $V_{DDQ} = V_{DD}$ and that $V_{SSQ} = V_{DD}$ $V_{SS}$ . - 3. Micron recommends calibrating pull-down and pull-up output driver impedances at 0.8 × V<sub>DDO</sub>. Other calibration schemes may be used to achieve the linearity specification shown above; for example, calibration at $0.5 \times V_{DDO}$ and $1.1 V_{DDO}$ . - 4. DQ-to-DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c (characterized). - 5. Measurement definition for mismatch between pull-up and pull-down, MM<sub>PUPD</sub>: Measure both $R_{ONPU}$ and $R_{ONPD}$ at $0.8 \times V_{DDO}$ separately; $R_{ON.nom}$ is the nominal $R_{ON}$ val- $$MM_{PUPD} = \frac{R_{ONPU} - R_{ONPD}}{R_{ON,nom}} \times 100$$ 6. R<sub>ON</sub> variance range ratio to R<sub>ON</sub> nominal value in a given component, including DQS\_t and DQS c: # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – AC and DC Output Driver Characteristics $$MM_{PUDD} = \frac{R_{ONPU,max} - R_{ONPU,min}}{R_{ON,nom}} \times 100$$ $$MM_{PDDD} = \frac{R_{ONPD,max} - R_{ONPD,min}}{R_{ON,nom}} \times 100$$ - 7. The lower and upper bytes of a x16 are each treated on a per byte basis. - 8. For IT and AT devices, the minimum values are derated by 9% when the device operates between $-40^{\circ}$ C and $0^{\circ}$ C ( $T_{c}$ ). #### **Output Driver Temperature and Voltage Sensitivity** If temperature and/or voltage change after calibration, the tolerance limits widen according to the equations and tables below. $\Delta T = T - T(@calibration); \Delta V = V_{DDO} - V_{DDO}(@calibration); V_{DD} = V_{DDO}$ **Table 124: Output Driver Sensitivity Definitions** | Symbol | Min | Мах | Unit | |-----------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--------------------| | R <sub>ONPU</sub> @ V <sub>OH(DC)</sub> | $0.6 - dR_{ON}dTH \times \Delta T - dR_{ON}dVH \times \Delta V $ | $1.1 _ dR_{ON}dTH \times \Delta T + dR_{ON}dVH \times \Delta V $ | R <sub>ZQ</sub> /6 | | R <sub>ON</sub> @ V <sub>OM(DC)</sub> | $0.9 - dR_{ON}dTM \times \Delta T - dR_{ON}dVM \times \Delta V $ | $1.1 + dR_{ON}dTM \times \Delta T + dR_{ON}dVM \times \Delta V $ | R <sub>ZQ</sub> /6 | | R <sub>ONPD</sub> @ V <sub>OL(DC)</sub> | $0.6 - dR_{ON}dTL \times \Delta T - dR_{ON}dVL \times \Delta V $ | $1.1 + dR_{ON}dTL \times \Delta T + dR_{ON}dVL \times \Delta V $ | R <sub>ZQ</sub> /6 | **Table 125: Output Driver Voltage and Temperature Sensitivity** | | Voltage and Ten | nperature Range | | |----------------------|-----------------|-----------------|------| | Symbol | Min | Max | Unit | | dR <sub>ON</sub> dTM | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVM | 0 | 0.15 | %/mV | | dR <sub>ON</sub> dTL | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVL | 0 | 0.15 | %/mV | | dR <sub>ON</sub> dTH | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVM | 0 | 0.15 | %/mV | #### **Alert Driver** A functional representation of the alert output buffer is shown in the figure below. Output driver impedance, $R_{\rm ON}$ , is defined as follows. Figure 235: Alert Driver R<sub>ONPD</sub> when R<sub>ONPU</sub> is off: $$R_{ONPD} = \frac{V_{OUT}}{\left|I_{OUT}\right|}$$ **Table 126: Alert Driver Voltage** | R <sub>ON,nom</sub> | Register | V <sub>OUT</sub> | Min | Nom | Мах | Unit | |---------------------|-------------------|-----------------------------------|-----|-----|------|--------------------| | N/A | R <sub>ONPD</sub> | $V_{OL(DC)} = 0.1 \times V_{DDQ}$ | 0.3 | N/A | 1.2 | R <sub>ZQ</sub> /7 | | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.4 | N/A | 1.12 | R <sub>ZQ</sub> /7 | | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.4 | N/A | 1.4 | R <sub>ZQ</sub> /7 | Note: 1. $V_{DDO}$ voltage is at $V_{DDO(DC)}$ . #### **Electrical Characteristics – On-Die Termination Characteristics** #### **ODT Levels and I-V Characteristics** On-die termination (ODT) effective resistance settings are defined and can be selected by any or all of the following options: - MR1[10:8] ( $R_{\rm TT(NOM)}$ ): Disable, 240 ohms, 120 ohms, 80 ohms, 60 ohms, 48 ohms, 40 ohms, and 34 ohms. - MR2[11:9] (R<sub>TT(WR)</sub>): Disable, 240 ohms, 120 ohms, and 80 ohms. - MR5[8:6] $(R_{TT(Park)})$ : Disable, 240 ohms, 120 ohms, 80 ohms, 60 ohms, 48 ohms, 40 ohms, and 34 ohms. ODT is applied to the following inputs: - x4: DQ, DM\_n, DQS\_t, and DQS\_c inputs. - x8: DQ, DM\_n, DQS\_t, DQS\_c, TDQS\_t, and TDQS\_c inputs. - x16: DQ, LDM\_n, UDM\_n, LDQS\_t, LDQS\_c, UDQS\_t, and UDQS\_c inputs. A functional representation of ODT is shown in the figure below. **Figure 236: ODT Definition of Voltages and Currents** **Table 127: ODT DC Characteristics** | R <sub>TT</sub> | V <sub>OUT</sub> | Min | Nom | Max | Unit | Notes | |-------------------------------|-----------------------------------|-----|-----|------|--------------------|---------------| | 240 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> | 1, 2, 3 | | 120 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /2 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /2 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /2 | 1, 2, 3 | | 80 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /3 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /3 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /3 | 1, 2, 3 | | 60 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /4 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /4 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /4 | 1, 2, 3 | | 48 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /5 | 1, 2, 3 | | 40 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /6 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 | | 34 ohm | $V_{OL(DC)} = 0.5 \times V_{DDQ}$ | 0.9 | 1 | 1.25 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0.9 | 1 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | | $V_{OH(DC)} = 1.1 \times V_{DDQ}$ | 0.8 | 1 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 | | DQ-to-DQ mismatch within byte | $V_{OM(DC)} = 0.8 \times V_{DDQ}$ | 0 | _ | 10 | % | 1, 2, 4, 5, 6 | Notes: 1. The tolerance limits are specified after calibration to 240 ohm ±1% resistor with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see ODT Temperature and Voltage Sensitivity. #### 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics – On-Die Termination Characteristics - 2. Micron recommends calibrating pull-up ODT resistors at $0.8 \times V_{DDQ}$ . Other calibration schemes may be used to achieve the linearity specification shown here. - 3. The tolerance limits are specified under the condition that $V_{DDQ} = V_{DD}$ and $V_{SSQ} = V_{SS}$ . - 4. The DQ-to-DQ mismatch within byte variation for a given component including DQS\_t and DQS\_c. - 5. $R_{TT}$ variance range ratio to $R_{TT}$ nominal value in a given component, including DQS\_t and DQS\_c. $$DQ-to-DQ mismatch = \frac{R_{TT(MAX)} - R_{TT(MIN)}}{R_{TT(NOM)}} \times 100$$ - 6. DQ-to-DQ mismatch for a x16 device is treated as two separate bytes. - 7. For IT, AT, and UT devices, the minimum values are derated by 9% when the device operates between –40°C and 0°C (TC). #### **ODT Temperature and Voltage Sensitivity** If temperature and/or voltage change after calibration, the tolerance limits widen according to the following equations and tables. $$\Delta T = T - T(@ \text{ calibration}); \Delta V = V_{DDO} - V_{DDO}(@ \text{ calibration}); V_{DD} = V_{DDO}$$ **Table 128: ODT Sensitivity Definitions** | Parameter | Min | Мах | Unit | |-------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------| | R <sub>TT</sub> @ | $0.9 - dR_{TT}dT \times \Delta T - dR_{TT}dV \times \Delta V $ | 1.6 + $dR_{TT}dTH \times \Delta T $ + $dR_{TT}dVH \times \Delta V $ | R <sub>ZQ</sub> /n | **Table 129: ODT Voltage and Temperature Sensitivity** | Parameter | Min | Мах | Unit | | | |---------------------|-----|------|------|--|--| | dR <sub>TT</sub> dT | 0 | 1.5 | %/°C | | | | dR <sub>TT</sub> dV | 0 | 0.15 | %/mV | | | #### **ODT Timing Definitions** The reference load for ODT timings is different than the reference load used for timing measurements. **Figure 237: ODT Timing Reference Load** **ODT Timing Definitions and Waveforms** #### 4Gb: x4, x8, x16 DDR4 SDRAM **Electrical Characteristics - On-Die Termination Characteristics** Definitions for <sup>t</sup>ADC, <sup>t</sup>AONAS, and <sup>t</sup>AOFAS are provided in the Table 130 (page 302) and shown in Figure 238 (page 303) and Figure 240 (page 304). Measurement reference settings are provided in the subsequent Table 131 (page 302). The <sup>t</sup>ADC for the dynamic ODT case and read disable ODT cases are represented by <sup>t</sup>ADC of Direct ODT Control case. #### **Table 130: ODT Timing Definitions** | Parameter | Begin Point Definition | <b>End Point Definition</b> | Figure | |--------------------|----------------------------------------------------------------------------|--------------------------------------------|--------------------------| | <sup>t</sup> ADC | Rising edge of CK_t, CK_c defined by the end point of DODTLoff | Extrapolated point at V <sub>RTT,nom</sub> | Figure 238<br>(page 303) | | | Rising edge of CK_t, CK_c defined by the end point of DODTLon | Extrapolated point at V <sub>SSQ</sub> | Figure 238<br>(page 303) | | | Rising edge of CK_t, CK_c defined by the end point of ODTLcnw | Extrapolated point at V <sub>RTT,nom</sub> | Figure 239<br>(page 303) | | | Rising edge of CK_t, CK_c defined by the end point of ODTLcwn4 or ODTLcwn8 | Extrapolated point at V <sub>SSQ</sub> | Figure 239<br>(page 303) | | <sup>t</sup> AONAS | Rising edge of CK_t, CK_c with ODT being first registered HIGH | Extrapolated point at V <sub>SSQ</sub> | Figure 240<br>(page 304) | | <sup>t</sup> AOFAS | Rising edge of CK_t, CK_c with ODT being first registered LOW | Extrapolated point at V <sub>RTT,nom</sub> | Figure 240<br>(page 304) | #### **Table 131: Reference Settings for ODT Timing Measurements** | Measure<br>Parameter | R <sub>TT(Park)</sub> | R <sub>TT(NOM)</sub> | R <sub>TT(WR)</sub> | VSW1 | VSW2 | Note | |----------------------|-----------------------|--------------------------|---------------------|-------|-------|---------| | <sup>t</sup> ADC | Disable | $R_{ZQ}/7 (34\Omega)$ | _ | 0.20V | 0.40V | 1, 2, 4 | | | _ | R <sub>ZQ</sub> /7 (34Ω) | High-Z | 0.20V | 0.40V | 1, 3, 5 | | <sup>t</sup> AONAS | Disable | R <sub>ZQ</sub> /7 (34Ω) | _ | 0.20V | 0.40V | 1, 2, 6 | | <sup>t</sup> AOFAS | Disable | R <sub>ZQ</sub> /7 (34Ω) | _ | 0.20V | 0.40V | 1, 2, 6 | - Notes: 1. MR settings are as follows: MR1 has A10 = 1, A9 = 1, A8 = 1 for $R_{TT(NOM)}$ setting; MR5 has A8 = 0, A7 = 0, A6 = 0 for $R_{TT(Park)}$ setting; and MR2 has A11 = 0, A10 = 1, A9 = 1 for R<sub>TT(WR)</sub> setting. - 2. ODT state change is controlled by ODT pin. - 3. ODT state change is controlled by a WRITE command. - 4. Refer to Figure 238 (page 303). - 5. Refer to Figure 239 (page 303). - 6. Refer to Figure 240 (page 304). Figure 238: <sup>t</sup>ADC Definition with Direct ODT Control Figure 239: <sup>t</sup>ADC Definition with Dynamic ODT Control #### Figure 240: <sup>t</sup>AOFAS and <sup>t</sup>AONAS Definitions #### **DRAM Package Electrical Specifications** Table 132: DRAM Package Electrical Specifications for x4 and x8 Devices | | | | | 66/2133/<br>/2666 | 29 | 33 | 3200 | | | | |-------------|---------------|-------------------------|-----|-------------------|-----|------|------|------|------|---------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Input/ | Zpkg | Z <sub>IO</sub> | 45 | 85 | 48 | 85 | 48 | 85 | ohm | 1, 2, 4 | | output | Package delay | Td <sub>IO</sub> | 14 | 42 | 14 | 40 | 14 | 40 | ps | 1, 3, 4 | | | Lpkg | L <sub>IO</sub> | _ | 3.3 | _ | 3.3 | _ | 3.3 | nH | | | | Cpkg | C <sub>IO</sub> | _ | 0.78 | _ | 0.78 | _ | 0.78 | pF | | | DQS_t, | Zpkg | Z <sub>IO DQS</sub> | 45 | 85 | 48 | 85 | 48 | 85 | ohm | 1, 2 | | DQS_c | Package delay | Td <sub>IO DQS</sub> | 14 | 42 | 14 | 40 | 14 | 40 | ps | 1, 3 | | | Delta Zpkg | DZ <sub>IO DQS</sub> | _ | 10 | _ | 10 | _ | 10 | ohm | 1, 2, 6 | | | Delta delay | DTd <sub>IO DQS</sub> | _ | 5 | _ | 5 | _ | 5 | ps | 1, 3, 6 | | | Lpkg | L <sub>IO DQS</sub> | _ | 3.3 | _ | 3.3 | _ | 3.3 | nH | | | | Cpkg | C <sub>IO DQS</sub> | _ | 0.78 | _ | 0.78 | _ | 0.78 | pF | | | Input CTRL | Zpkg | Z <sub>I CTRL</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2, 8 | | pins | Package delay | Td <sub>I CTRL</sub> | 14 | 42 | 14 | 40 | 14 | 40 | ps | 1, 3, 8 | | | Lpkg | L <sub>I CTRL</sub> | _ | 3.4 | _ | 3.4 | _ | 3.4 | nH | | | | Cpkg | C <sub>I CTRL</sub> | _ | 0.7 | _ | 0.7 | _ | 0.7 | pF | | | Input CMD | Zpkg | Z <sub>I ADD CMD</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2, 7 | | ADD pins | Package delay | Td <sub>I ADD CMD</sub> | 14 | 45 | 14 | 40 | 14 | 40 | ps | 1, 3, 7 | | | Lpkg | L <sub>I ADD CMD</sub> | _ | 3.6 | _ | 3.6 | _ | 3.6 | nH | | | | Cpkg | C <sub>I ADD CMD</sub> | _ | 0.74 | _ | 0.74 | _ | 0.74 | pF | | | CK_t, CK_c | Zpkg | Z <sub>CK</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2 | | | Package delay | Td <sub>CK</sub> | 14 | 42 | 14 | 42 | 14 | 42 | ps | 1, 3 | | | Delta Zpkg | DZ <sub>DCK</sub> | _ | 10 | _ | 10 | _ | 10 | ohm | 1, 2, 5 | | | Delta delay | DTd <sub>DCK</sub> | _ | 5 | _ | 5 | _ | 5 | ps | 1, 3, 5 | | | Lpkg | L <sub>I CLK</sub> | _ | 3.4 | _ | 3.4 | _ | 3.4 | nH | | | | Cpkg | C <sub>I CLK</sub> | _ | 0.7 | _ | 0.7 | _ | 0.7 | pF | | | ZQ Zpkg | • | Z <sub>O ZQ</sub> | _ | 100 | _ | 100 | _ | 100 | ohm | 1, 2 | | ZQ delay | | Td <sub>O ZQ</sub> | 20 | 55 | 20 | 55 | 20 | 55 | ps | 1, 3 | | ALERT Zpkg | | Z <sub>O ALERT</sub> | 40 | 100 | 40 | 100 | 40 | 100 | ohm | 1, 2 | | ALERT delay | , | Td <sub>O ALERT</sub> | 20 | 55 | 20 | 55 | 20 | 55 | ps | 1, 3 | - Notes: 1. The package parasitic (L and C) are validated using package only samples. The capacitance is measured with V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, and V<sub>SSQ</sub> shorted with all other signal pins floating. The inductance is measured with V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, and V<sub>SSQ</sub> shorted and all other signal pins shorted at the die, not pin, side. - 2. Package-only impedance (Zpkg) is calculated based on the Lpkg and Cpkg total for a given pin where: Zpkg (total per pin) = SQRT (Lpkg/Cpkg). - 3. Package-only delay (Tpkg) is calculated based on Lpkg and Cpkg total for a given pin where: Tdpkg (total per pin) = SQRT (Lpkg × Cpkg). - 4. $Z_{IO}$ and $Td_{IO}$ apply to DQ, DM, DQS\_c, DQS\_t, TDQS\_t, and TDQS\_c. - 5. Absolute value of ZCK\_t, ZCK\_c for impedance (Z) or absolute value of TdCK\_t, TdCK\_c for delay (Td). - 6. Absolute value of ZIO (DQS\_t), ZIO (DQS\_c) for impedance (Z) or absolute value of TdIO (DQS\_t), TdIO (DQS\_c) for delay (Td). - 7. $Z_{IADD\ CMD}$ and $Td_{IADD\ CMD}$ apply to A[17:0], BA[1:0], BG[1:0], RAS\_n CAS\_n, and WE\_n. - 8. $Z_{I\ CTRL}$ and $Td_{I\ CTRL}$ apply to ODT, CS\_n, and CKE. - 9. Package implementations will meet specification if the Zpkg and package delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum values shown. - 10. It is assumed that Lpkg can be approximated as Lpkg = $Z_O \times Td$ . - 11. It is assumed that Cpkg can be approximated as Cpkg = $Td/Z_O$ . **Table 133: DRAM Package Electrical Specifications for x16 Devices** | | | | | 66/2133/<br>/2666 | 29 | 33 | 3200 | | | | |-------------------------------|---------------|-------------------------|-----|-------------------|-----|------|------|------|------|---------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Input/ | Zpkg | Z <sub>IO</sub> | 45 | 85 | 45 | 85 | 45 | 85 | ohm | 1, 2, 4 | | output | Package delay | Td <sub>IO</sub> | 14 | 45 | 14 | 45 | 14 | 45 | ps | 1, 3, 4 | | | Lpkg | L <sub>IO</sub> | _ | 3.4 | _ | 3.4 | - | 3.4 | nH | | | | Cpkg | C <sub>IO</sub> | _ | 0.82 | _ | 0.82 | - | 0.82 | pF | | | DQSL_t/ | Zpkg | Z <sub>IO DQS</sub> | 45 | 85 | 45 | 85 | 45 | 85 | ohm | 1, 2 | | DQSL_c/ | Package delay | Td <sub>IO DQS</sub> | 14 | 45 | 14 | 45 | 14 | 45 | ps | 1, 3 | | DQSU_t/<br>DQSU_c | Lpkg | L <sub>IO DQS</sub> | _ | 3.4 | _ | 3.4 | _ | 3.4 | nH | | | DQ30_C | Cpkg | C <sub>IO DQS</sub> | _ | 0.82 | _ | 0.82 | _ | 0.82 | pF | | | DQSL_t/ | Delta Zpkg | DZ <sub>IO DQS</sub> | _ | 10 | _ | 10 | _ | 10 | ohm | 1, 2, 6 | | DQSL_c,<br>DQSU_t/<br>DQSU_c, | Delta delay | DTd <sub>IO DQS</sub> | _ | 5 | - | 5 | _ | 5 | ps | 1, 3, 6 | | Input CTRL | Zpkg | Z <sub>I CTRL</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2, 8 | | pins | Package delay | Td <sub>I CTRL</sub> | 14 | 42 | 14 | 42 | 14 | 42 | ps | 1, 3, 8 | | | Lpkg | L <sub>I CTRL</sub> | _ | 3.4 | _ | 3.4 | _ | 3.4 | nH | | | | Cpkg | C <sub>I CTRL</sub> | _ | 0.7 | _ | 0.7 | _ | 0.7 | pF | | | Input CMD | Zpkg | Z <sub>I ADD CMD</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2, 7 | | ADD pins | Package delay | Td <sub>I ADD CMD</sub> | 14 | 52 | 14 | 52 | 14 | 52 | ps | 1, 3, 7 | | | Lpkg | L <sub>I ADD CMD</sub> | _ | 3.9 | _ | 3.9 | _ | 3.9 | nH | | | | Cpkg | C <sub>I ADD CMD</sub> | _ | 0.86 | _ | 0.86 | _ | 0.86 | pF | | | CK_t, CK_c | Zpkg | Z <sub>CK</sub> | 50 | 90 | 50 | 90 | 50 | 90 | ohm | 1, 2 | | | Package delay | Td <sub>CK</sub> | 14 | 42 | 14 | 42 | 14 | 42 | ps | 1, 3 | | | Delta Zpkg | DZ <sub>DCK</sub> | _ | 10 | _ | 10 | _ | 10 | ohm | 1, 2, 5 | | | Delta delay | DTd <sub>DCK</sub> | _ | 5 | _ | 5 | _ | 5 | ps | 1, 3, 5 | | Input CLK | Lpkg | L <sub>I CLK</sub> | _ | 3.4 | _ | 3.4 | _ | 3.4 | nH | | | | Cpkg | C <sub>I CLK</sub> | _ | 0.7 | _ | 0.7 | _ | 0.7 | pF | | | ZQ Zpkg | | Z <sub>O ZQ</sub> | _ | 100 | _ | 100 | _ | 100 | ohm | 1, 2 | | ZQ delay | | Td <sub>O ZQ</sub> | 20 | 90 | 20 | 90 | 20 | 90 | ps | 1, 3 | #### Table 133: DRAM Package Electrical Specifications for x16 Devices (Continued) | | | 1600/1866/2133/<br>2400/2666 | | 2933 | | 3200 | | | | |-------------|-----------------------|------------------------------|-----|------|-----|------|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | ALERT Zpkg | Z <sub>O ALERT</sub> | 40 | 100 | 40 | 100 | 40 | 100 | ohm | 1, 2 | | ALERT delay | Td <sub>O ALERT</sub> | 20 | 55 | 20 | 55 | 20 | 55 | ps | 1, 3 | - Notes: 1. The package parasitic (L and C) are validated using package only samples. The capacitance is measured with V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, and V<sub>SSQ</sub> shorted with all other signal pins floating. The inductance is measured with V<sub>DD</sub>, V<sub>DDO</sub>, V<sub>SS</sub>, and V<sub>SSO</sub> shorted and all other signal pins shorted at the die, not pin, side. - 2. Package-only impedance (Zpkg) is calculated based on the Lpkg and Cpkg total for a given pin where: Zpkg (total per pin) = SQRT (Lpkg/Cpkg). - 3. Package-only delay (Tpkg) is calculated based on Lpkg and Cpkg total for a given pin where: Tdpkg (total per pin) = SQRT (Lpkg × Cpkg). - 4. $Z_{IO}$ and $Td_{IO}$ apply to DQ, DM, DQS\_c, DQS\_t, TDQS\_t, and TDQS\_c. - 5. Absolute value of ZCK\_t, ZCK\_c for impedance (Z) or absolute value of TdCK\_t, TdCK\_c for delay (Td). - 6. Absolute value of ZIO (DQS\_t), ZIO (DQS\_c) for impedance (Z) or absolute value of TdIO (DQS\_t), TdIO (DQS\_c) for delay (Td). - 7. $Z_{IADD\ CMD}$ and $Td_{IADD\ CMD}$ apply to A[17:0], BA[1:0], BG[1:0], RAS\_n CAS\_n, and WE\_n. - 8. Z<sub>I CTRL</sub> and Td<sub>I CTRL</sub> apply to ODT, CS\_n, and CKE. - 9. Package implementations will meet specification if the Zpkg and package delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum values shown. - 10. It is assumed that Lpkg can be approximated as Lpkg = $Z_O \times Td$ . - 11. It is assumed that Cpkg can be approximated as Cpkg = $Td/Z_O$ . 307 #### **Table 134: Pad Input/Output Capacitance** | | | | -1600,<br>2133 | | -2400,<br>66 | DDR4 | -2933 | DDR4 | -3200 | | | |------------------------------------------------------------------------------|------------------------|------|----------------|------|--------------|------|-------|------|-------|------|------------------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Input/output capacitance:<br>DQ, DM, DQS_t, DQS_c,<br>TDQS_t, TDQS_c | C <sub>IO</sub> | 0.55 | 1.4 | 0.55 | 1.15 | 0.55 | 1.00 | 0.55 | 1.00 | pF | 1, 2, 3 | | Input capacitance: CK_t and CK_c | C <sub>CK</sub> | 0.2 | 0.8 | 0.2 | 0.7 | 0.2 | 0.7 | 0.2 | 0.7 | pF | 1, 2, 3,<br>4 | | Input capacitance delta: CK_t and CK_c | C <sub>DCK</sub> | 0 | 0.05 | 0 | 0.05 | 0 | 0.05 | 0 | 0.05 | pF | 1, 2, 3,<br>5 | | Input/output capacitance del-<br>ta: DQS_t and DQS_c | C <sub>DDQS</sub> | 0 | 0.05 | 0 | 0.05 | 0 | 0.05 | 0 | 0.05 | pF | 1, 2, 3 | | Input capacitance: CTRL,<br>ADD, CMD input-only pins | C <sub>I</sub> | 0.2 | 0.8 | 0.2 | 0.7 | 0.2 | 0.6 | 0.2 | 0.55 | pF | 1, 2, 3,<br>6 | | Input capacitance delta: All CTRL input-only pins | C <sub>DI_CTRL</sub> | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1, 2, 3,<br>7 | | Input capacitance delta: All ADD/CMD input-only pins | C <sub>DI_ADD_CM</sub> | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1, 2, 3,<br>8, 9 | | Input/output capacitance del-<br>ta: DQ, DM, DQS_t, DQS_c,<br>TDQS_t, TDQS_c | C <sub>DIO</sub> | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1, 2, 10,<br>11 | | Input/output capacitance:<br>ALERT pin | C <sub>ALERT</sub> | 0.5 | 1.5 | 0.5 | 1.5 | 0.5 | 1.5 | 0.5 | 1.5 | pF | 1, 2, 2, | | Input/output capacitance: ZQ pin | C <sub>ZQ</sub> | - | 2.3 | _ | 2.3 | - | 2.3 | _ | 2.3 | pF | 1, 2, 3,<br>12 | | Input/output capacitance:<br>TEN pin | C <sub>TEN</sub> | 0.2 | 2.3 | 0.2 | 2.3 | 0.2 | 2.3 | 0.2 | 2.3 | рF | 1, 2, 3,<br>13 | - Notes: 1. Although the DM, TDQS\_t, and TDQS\_c pins have different functions, the loading matches DQ and DQS. - 2. This parameter is not subject to a production test; it is verified by design and characterization. The capacitance is measured according to the JEP147 specification, "Procedure for Measuring Input Capacitance Using a Vector Network Analyzer (VNA)," with VDD, V<sub>DDO</sub>, V<sub>SS</sub>, and V<sub>SSO</sub> applied and all other pins floating (except the pin under test, CKE, RESET\_n and ODT, as necessary). $V_{DD} = V_{DDO} = 1.5V$ , $V_{BIAS} = V_{DD}/2$ and on-die termination off. Measured data is rounded using industry standard half-rounded up methodology to the nearest hundredth of the MSB. - 3. This parameter applies to monolithic die, obtained by de-embedding the package L and C parasitics. - 4. $C_{DIO} = C_{IO}(DQ, DM) 0.5 \times (C_{IO}(DQS_t) + C_{IO}(DQS_c))$ . - 5. Absolute value of C<sub>IO</sub> (DQS\_t), C<sub>IO</sub> (DQS\_c) - 6. Absolute value of CCK\_t, CCK\_c - 7. C<sub>1</sub> applies to ODT, CS\_n, CKE, A[15:0], BA[1:0], RAS\_n, CAS\_n, and WE\_n. - 8. C<sub>DI CTRI</sub> applies to ODT, CS\_n, and CKE. - 9. $C_{DI CTRL} = C_I(CTRL) 0.5 \times (C_I(CLK_t) + C_I(CLK_c)).$ - 10. C<sub>DI\_ADD\_CMD</sub> applies to A[15:0], BA1:0], RAS\_n, CAS\_n and WE\_n. - 11. $C_{DI\_ADD\_CMD} = C_I(ADD\_CMD) 0.5 \times (C_I(CLK\_t) + C_I(CLK\_c))$ . - 12. Maximum external load capacitance on ZQ pin: 5pF. - 13. Only applicable if TEN pin does not have an internal pull-up. #### **Thermal Characteristics** #### **Table 135: Thermal Characteristics** | Parameter/Con | dition | | Value | Units | Symbol | Notes | |-------------------|--------------|------------------------|-------------|-------|----------------|------------| | Operating case to | emperature: | | 0 to +85 | °C | T <sub>C</sub> | 1, 2, 3 | | Commercial | | | 0 to +95 | °C | T <sub>C</sub> | 1, 2, 3, 4 | | Operating case to | emperature: | | -40 to +85 | °C | T <sub>C</sub> | 1, 2, 3 | | Industrial | | | -40 to +95 | °C | T <sub>C</sub> | 1, 2, 3, 4 | | Operating case to | emperature: | | -40 to +85 | °C | T <sub>C</sub> | 1, 2, 3 | | Automotive | | | -40 to +105 | °C | T <sub>C</sub> | 1, 2, 3, 4 | | | 78-ball "HX" | Junction-to-case (TOP) | 4.4 | °C/W | ΘJC | 5 | | REV A | 70-Dali 11X | Junction-to-board | 12.7 | °C/W | ΘЈВ | | | NEV A | 96-ball "HA" | Junction-to-case (TOP) | 3.6 | °C/W | ΘJC | 5 | | | 96-ball nA | Junction-to-board | 12.0 | °C/W | ΘЈВ | | | | 78-ball "RH" | Junction-to-case (TOP) | 7.7 | °C/W | ΘJC | 5 | | REV B | 70-Dali KII | Junction-to-board | 20.9 | °C/W | ΘЈВ | | | KEV B | 96-ball "GE" | Junction-to-case (TOP) | 5.0 | °C/W | ΘJC | 5 | | | 96-Dall GE | Junction-to-board | 19.0 | °C/W | ΘЈВ | | | | 78-ball | Junction-to-case (TOP) | TBD | °C/W | ΘJC | 5 | | DEV.C | /6-Dall | Junction-to-board | TBD | °C/W | ΘЈВ | | | REV C | 96-ball | Junction-to-case (TOP) | TBD | °C/W | ΘJC | 5 | | | 30-Dali | Junction-to-board | TBD | °C/W | ΘJB | | - Notes: 1. MAX operating case temperature. T<sub>C</sub> is measured in the center of the package. - 2. A thermal solution must be designed to ensure the DRAM device does not exceed the maximum T<sub>C</sub> during operation. - 3. Device functionality is not guaranteed if the DRAM device exceeds the maximum $T_C$ during operation. - 4. If T<sub>C</sub> exceeds 85°C, the DRAM must be refreshed externally at 2x refresh, which is a 3.9µs interval refresh rate. - 5. The thermal resistance data is based off of a number of samples from multiple lots and should be viewed as a typical number. **Figure 241: Thermal Measurement Point** #### **Current Specifications – Measurement Conditions** #### I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDQ</sub> Measurement Conditions $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ measurement conditions, such as test load and patterns, are defined in this section. - $I_{DD}$ currents ( $I_{DD0}$ , $I_{DD1}$ , $I_{DD2N}$ , $I_{DD2NT}$ , $I_{DD2P}$ , $I_{DD2Q}$ , $I_{DD3N}$ , $I_{DD3P}$ , $I_{DD4R}$ , $I_{DD4W}$ , $I_{DD5R}$ , $I_{DD6R}$ , $I_{DD6R}$ , $I_{DD6R}$ , $I_{DD6R}$ , $I_{DD7}$ , and $I_{DD8}$ ) are measured as time-averaged currents with all $V_{DD}$ balls of the device under test grouped together. $I_{PP}$ and $I_{DDQ}$ currents are not included in $I_{DD}$ currents. - $I_{PP}$ currents are $I_{PPSB}$ for standby cases ( $I_{DD2N}$ , $I_{DD2NT}$ , $I_{DD2P}$ , $I_{DD2Q}$ , $I_{DD3N}$ , $I_{DD3P}$ , $I_{DD3P}$ , $I_{DD8}$ ); $I_{PP0}$ for active cases ( $I_{DD0}$ , $I_{DD1}$ , $I_{DD4R}$ , $I_{DD4W}$ ); $I_{PP5R}$ and $I_{PP6N}$ for self refresh cases ( $I_{DD6N}$ , $I_{DD6E}$ , $I_{DD6E}$ ), and $I_{PP7}$ . These have the same definitions as the $I_{DD}$ currents referenced but are measured on the $V_{PP}$ supply. - $I_{DDQ}$ currents ( $I_{DDQ2NT}$ ) are measured as time-averaged currents with $V_{DDQ}$ balls of the device under test grouped together. $I_{DD}$ current is not included in $I_{DDO}$ currents. Note: $I_{DDQ}$ values cannot be directly used to calculate the I/O power of the device. They can be used to support correlation of simulated I/O power to actual I/O power. In DRAM module application, $I_{DDQ}$ cannot be measured separately because $V_{DD}$ and $V_{DDQ}$ are using a merged-power layer in the module PCB. The following definitions apply for I<sub>DD</sub>, I<sub>DDP</sub> and I<sub>DDO</sub> measurements. - "0" and "LOW" are defined as V<sub>IN</sub> ≤V<sub>IL(AC)max</sub> - "1" and "HIGH" are defined as V<sub>IN</sub> ≥V<sub>IH(AC)min</sub> - "Midlevel" is defined as inputs $V_{REF} = V_{DD}/2$ - $\bullet$ Timings used for $I_{DD}$ , $I_{DDP}$ and $I_{DDQ}$ measurement-loop patterns are provided in the Current Test Definition and Patterns section. - Basic I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDQ</sub> measurement conditions are described in the Current Test Definition and Patterns section. ## 4Gb: x4, x8, x16 DDR4 SDRAM Current Specifications – Measurement Conditions - Detailed $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ measurement-loop patterns are described in the Current Test Definition and Patterns section. - Current measurements are done after properly initializing the device. This includes, but is not limited to, setting: $R_{ON} = R_{ZO}/7$ (34 ohm in MR1); Qoff = 0B (output buffer enabled in MR1); $R_{TT(NOM)} = R_{ZO}/6$ (40 ohm in MR1); $R_{TT(WR)} = R_{ZO}/2$ (120 ohm in MR2); $R_{TT(Park)} = disabled;$ TDQS feature disabled in MR1; CRC disabled in MR2; CA parity feature disabled in MR3; Gear-down mode disabled in MR3; Read/Write DBI disabled in MR5; DM disabled in MR5 - Define D = {CS\_n, RAS\_n, CAS\_n, WE\_n}: = {HIGH, LOW, LOW, LOW}; apply BG/BA changes when directed. - Define D\_n = {CS\_n, RAS\_n, CAS\_n, WE\_n}: = {HIGH, HIGH, HIGH, HIGH}; apply invert of BG/BA changes when directed above. **Note:** The measurement-loop patterns must be executed at least once before actual current measurements can be taken. Figure 242: Measurement Setup and Test Load for I<sub>DDx</sub>, I<sub>DDPx</sub>, and I<sub>DDQx</sub> Figure 243: Correlation: Simulated Channel I/O Power to Actual Channel I/O Power Note: 1. Supported by I<sub>DDQ</sub> measurement. #### **I<sub>DD</sub>** Definitions Table 136: Basic $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ Measurement Conditions | Symbol | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ірро | Operating One Bank Active-Precharge Current (AL = 0) CKE: HIGH; External clock: On; ${}^{t}CK$ , $nRC$ , $nRAS$ , CL: see the previous table; BL: 8; ${}^{1}AL$ : 0; CS_n: HIGH between ACT and PRE; Command, address, bank group address, bank address inputs: partially toggling according to the next table; Data I/O: $V_{DDQ}$ ; DM_n: stable at 0; Bank activity: cycling with one bank active at a time: 0, 0, 1, 1, 2, 2, (see the $I_{DD0}$ Measurement-Loop Pattern table); Output buffer and $R_{TT}$ : enabled in mode registers; ${}^{2}$ ODT signal: stable at 0; Pattern details: see the $I_{DD0}$ Measurement-Loop Pattern table | | I <sub>PP0</sub> | Operating One Bank Active-Precharge I <sub>PP</sub> Current (AL = 0) Same conditions as I <sub>DD0</sub> above | | I <sub>DD1</sub> | Operating One Bank Active-Read-Precharge Current (AL = 0)<br>CKE: HIGH; External clock: on; ${}^{t}$ CK, $n$ RC, $n$ RAS, $n$ RCD, CL: see the previous table; BL: 8; ${}^{1, 5}$ AL: 0; CS_n: HIGH between ACT, RD, and PRE; Command, address, bank group address, bank address inputs, Data I/O: partially toggling according to the $I_{DD1}$ Measurement-Loop Pattern table; DM_n: stable at 0; Bank activity: cycling with one bank active at a time: 0, 0, 1, 1, 2, 2, (see the following table); Output buffer and $R_{TT}$ : enabled in mode registers; ODT Signal: stable at 0; Pattern details: see the $I_{DD1}$ Measurement-Loop Pattern table | | I <sub>DD2N</sub> | Precharge Standby Current (AL = 0) CKE: HIGH; External clock: On; ${}^{t}$ CK, CL: see the previous table; BL: 8; ${}^{1}$ AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address Inputs: partially toggling according to the $I_{DD2N}$ and $I_{DD3N}$ Measurement-Loop Pattern table; Data I/O: $V_{DDQ}$ ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and $R_{TT}$ : enabled in mode registers; ${}^{2}$ ODT signal: stable at 0; Pattern details: see the $I_{DD2N}$ and $I_{DD3N}$ Measurement-Loop Pattern table | #### Table 136: Basic $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ Measurement Conditions (Continued) | Symbol | Description | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>DD2NT</sub> | Precharge Standby ODT Current CKE: HIGH; External clock: on; <sup>†</sup> CK, CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: stable at 1; Command, address, bank gropup address, bank address inputs: partially toggling according to the I <sub>DD2NT</sub> and I <sub>DDQ2NT</sub> Measurement-Loop Pattern table; Data I/O: V <sub>SSQ</sub> ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and R <sub>TT</sub> : enabled in mode registers; <sup>2</sup> ODT signal: toggling according to the I <sub>DD2NT</sub> and I <sub>DDQ2NT</sub> Measurement-Loop Pattern table; Pattern details: see the I <sub>DD2NT</sub> and I <sub>DDQ2NT</sub> Measurement-Loop Pattern table | | I <sub>DDQ2NT</sub> | Precharge Standby ODT $I_{DDQ}$ Current Has the same definition as $I_{DD2NT}$ above, with the exception of measuring $I_{DDQ}$ current instead of $I_{DD}$ current | | I <sub>DD2P</sub> | Precharge Power-Down Current CKE: LOW; External clock: on; <sup>t</sup> CK, CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: stable at 0; Data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and R <sub>TT</sub> : Enabled in mode registers; <sup>2</sup> ODT signal: stable at 0 | | I <sub>DD2Q</sub> | Precharge Quiet Standby Current CKE: HIGH; External clock: on; <sup>t</sup> CK, CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: stable at 0; Data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and R <sub>TT</sub> : Enabled in mode registers; <sup>2</sup> ODT signal: stable at 0 | | I <sub>DD3N</sub> | Active Standby Current (AL = 0) CKE: HIGH; External clock: on; ${}^{t}$ CK, CL: see the previous table; BL: 8; ${}^{1}$ AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: partially toggling according to the $I_{DD2N}$ and $I_{DD3N}$ Measurement-Loop Pattern table; Data I/O: $V_{DDQ}$ ; DM_n: stable at 1; Bank activity: all banks open; Output buffer and $R_{TT}$ : Enabled in mode registers; ${}^{2}$ ODT signal: stable at 0; Pattern details: see the $I_{DD2N}$ and $I_{DD3N}$ Measurement-Loop Pattern table | | I <sub>PPSB</sub> | Active Standby I <sub>PPSB</sub> Current (AL = 0) Same conditions as I <sub>DD3N</sub> above | | I <sub>DD3P</sub> | Active Power-Down Current (AL = 0) CKE: LOW; External clock: on; <sup>t</sup> CK, CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: stable at 1; Data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: all banks open; Output buffer and R <sub>TT</sub> : Enabled in mode registers; <sup>2</sup> ODT signal: stable at 0 | | I <sub>DD4R</sub> | Operating Burst Read Current (AL = 0) CKE: HIGH; External clock: on; ${}^{t}$ CK, CL: see the previous table; BL: 8; ${}^{15}$ AL: 0; CS_n: HIGH between RD; Command, address, bank group address, bank address inputs: partially toggling according to the $I_{DD4R}$ Measurement-Loop Pattern table; Data I/O: seamless read data burst with different data between one burst and the next one according to the $I_{DD4R}$ Measurement-Loop Pattern table; DM_n: stable at 1; Bank activity: all banks open, RD commands cycling through banks: 0, 0, 1, 1, 2, 2, (see the $I_{DD4R}$ Measurement-Loop Pattern table); Output buffer and $R_{TT}$ : Enabled in mode registers; ODT signal: stable at 0; Pattern details: see the $I_{DD4R}$ Measurement-Loop Pattern table | | I <sub>DD4W</sub> | Operating Burst Write Current (AL = 0) CKE: HIGH; External clock: on; ${}^{t}$ CK, CL: see the previous table; BL: 8; AL: 0; CS_n: HIGH between WR; Command, address, bank group address, bank address inputs: partially toggling according to the $I_{DD4W}$ Measurement-Loop Pattern table; Data I/O: seamless write data burst with different data between one burst and the next one according to the $I_{DD4W}$ Measurement-Loop Pattern table; DM: stable at 0; Bank activity: all banks open, WR commands cycling through banks: 0, 0, 1, 1, 2, 2, (see $I_{DD4W}$ Measurement-Loop Pattern table); Output buffer and $R_{TT}$ : enabled in mode registers (see note2); ODT signal: stable at HIGH; Pattern details: see the $I_{DD4W}$ Measurement-Loop Pattern table | #### Table 136: Basic I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDQ</sub> Measurement Conditions (Continued) | Symbol | Description | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>DD5R</sub> | Burst Refresh Current (1X REF) CKE: HIGH; External clock: on; <sup>t</sup> CK, CL, nREFI: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: HIGH between REF; Command, address, bank group address, bank address inputs: partially toggling according to the I <sub>DD5R</sub> Measurement-Loop Pattern table; Data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: REF command every nREFI (see the I <sub>DD5R</sub> Measurement-Loop Pattern table); Output buffer and R <sub>TT</sub> : enabled in mode registers <sup>2</sup> ; ODT signal: stable at 0; Pattern details: see the I <sub>DD5R</sub> Measurement-Loop Pattern table | | I <sub>PP5R</sub> | Burst Refresh Current (1X REF) Same conditions as I <sub>DD5R</sub> above | | I <sub>DD6N</sub> | <b>Self Refresh Current: Normal Temperature Range</b> T <sub>C</sub> : 0–85°C; Auto self refresh (ASR): disabled; <sup>3</sup> Self refresh temperature range (SRT): normal; <sup>4</sup> CKE: LOW; External clock: off; CK_t and CK_c: LOW; CL: see the table above; BL: 8; <sup>1</sup> AL: 0; CS_n, command, address, bank group address, bank address, data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: SELF REFRESH operation; Output buffer and R <sub>TT</sub> : enabled in mode registers; <sup>2</sup> ODT signal: midlevel | | I <sub>PP6N</sub> | Self Refresh I <sub>PP</sub> Current: Normal Temperature Range Same conditions as I <sub>DD6N</sub> above | | I <sub>DD6E</sub> | Self Refresh Current: Extended Temperature Range <sup>4</sup> T <sub>C</sub> : 0–95°C; Auto self refresh (ASR): disabled <sup>4</sup> ; Self refresh temperature range (SRT): extended; CKE: LOW; External clock: off; CK_t and CK_c: LOW; CL: see the previous table; BL: 8; AL: 0; CS_n, command, address, group bank address, bank address, data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: EXTENDED TEMPERATURE SELF REFRESH operation; Output buffer and R <sub>TT</sub> : enabled in mode registers; ODT signal: midlevel | | I <sub>DD6R</sub> | Self Refresh Current: Reduced Temperature Range T <sub>C</sub> : 0–45°C; Auto self refresh (ASR): disabled; Self refresh temperature range (SRT): reduced; <sup>4</sup> CKE: LOW; External clock: off; CK_t and CK_c: LOW; CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n, command, address, bank group address, bank address, data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: EXTENDED TEMPERATURE SELF REFRESH operation; Output buffer and R <sub>TT</sub> : enabled in mode registers; <sup>2</sup> ODT signal: midlevel | | I <sub>DD7</sub> | Operating Bank Interleave Read Current CKE: HIGH; External clock: on; ${}^{t}$ CK, $n$ RC, $n$ RAS, $n$ RCD, $n$ RRD, $n$ FAW, CL: see the previous table; BL: 8; ${}^{15}$ AL: CL - 1; CS_n: HIGH between ACT and RDA; Command, address, group bank address, bank address inputs: partially toggling according to the $I_{DD7}$ Measurement-Loop Pattern table; Data $I$ /O: read data bursts with different data between one burst and the next one according to the $I_{DD7}$ Measurement-Loop Pattern table; DM: stable at 1; Bank activity: two times interleaved cycling through banks (0, 1,7) with different addressing, see the $I_{DD7}$ Measurement-Loop Pattern table; Output buffer and $R_{TT}$ : enabled in mode registers; ODT signal: stable at 0; Pattern details: see the $I_{DD7}$ Measurement-Loop Pattern table | | I <sub>PP7</sub> | Operating Bank Interleave Read I <sub>PP</sub> Current Same conditions as I <sub>DD7</sub> above | | I <sub>DD8</sub> | Maximum Power Down Current Place DRAM in MPSM then CKE: HIGH; External clock: on; <sup>t</sup> CK, CL: see the previous table; BL: 8; <sup>1</sup> AL: 0; CS_n: stable at 1; Command, address, bank group address, bank address inputs: stable at 0; Data I/O: V <sub>DDQ</sub> ; DM_n: stable at 1; Bank activity: all banks closed; Output buffer and R <sub>TT</sub> : Enabled in mode registers; <sup>2</sup> ODT signal: stable at 0 | - Notes: 1. Burst length: BL8 fixed by MRS: set MR0[1:0] 00. - 2. Output buffer enable: set MR1[12] 0 (output buffer enabled); set MR1[2:1] 00 (R<sub>ON</sub> = $R_{ZQ}/7);\ R_{TT(NOM)}$ enable: set MR1[10:8] 011 ( $R_{ZQ}/6$ ); $R_{TT(WR)}$ enable: set MR2[11:9] 001 $(R_{ZQ}/2)$ , and $R_{TT(Park)}$ enable: set MR5[8:6] 000 (disabled). - 3. Auto self refresh (ASR): set MR2[6] 0 to disable or MR2[6] 1 to enable feature. ## 4Gb: x4, x8, x16 DDR4 SDRAM Current Specifications – Measurement Conditions - 4. Self refresh temperature range (SRT): set MR2[7] 0 for normal or MR2[7] 1 for extended temperature range. - 5. READ burst type: Nibble sequential, set MR0[3] 0. ### **Current Specifications – Patterns and Test Conditions** #### **Current Test Definitions and Patterns** Table 137: I<sub>DD0</sub> and I<sub>PP0</sub> Measurement-Loop Pattern<sup>1</sup> | CK_t, CK_c | CKE | Sub-Loop | Cycle<br>Number | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ООТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |------------|-------------|----------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|----------|-------|----------------------|-----------------|----------|--------------|----------|---------|---------|------------------|-------------------| | | | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1, 2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 3, 4 | D_n,<br>D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | | | | | Re | peat | patte | rn 1. | 4 un | itil <i>n</i> F | RAS - | 1; tru | incate | e if ne | ecessa | ary | | | | | | <i>n</i> RAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | | | | | Re | epeat | patt | ern 1 | 4 uı | ntil <i>n</i> | RC - ' | l; tru | ncate | if ne | cessa | ry | | | | | 1 | 1 × <i>n</i> RC | | Repeat sub-loop 0, use $BG[1:0] = 1$ , use $BA[1:0] = 1$ instead<br>Repeat sub-loop 0, use $BG[1:0] = 0$ , use $BA[1:0] = 2$ instead | | | | | | | | | | | | | | | | | | 2 | 2 × <i>n</i> RC | | Repeat sub-loop 0, use BG[1:0] = 0, use BA[1:0] = 2 instead | | | | | | | | | | | | | | | | | 4 | 3 | 3 × <i>n</i> RC | | Repeat sub-loop 0, use $BG[1:0] = 0$ , use $BA[1:0] = 2$ instead<br>Repeat sub-loop 0, use $BG[1:0] = 1$ , use $BA[1:0] = 3$ instead | | | | | | | | | | | | | | | | ling | Hig | 4 | 4 × <i>n</i> RC | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0 = [0] | , use | BA[1 | :0] = | 1 inst | ead | | | Toggling | Static High | 5 | 5 × <i>n</i> RC | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = [ | 2 inst | ead | | | - | St | 6 | 6 × <i>n</i> RC | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0 = 0 | , use | BA[1 | :0] = | 3 inst | ead | | | | | 7 | 7 × <i>n</i> RC | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = | 0 inst | ead | | | | | 8 | 8 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 0 | ) inst | ead <sup>4</sup> | | | | | 9 | 9 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 1 | l inste | ead <sup>4</sup> | | | | | 10 | 10 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 11 | 11 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 3 | 3 inst | ead <sup>4</sup> | | | | | 12 | 12 × <i>n</i> RC | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 1 | l inste | ead <sup>4</sup> | | | | | 13 | 13 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | ] = 3 | , use | BA[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 14 | 14 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 15 | 15 × <i>n</i> RC | | | | Rep | eat su | ıb-loo | op 0, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 0 | ) inst | ead <sup>4</sup> | | - Notes: 1. DQS\_t, DQS\_c are V<sub>DDQ</sub>. - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are $V_{DDQ}$ . - 4. For x4 and x8 only. #### Table 138: I<sub>DD1</sub> Measurement – Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ООТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |-------------|-------------|----------|----------------------------------------|----------------------------------------------------------------------------|-------|-------|--------------|-----------|----------|----------------|----------------------|---------|----------|--------------|----------|--------|--------|---------|-----------------------------| | | | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1, 2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 3, 4 | D_n, D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | | | | Re | peat | patte | ern 1. | 4 u | ntil <i>n</i> | RCD | - AL | - 1; t | runc | ate if | nece | essary | / | | | | | nRCD - AL | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 = 00, D1 = | | | | | | | Repe | at pa | atter | n 1 | 4 unt | il <i>n</i> R | AS - | 1; tru | ıncat | e if n | eces | sary | | | FF,<br>D2 = FF, D3 = | | | | | nRAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00, | | | | | | | Rep | eat p | atte | 'n 1 | .4 un | til <i>n</i> F | RC - 1 | ; tru | ncate | if n | ecess | ary | | | D4 = FF, D5 = | | | | | | | | | | | | | | | | | | | | | 00,<br>D5 = 00, D7 = FF | | | | 1 | 1 × <i>n</i> RC + 0 | ACT | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1 × nRC + 1,<br>2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | | | | | 1 × <i>n</i> RC + 3,<br>4 | D_n, D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | - | | | | | | Repeat pattern $nRC + 14$ until $1 \times nRC + nRAS - 1$ ; truncate if ne | | | | | | | | | | | | | if ne | cessary | | | ng | igh | | 1 × <i>n</i> RC<br>+ <i>n</i> RCD - AL | RD | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | D0 = FF, D1 = 00, | | Toggling | Static High | | | | Repe | at pa | atter | n 1 | 4 unt | il <i>n</i> R | AS - | 1; tru | ıncat | e if n | eces | sary | | | D2 = 00, D3 = | | To | Stat | | 1 × nRC +<br>nRAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | FF,<br>D4 = 00, D5 =<br>FF, | | | | | | Repe | eat p | atter | n <i>n</i> R | C + 1 | 4 u | ntil 2 | 2 × n | RC - | 1; tru | ncate | e if n | ecess | sary | | D5 = FF, D7 = 00 | | | | 2 | 2 × <i>n</i> RC | | | Re | epea | t sub | -loop | 0, u | se BG | 5[1:0] | ] = 0, | use l | BA[1: | = [0: | 2 ins | tead | | | | | 3 | 3 × <i>n</i> RC | | | Re | epea | t sub | -loop | 0, u | se BG | 5[1:0] | ] = 1, | use l | BA[1: | = [0 | 3 ins | tead | | | | | 4 | 4 × <i>n</i> RC | | | Re | epea | t sub | -loop | 0, u | se BG | [1:0] | ] = 0, | use l | BA[1: | = [0 | 1 ins | tead | | | | | 5 | 5 × <i>n</i> RC | | | | | | | | | | ] = 1, | | | | | | | | | | 6 | 6 × <i>n</i> RC | | | | | | | | | | ] = 0, | | | | | | | | | | 7 | 7 × <i>n</i> RC | | | | | | | | | | ] = 1, | | | | | | | | | | 8 | 9 × <i>n</i> RC | | | | | | | | | | = 2, | | | | | | | | | | 9 | 10 × <i>n</i> RC | | | | | | | | | | = 3, | | | | | | | | | | 10 | 11 × nRC | | | | • | | | | | | = 2, | | | | | | | | | | 11 | 12 × nRC | | | | • | | | | | | = 3, | | | | | | | | | | 12 | 13 × nRC | | | | | | | | | | = 2, | | | | | | | | | | 13 | 14 × nRC | | | | | | | | | | = 3, | | | | | | | | | | 14 | 15 × nRC | | | | • | | | | | | = 2, | | | | | | | | | | 15 | 16 × <i>n</i> RC | | | Ke | peat | sub- | юор | u, us | e BG | [1:0] | = 3, | use E | A[I: | υ] = ( | ınst | ead | | Notes: 1. DQS\_t, DQS\_c are $V_{DDQ}$ when not toggling. ## 4Gb: x4, x8, x16 DDR4 SDRAM Current Specifications – Patterns and Test Conditions - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are $V_{\text{DDQ}}$ except when burst sequence drives each DQ signal by a READ com- - 4. For x4 and x8 only. Table 139: I<sub>DD2N</sub>, I<sub>DD3N</sub>, and I<sub>PP3P</sub> Measurement - Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ОБТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |-------------|-------------|----------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|----------|-------|----------------------|---------|----------|--------------|----------|---------|---------|------------------|-------------------| | | | 0 | 0 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 2 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | 3 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | 1 | 4–7 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = | 1 inst | ead | | | | | 2 | 8–11 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 0 | , use | BA[1 | :0] = [ | 2 inst | ead | | | | | 3 | 12–15 | | Repeat sub-loop 0, use $BG[1:0] = 1$ , use $BA[1:0] = 3$ instead Repeat sub-loop 0, use $BG[1:0] = 0$ , use $BA[1:0] = 1$ instead | | | | | | | | | | | | | | | | | | 4 | 16–19 | | Repeat sub-loop 0, use BG[1:0] = 1, use BA[1:0] = 3 instead Repeat sub-loop 0, use BG[1:0] = 0, use BA[1:0] = 1 instead Repeat sub-loop 0, use BG[1:0] = 1, use BA[1:0] = 2 instead | | | | | | | | | | | | | | | | ng | ligh | 5 | 20–23 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = | 2 inst | ead | | | Toggling | i: | 6 | 24–27 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 0 | , use | BA[1 | :0] = : | 3 inst | ead | | | P | Static High | 7 | 28–31 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = | 0 inst | ead | | | | | 8 | 32–35 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2, | use | BA[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | | | | 9 | 36–39 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 3, | use | BA[1: | 0] = 1 | inste | ead <sup>4</sup> | | | | | 10 | 40–43 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2, | use | BA[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 11 | 44–47 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 3, | use | BA[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 12 | 48–51 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2, | use | BA[1: | 0] = 1 | inste | ead <sup>4</sup> | | | | | 13 | 52–55 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 3, | use | BA[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 14 | 56–59 | | | | Rep | eat su | ıb-lo | эр 0, | use B | G[1:0 | )] = 2, | use | BA[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 15 | 60–63 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 3, | use | BA[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | - Notes: 1. DQS\_t, DQS\_c are V<sub>DDQ</sub>. - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are $V_{DDQ}$ . - 4. For x4 and x8 only. #### Table 140: I<sub>DD2NT</sub> and I<sub>DDQ2NT</sub> Measurement - Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ООТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |-------------|--------|----------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|----------|-------|----------------------|---------|----------|---------------|----------|--------|---------|---------|--------------------| | | | 0 | 0 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 2 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | 3 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | 1 | 4–7 | | l | Repea | at suk | o-loop | o 0 w | ith O | DT = | 1, use | BG[ | 1:0] = | 1, us | e BA | [1:0] : | = 1 in | stead | | | | 2 | 8–11 | | l | Repea | at suk | o-loop | o 0 w | ith O | DT = | 0, use | BG[ | 1:0] = | 0, us | e BA | [1:0] : | = 2 in | stead | | | | 3 | 12–15 | | Repeat sub-loop 0 with ODT = 1, use BG[1:0] = 1, use BA[1:0] = 3 instead | | | | | | | | | | | | | | | | | | 4 | 16–19 | | Repeat sub-loop 0 with ODT = 1, use $BG[1:0] = 1$ , use $BA[1:0] = 3$ instead<br>Repeat sub-loop 0 with ODT = 0, use $BG[1:0] = 0$ , use $BA[1:0] = 1$ instead | | | | | | | | | | | | | | | | ng | High | 5 | 20–23 | | ı | Repea | at suk | o-loop | o 0 w | ith O | DT = | 1, use | BG[ | 1:0] = | 1, us | e BA | [1:0] : | = 2 in | stead | | Toggling | ic H | 6 | 24–27 | | ı | Repea | at suk | o-loop | o 0 w | ith O | DT = | 0, use | BG[ | 1:0] = | 0, us | е ВА | [1:0] : | = 3 in | stead | | Tog | Static | 7 | 28–31 | | ı | Repea | at suk | o-loop | o 0 w | ith O | DT = | 1, use | BG[ | 1:0] = | 1, us | е ВА | [1:0] : | = 0 in | stead | | | | 8 | 32–35 | | F | Repea | t sub | -loop | 0 wi | th O | ) = TC | ), use | BG[1 | i:0] = | 2, us | e BA[ | 1:0] = | = 0 in: | stead <sup>4</sup> | | | | 9 | 36–39 | | F | Repea | t sub | -loop | 0 wi | th O | DT = 1 | 1, use | BG[1 | i:0] = | 3, us | e BA[ | 1:0] = | = 1 in: | stead <sup>4</sup> | | | | 10 | 40–43 | | F | Repea | t sub | -loop | 0 wi | th O | ) = TC | ), use | BG[1 | l:0] = | 2, us | e BA[ | 1:0] = | = 2 in: | stead <sup>4</sup> | | | | 11 | 44–47 | | F | Repea | t sub | -loop | 0 wi | th O | ) = TC | 1, use | BG[1 | l:0] = | 3, us | e BA[ | 1:0] = | = 3 in: | stead <sup>4</sup> | | | | 12 | 48–51 | | F | Repea | t sub | -loop | 0 wi | th OI | ) = TC | ), use | BG[1 | = [0: | 2, us | e BA[ | 1:0] = | = 1 in: | stead <sup>4</sup> | | | | 13 | 52–55 | | F | Repea | t sub | -loop | 0 wi | th OI | DT = 1 | 1, use | BG[1 | = [0: | 3, us | e BA[ | 1:0] = | = 2 in: | stead <sup>4</sup> | | | | 14 | 56–59 | | F | Repea | t sub | -loop | 0 wi | th O | ) = TC | ), use | BG[1 | i:0] = | 2, us | e BA[ | 1:0] = | = 3 in: | stead <sup>4</sup> | | | | 15 | 60–63 | | F | Repea | t sub | -loop | 0 wi | th O[ | ) = TC | 1, use | BG[1 | <b> :0] =</b> | 3, us | e BA[ | 1:0] = | = 0 in: | stead <sup>4</sup> | - Notes: 1. DQS\_t, DQS\_c are V<sub>SSQ</sub>. - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are V<sub>SSQ</sub>. - 4. For x4 and x8 only. Table 141: I<sub>DD4R</sub> Measurement – Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ОБТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |-------------|-------------|----------|-------|---------|---------------------------------------------|-------|-----------|-----------|----------|--------|----------------------|---------|----------|--------------|----------|--------|--------|------------------|----------------------| | | | 0 | 0 | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 = 00, D1 = | | | | | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FF,<br>D2 = FF, D3 = | | | | | 2, 3 | D_n, | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | 00, | | | | | | D_n | | | | | | | | | | | | | | | D4 = FF, D5 = | | | | | | | | | | | | | | | | | | | | | 00, | | | | | | | | | | | | | | | | | | | | | D5 = 00, D7 =<br>FF | | | | 1 | 4 | RD | D 1 0 0 0 0 0 0 0 0 0 0 0 0 0 D2 = 00, D3 = | | | | | | | | | | | | | | | | | | | 5 | D | P2 00 P2 | | | | | | | | | | | | | · · · | | | | | | 6, 7 | l | | | | | | | | | | | | | | | | | | | | | D_n | | | | | | | | | | | | | | FF | | | | 띡 | | | | | | | | | | | | | | | | | | D5 = FF, D7 = 00 | | Toggling | Static High | 2 | 8–11 | | | | | | | | | | | | | | 2 inst | | | | ogo. | atic | 3 | 12–15 | | | | | | | | | | | | | | 3 inst | | | | | St | 4 | 16–19 | | | | | | | | | | | | | | 1 inst | | | | | | 5 | 20–23 | | | | | | | | | | | | | | 2 inst | | | | | | 6 | 24–27 | | | | | | | | | | | | | | 3 inst | | | | | | 7 | 28–31 | | | | | | | | | | | | | | 0 inst | | | | | | 8 | 32–35 | | | | | | | | | | | | | | ) inst | | | | | | 9 | 36–39 | | | | | | | | | | | | | | 1 inst | | | | | | 10 | 40–43 | | | | • | | | • | | | | | | | 2 inst | | | | | | 11 | 44–47 | | | | | | | | | | | | | | 3 inst | | | | | | 12 | 48–51 | | | | | | | | | | | | | | 1 inst | | | | | | 13 | 52–55 | | | | | | | | | | | | | | 2 inst | | | | | | 14 | 56–59 | | | | | | | | | | | | | | 3 inst | | | | | | 15 | 60–63 | | | l | Repe | at sul | o-loo | p 1, ւ | ise Bo | [1:0]د | ] = 3, | use I | 3A[1: | 0] = ( | ) inst | ead <sup>4</sup> | | - Notes: 1. DQS\_t, DQS\_c are $V_{DDQ}$ when not toggling. - 2. BG1 is a "Don't Care" for x16 devices. - 3. Burst sequence driven on each DQ signal by a READ command. Outside burst operation, DQ signals are V<sub>DDQ</sub>. - 4. For x4 and x8 only. Table 142: I<sub>DD4W</sub> Measurement – Loop Pattern<sup>1</sup> | CK_c,<br>CK_t, | CKE | Sub-Loop | Cycle<br>Number | Com-<br>mand | CS_n | ACT_n | RAS_n/A1<br>6 | CAS_n/A1<br>5 | WE_n/A14 | ОБТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,1<br>1]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |----------------|-------------|----------|-----------------|--------------|--------------------------------------------------------------------------------------------------------------------------|-------|---------------|---------------|----------|-------|----------------------|---------|----------|------------------|----------|---------|---------|------------------|----------------------------------------| | | | 0 | 0 | WR | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 = 00, D1 = FF, | | | | | 1 | D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D2 = FF, D3 = 00,<br>D4 = FF, D5 = 00, | | | | | 2, 3 | D_n,<br>D_n | 1 | 1 | 1 | 1 | 0 | 1 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | D5 = 00, D7 = FF | | | | 1 | 4 | WR | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 7 | F | 0 | D0 = FF, D1 = 00 | | | | | 5 | D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D2 = 00, D3 = FF | | | | | 6, 7 | D_n,<br>D_n | 1 | 1 | 1 | 1 | 0 | 1 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | D4 = 00, D5 = FF<br>D5 = FF, D7 = 00 | | | | 2 | 8–11 | | Repeat sub-loop 0, use BG[1:0] = 0, use BA[1:0] = 2 instead | | | | | | | | | | | | | | | | | Ч | 3 | 12–15 | | Repeat sub-loop 0, use BG[1:0] = 0, use BA[1:0] = 2 instead Repeat sub-loop 1, use BG[1:0] = 1, use BA[1:0] = 3 instead | | | | | | | | | | | | | | | | Toggling | Static High | 4 | 16–19 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 0 | , use | BA[1 | :0] = | 1 inst | ead | | | ogg | ıtic | 5 | 20–23 | | | | Rep | eat s | ub-lo | op 1, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = : | 2 inst | ead | | | Ĕ | Sta | 6 | 24–27 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 0 | ), use | BA[1 | :0] = [ | 3 inst | ead | | | | | 7 | 28–31 | | | | Rep | eat s | ub-lo | op 1, | use E | 3G[1:0 | 0] = 1 | , use | BA[1 | :0] = | 0 inst | ead | | | | | 8 | 32–35 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | ] = 2 | , use I | 3A[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | | | | 9 | 36–39 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | ] = 3 | , use I | 3A[1: | 0] = 1 | inste | ead <sup>4</sup> | | | | | 10 | 40–43 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | ] = 2 | , use I | 3A[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 11 | 44–47 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | ] = 3 | , use I | 3A[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 12 | 48–51 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | ] = 2 | , use I | 3A[1: | 0] = 1 | inste | ead <sup>4</sup> | | | | | 13 | 52–55 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | ] = 3 | , use I | 3A[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 14 | 56–59 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | ] = 2 | , use E | 3A[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 15 | 60–63 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | ] = 3 | , use E | 3A[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | Notes: 1. DQS\_t, DQS\_c are V<sub>DDQ</sub> when not toggling. 321 - 2. BG1 is a "Don't Care" for x16 devices. - 3. Burst sequence driven on each DQ signal by WRITE command. Outside burst operation, DQ signals are V<sub>DDQ</sub>. - 4. For x4 and x8 only. Table 143: I<sub>DD4Wc</sub> Measurement - Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle<br>Number | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ОБТ | BG[1:0] <sup>3</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>4</sup> | |-------------|-------------|----------|-----------------|-------------|-------------------------------------------------------------|-------|-----------|-----------|----------|-------|----------------------|---------|----------|--------------|----------|---------|---------|------------------|---------------------------------------------------| | | | 0 | 0 | WR | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0 = 00, D1 = FF, | | | | | 1, 2 | D, D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D2 = FF, D3 = 00,<br>D4 = FF, D5 = 00, | | | | | 3, 4 | D_n,<br>D_n | 1 | 1 | 1 | 1 | 0 | 1 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | D8 = CRC | | | | 1 | 5 | WR | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 7 | F | 0 | D0 = FF, D1 = 00, | | | | | 6, 7 | D, D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D2 = 00, D3 = FF, | | | | | 8, 9 | D_n,<br>D_n | 1 | 1 | 1 | 1 | 0 | 1 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | D4 = 00, D5 = FF,<br>D5 = FF, D7 = 00<br>D8 = CRC | | | | 2 | 10–14 | | Repeat sub-loop 0, use BG[1:0] = 0, use BA[1:0] = 2 instead | | | | | | | | | | | | | | | | | h | 3 | 15–19 | | | | Rep | eat s | ub-lo | op 1, | use E | 3G[1: | 0] = 1 | , use | BA[1 | :0] = [ | 3 inst | ead | | | ling | Hig | 4 | 20–24 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1: | 0] = 0 | , use | BA[1 | :0] = | 1 inst | ead | | | Toggling | Static High | 5 | 25–29 | | | | Rep | eat s | ub-lo | op 1, | use E | 3G[1: | 0] = 1 | , use | BA[1 | :0] = [ | 2 inst | ead | | | - | St | 6 | 30–34 | | | | Rep | eat s | ub-lo | op 0, | use E | 3G[1:0 | 0] = 0 | , use | BA[1 | :0] = | 3 inst | ead | | | | | 7 | 35–39 | | | | Rep | eat s | ub-lo | op 1, | use E | 3G[1: | 0] = 1 | , use | BA[1 | :0] = | 0 inst | ead | | | | | 8 | 40–44 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | | | | 9 | 45–49 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 1 | linste | ead <sup>4</sup> | | | | | 10 | 50–54 | | | | Rep | eat su | ıb-lo | op 0, | use B | G[1:0 | )] = 2 | , use | BA[1: | 0] = 2 | 2 inste | ead <sup>4</sup> | | | | | 11 | 55–59 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 3 | 3 inste | ead <sup>4</sup> | | | | | 12 | 60–64 | | | | | | | | | | | , use | | | | | | | | | 13 | 65–69 | | | | | | | | | | | , use | | | | | | | | | 14 | 70–74 | | | | | | | | | | | , use | | | | | | | | | 15 | 75–79 | | | | Rep | eat su | ıb-lo | op 1, | use B | G[1:0 | )] = 3 | , use | BA[1: | 0] = 0 | ) inste | ead <sup>4</sup> | | - Notes: 1. Pattern provided for reference only. - 2. DQS\_t, DQS\_c are V<sub>DDO</sub> when not toggling. - 3. BG1 is a "Don't Care" for x16 devices. - 4. Burst sequence driven on each DQ signal by WRITE command. Outside burst operation, DQ signals are $V_{DDQ}$ . - 5. For x4 and x8 only. Table 144: I<sub>DD5R</sub> Measurement – Loop Pattern<sup>1</sup> | CK_c, CK_t, | CKE | Sub-Loop | Cycle<br>Number | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | ОБТ | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |-------------|----------|----------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|----------|-------|----------------------|---------|----------|--------------|----------|--------|--------|-------------------|-------------------| | U | | 0 | 0 | REF | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | 1 | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | ı | 2 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 3 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | 4 | D_II<br>D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | 5–8 | ט_וו | ' | · · | · | · | · | | | _ | | | | | | stead | | | | | | 9–12 | | | | | | | | | | | | | | | | | | | | | 13–16 | | Repeat pattern 14, use BG[1:0] = 0, use BA[1:0] = 2 instead Repeat pattern 14, use BG[1:0] = 1, use BA[1:0] = 3 instead | | | | | | | | | | | | | | | | | | | 17–20 | | Repeat pattern 14, use $BG[1:0] = 1$ , use $BA[1:0] = 3$ instead Repeat pattern 14, use $BG[1:0] = 0$ , use $BA[1:0] = 1$ instead | | | | | | | | | | | | | | | | | _ | | 21–24 | | | | | | | | | | | | | | | | | | ling | High | | 25–28 | | | | | | | | | | | | | | | stead | | | Toggling | Static I | | 29–32 | | | | | | | | | | | | | | | stead | | | Ĕ | St | | 33–36 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 2 | 2, use | BA[1 | :0] = | 0 ins | tead <sup>4</sup> | | | | | | 37–40 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 3 | 3, use | BA[1 | :0] = | 1 ins | tead <sup>4</sup> | ļ. | | | | | 41–44 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 2 | 2, use | BA[1 | :0] = | 2 ins | tead <sup>4</sup> | ļ | | | | | 45–48 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 3 | 3, use | BA[1 | :0] = | 3 ins | tead <sup>4</sup> | Į. | | | | | 49–52 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 2 | 2, use | BA[1 | :0] = | 1 ins | tead <sup>4</sup> | ı | | | | | 53–56 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 3 | 3, use | BA[1 | :0] = | 2 ins | tead <sup>4</sup> | ı | | | | | 57–60 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 2 | 2, use | BA[1 | :0] = | 3 ins | tead <sup>4</sup> | 1 | | | | | 61–64 | | | | Repe | at pa | ttern | 14, | use l | BG[1: | 0] = 3 | 3, use | BA[1 | :0] = | 0 ins | tead <sup>4</sup> | 1 | | | | 2 | 65 <i>n</i> REFI - | | | | | | Repe | at su | b-loo | p 1; t | trunc | ate if | nece | ssary | | | | - Notes: 1. DQS\_t, DQS\_c are V<sub>DDQ</sub>. - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are $V_{DDQ}$ . - 4. For x4 and x8 only. #### Table 145: I<sub>DD7</sub> Measurement – Loop Pattern<sup>1</sup> | CK_t, CK_c | CKE | Sub-Loop | Cycle | Command | CS_n | ACT_n | RAS_n/A16 | CAS_n/A15 | WE_n/A14 | DDT | BG[1:0] <sup>2</sup> | BA[1:0] | A12/BC_n | A[17,13,11]] | A[10]/AP | A[9:7] | A[6:3] | A[2:0] | Data <sup>3</sup> | |------------|-------------|----------|----------------------------------------|---------|-------|-------------------|-----------|-----------|-----------------|----------------|----------------------|----------------|---------------|--------------|----------|--------|--------|--------|-------------------| | | | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 1 | RDA | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | 2 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | 3 | D_n | 1 | 1 | 1 | 1 | 1 | 0 | 3 | 3 | 0 | 0 | 0 | 7 | F | 0 | _ | | | | | | | Rep | oeat <sub>l</sub> | oatte | rn 2 | .3 un | til <i>n</i> R | RD - | 1, if <i>i</i> | nRRD | > 4. | Trund | ate i | f nec | essary | / | | | | 1 | <i>n</i> RRD | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | | nRRD+1 | RDA | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | | Repe | at pa | ttern | 23 | unti | 2 × 1 | าRRD | - 1, i | f <i>n</i> RR | D > 4 | 1. Tru | ncate | if ne | ecessa | ary | | | | 2 | 2 × nRRD | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 0, us | e BA[ | 1:0] = | = 2 in | steac | l | | | | | 3 | 3 × nRRD | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 1, us | e BA[ | 1:0] = | = 3 in | steac | 1 | | | | | 4 | 4 × nRRD | Re | peat | patte | ern 2. | 3 ur | ntil <i>n</i> l | AW · | - 1, if | nFA\ | N > 4 | × <i>n</i> F | RRD. | Trunc | ate if | nece | ssary | | | | 5 | <i>n</i> FAW | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 0, us | e BA[ | 1:0] = | = 1 in | steac | l | | | | | 6 | <i>n</i> FAW + <i>n</i> RRD | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 1, us | e BA[ | 1:0] = | = 2 in | steac | l | | | | | 7 | $nFAW + 2 \times nRRD$ | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 0, us | e BA[ | [1:0] = | = 3 in | steac | l | | | 0 | l dg | 8 | $nFAW + 3 \times nRRD$ | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 1, us | e BA[ | [1:0] = | = 0 in | steac | l | | | iji | ij | 9 | $nFAW + 4 \times nRRD$ | | | | | | | Re | peat | sub-l | oop 4 | | | | | | | | Toggling | Static High | 10 | 2 × nFAW | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 2, us | e BA[ | 1:0] = | = 0 in | steac | l | | | ' | ν | 11 | $2 \times nFAW + nRRD$ | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 3, us | e BA[ | 1:0] = | = 1 in | steac | l | | | | | 12 | 2 × <i>n</i> FAW + 2 ×<br><i>n</i> RRD | | | Re | peat | sub-le | oop 0 | , use | BG[1 | :0] = | 2, us | e BA[ | [1:0] = | = 2 in | steac | l | | | | | 13 | 2 × <i>n</i> FAW + 3 ×<br><i>n</i> RRD | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 3, us | e BA[ | [1:0] = | = 3 in | steac | I | | | | | 14 | 2 × nFAW + 4 ×<br>nRRD | | | | | | | Re | peat | sub-l | oop 4 | ļ | | | | | | | | | 15 | 3 × nFAW | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 2, us | e BA[ | 1:0] = | = 1 in | steac | l | | | | | 16 | 3 × nFAW + nRRD | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 3, us | e BA[ | 1:0] = | = 2 in | steac | l | | | | | 17 | 3 × <i>n</i> FAW + 2 ×<br><i>n</i> RRD | | | Re | peat | sub-l | oop 0 | , use | BG[1 | :0] = | 2, us | e BA[ | [1:0] = | = 3 in | steac | I | | | | | 18 | 3 × <i>n</i> FAW + 3 ×<br><i>n</i> RRD | | | Re | peat | sub-l | oop 1 | , use | BG[1 | :0] = | 3, us | e BA[ | [1:0] = | = 0 in | steac | I | | | | | 19 | 3 × <i>n</i> FAW + 4 × <i>n</i> RRD | | | | | | | Re | peat | sub-l | oop 4 | ļ | | | | | | | | | 20 | 4 × <i>n</i> FAW | F | Repea | at pat | tern | 23 | until | nRC - | · 1, if | nRC | > 4 × | nFA\ | N. Tru | uncat | e if n | ecess | ary | - Notes: 1. DQS\_t, DQS\_c are V<sub>DDQ</sub>. - 2. BG1 is a "Don't Care" for x16 devices. - 3. DQ signals are $V_{\text{DDQ}}$ except when burst sequence drives each DQ signal by a READ command. 4. For x4 and x8 only. ### **IDD** Specifications Table 146: Timings used for $I_{DD},\,I_{PP},\,\text{and}\,\,I_{DDQ}$ Measurement – Loop Patterns | | | DD | R4-1 | 600 | DD | R4-1 | 866 | DD | R4-2 | 133 | DD | R4-24 | 400 | DD | R4-2 | 566 | DD | R4-29 | 933 | DD | R4-32 | 200 | | |--------------------|-----------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Syml | bol | 10-10-10 | 11-11-11 | 12-12-12 | 12-12-12 | 13-13-13 | 14-14-14 | 14-14-14 | 15-15-15 | 16-16-16 | 15-15-15 | 16-16-16 | 17-17-17 | 17-17-17 | 18-18-18 | 19-19-19 | 20-20-20 | 21-21-21 | 22-22-22 | 20-20-20 | 22-22-22 | 24-24-24 | Uni<br>t | | <sup>t</sup> Ck | ( | | 1.25 | • | | 1.071 | | ( | 0.937 | | | 0.833 | | | 0.75 | | | 0.682 | 2 | | 0.625 | | ns | | CL | | 10 | 11 | 12 | 12 | 13 | 14 | 14 | 15 | 16 | 15 | 16 | 17 | 17 | 18 | 19 | 20 | 21 | 22 | 20 | 22 | 24 | СК | | CW | L | 9 | 11 | 11 | 10 | 12 | 12 | 11 | 14 | 14 | 12 | 16 | 16 | 14 | 18 | 18 | 14 | 18 | 18 | 16 | 20 | 20 | CK | | nRC | D | 10 | 11 | 12 | 12 | 13 | 14 | 14 | 15 | 16 | 15 | 16 | 17 | 17 | 18 | 19 | 19 | 20 | 21 | 20 | 22 | 24 | CK | | nRo | С | 38 | 39 | 40 | 44 | 45 | 46 | 50 | 51 | 52 | 54 | 55 | 57 | 60 | 61 | 62 | 66 | 67 | 68 | 72 | 74 | 76 | CK | | nRI | Р | 10 | 11 | 12 | 12 | 13 | 14 | 14 | 15 | 16 | 15 | 16 | 17 | 17 | 18 | 19 | 19 | 20 | 21 | 20 | 22 | 24 | CK | | nRA | ۱S | | 28 | | | 32 | | | 36 | | | 39 | | | 43 | | | 47 | | | 52 | | CK | | <i>n</i> FA | x4 <sup>1</sup> | | 16 | | | 16 | | | 16 | | | 16 | | | 16 | | | 16 | | | 16 | | CK | | W | х8 | | 20 | | | 22 | | | 23 | | | 26 | | | 28 | | | 31 | | | 34 | | CK | | | x1<br>6 | | 28 | | | 28 | | | 32 | | | 36 | | | 40 | | | 44 | | | 48 | | CK | | nRRD | х4 | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | CK | | _S | х8 | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | CK | | | x1<br>6 | | 5 | | | 5 | | | 6 | | | 7 | | | 7 | | | 8 | | | 9 | | CK | | nRRD | х4 | | 5 | | | 5 | | | 6 | | | 6 | | | 7 | | | 8 | | | 8 | | CK | | _L | х8 | | 5 | | | 5 | | | 6 | | | 6 | | | 7 | | | 8 | | | 8 | | CK | | | x1<br>6 | | 6 | | | 6 | | | 7 | | | 8 | | | 9 | | | 10 | | | 11 | | CK | | nCCE | )_S | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | | 4 | | CK | | nCCD | )_L | | 5 | | | 5 | | | 6 | | | 6 | | | 7 | | | 8 | | | 8 | | CK | | nWT | R_S | | 2 | | | 3 | | | 3 | | | 3 | | | 4 | | | 4 | | | 4 | | CK | | nWT | R_L | | 6 | | | 7 | | | 8 | | | 9 | | | 10 | | | 11 | | | 12 | | CK | | nRE | FI | | 6,240 | ) | , | 7,283 | 3 | | 8,324 | | | 9,364 | | , | 10,400 | ) | | 11,43 | 7 | 1 | 12,480 | ) | CK | | nRFC 2 | 2Gb | | 128 | | | 150 | | | 171 | | | 193 | | | 214 | | | 235 | | | 256 | | CK | | nRFC 4 | 4Gb | | 208 | | | 243 | | | 278 | | | 313 | | | 347 | | | 382 | | | 416 | | CK | | nRFC 8 | 8Gb | | 280 | | | 327 | | | 374 | | | 421 | | | 467 | | | 514 | | | 560 | | CK | | <i>n</i> RF<br>16G | | | 440 | | | 514 | | | 587 | | | 660 | | | 734 | | | 807 | | | 880 | | CK | Note: 1. 1KB based x4 use same numbers of clocks for *n*FAW as the x8. ### **Current Specifications – Limits** Table 147: $I_{DD}$ , $I_{PP}$ , and $I_{DDQ}$ Current Limits – Rev. A | Symbol | Width | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | Unit | |--------------------------------------------------------------------|--------|-----------|-----------|-----------|-----------|------| | I <sub>DD0</sub> : One bank ACTIVATE-to-PRE- | x4, x8 | 58 | 58 | 60 | 64 | mA | | CHARGE current | x16 | 66 | 66 | 68 | 70 | mA | | IPPO: One bank ACTIVATE-to-PRECHARGE | x4, x8 | 4 | 4 | 4 | 4 | mA | | I <sub>PP</sub> current | x16 | 4.6 | 4.6 | 4.6 | 4.6 | mA | | I <sub>DD1</sub> : One bank ACTIVATE-to-READ-to- | x4, x8 | 63 | 63 | 65 | 68 | mA | | PRECHARGE current | x16 | 78 | 78 | 80 | 83 | mA | | I <sub>DD2N</sub> : Precharge standby current | ALL | 44 | 44 | 46 | 50 | mA | | I <sub>DD2NT</sub> : Precharge standby ODT current | x4, x8 | 50 | 50 | 54 | 58 | mA | | | x16 | 60 | 60 | 64 | 68 | mA | | I <sub>DD2P</sub> : Precharge power-down current | ALL | 30 | 30 | 30 | 32 | mA | | IDD2Q: Precharge quiet standby current | ALL | 39 | 39 | 39 | 41 | mA | | I <sub>DD3N</sub> : Active standby current | ALL | 61 | 61 | 63 | 67 | mA | | I <sub>PP3N</sub> : Active standby I <sub>PP</sub> current | ALL | 3 | 3 | 3 | 3 | mA | | I <sub>DD3P</sub> : Active power-down current | ALL | 44 | 44 | 44 | 44 | mA | | I <sub>DD4R</sub> : Burst read current | x4, x8 | 140 | 140 | 150 | 160 | mA | | | x16 | 200 | 200 | 215 | 230 | mA | | I <sub>DD4W</sub> : Burst write current | x4, x8 | 156 | 156 | 176 | 196 | mA | | | x16 | 246 | 246 | 276 | 314 | mA | | I <sub>DD5R</sub> : Burst refresh current (1X REF) | x4, x8 | 68 | 68 | 70 | 73 | mA | | | x16 | 68 | 68 | 70 | 73 | mA | | I <sub>PP5R</sub> : Burst refresh I <sub>PP</sub> current (1X REF) | x4, x8 | 4 | 4 | 4 | 4 | mA | | | x16 | 4 | 4 | 4 | 4 | mA | | I <sub>DD6N</sub> : Self refresh current; 0–85°C <sup>1</sup> | ALL | 20 | 20 | 20 | 20 | mA | | I <sub>DD6E</sub> : Self refresh current; 0–95°C <sup>2</sup> | ALL | 27 | 27 | 27 | 27 | mA | | I <sub>DD6R</sub> : Self refresh current; 0–45C <sup>3, 4</sup> | ALL | 10 | 10 | 10 | 10 | mA | | I <sub>DD6A</sub> : Auto self refresh current (25°C) <sup>4</sup> | ALL | 9 | 9 | 9 | 9 | mA | | I <sub>DD6A</sub> : Auto self refresh current (45°C) <sup>4</sup> | ALL | 10 | 10 | 10 | 10 | mA | | I <sub>DD6A</sub> : Auto self refresh current (75°C) <sup>4</sup> | ALL | 16 | 16 | 16 | 16 | mA | | I <sub>PP6x</sub> : Auto self refresh current <sup>on page</sup> | ALL | 3 | 3 | 3 | 3 | mA | | I <sub>DD7</sub> : Bank interleave read current | x4, x8 | 160 | 160 | 185 | 210 | mA | | | x16 | 230 | 230 | 240 | 250 | mA | | I <sub>PP7</sub> : Bank interleave read I <sub>PP</sub> current | x4, x8 | 10 | 10 | 12 | 14 | mA | | | x16 | 12 | 12 | 14 | 16 | mA | | I <sub>DD8</sub> : Maximum power-down current | ALL | 18 | 18 | 18 | 18 | mA | Notes: 1. Applicable for MR2 settings A7 = 0 and A6 = 0; manual mode with normal temperature range of operation $(0-85^{\circ}\text{C})$ . - 2. Applicable for MR2 settings A7 = 1 and A7 = 0; manual mode with extended temperature range of operation (0–95°C). - 3. Applicable for MR2 settings A7 = 0 and A7 = 1; manual mode with reduced temperature range of operation $(0-45^{\circ}C)$ . - 4. I<sub>DD6R</sub> and I<sub>DD6A</sub> values are typical. - 5. When additive latency is enabled for $I_{DD0}$ , current changes by approximately 0%. - When additive latency is enabled for I<sub>DD1</sub>, current changes by approximately +5% (x4/x8), +4% (x16). - 7. When additive latency is enabled for I<sub>DD2N</sub>, current changes by approximately +0.6%. - 8. When DLL is disabled for IDD2N, current changes by approximately 0%. - 9. When CAL is enabled for I<sub>DD2N</sub>, current changes by approximately –44%. - 10. When gear-down is enabled for $I_{DD2N}$ , current changes by approximately 0%. - 11. When CA parity is enabled for I<sub>DD2N</sub>, current changes by approximately +14%. - 12. When additive latency is enabled for I<sub>DD3N</sub>, current changes by approximately +0.6%. - 13. When additive latency is enabled for I<sub>DD4R</sub>, current changes by approximately +5%. - 14. When read DBI is enabled for I<sub>DD4R</sub>, current changes by approximately 0%. - 15. When additive latency is enabled for I<sub>DD4W</sub>, current changes by approximately +1.6% (x4/8), +1% (x16). - 16. When write DBI is enabled for I<sub>DD4W</sub>, current changes by approximately 0%. - 17. When write CRC is enabled for I<sub>DD4W</sub>, current changes by approximately -8% (2133/2400), -5% (1600/1866). - 18. When CA parity is enabled for $I_{DD4W}$ , current changes by approximately +14% (x8), +8% (x16). - 19. When 2X REF is enabled for I<sub>DD5R</sub>, current changes by approximately –14%. - 20. When 4X REF is enabled for I<sub>DD5R</sub>, current changes by approximately –33%. - 21. I<sub>PPO</sub> test and limit is applicable for I<sub>DDO</sub> and I<sub>DD1</sub> conditions. - 22. $I_{PP3N}$ test and limit is applicable for all $I_{DD2x}$ , $I_{DD3x}$ , $I_{DD4x}$ and $I_{DD8}$ conditions; that is, testing $I_{PP3N}$ should satisfy the $I_{PPS}$ for the noted $I_{DD}$ tests. - 23. $I_{PP6x}$ is applicable to $I_{DD6N}$ , $I_{DD6E}$ , $I_{DD6R}$ and $I_{DD6A}$ conditions. Table 148: I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDO</sub> Current Limits – Rev. B | Symbol | Width | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 | DDR4-2933 | DDR4-3200 | Unit | |--------------------------------------------------------------------------------------|--------|-----------|-----------|-----------|-----------|-----------|-----------|------| | I <sub>DD0</sub> : One bank ACTIVATE- | x4, x8 | 54 | 54 | 56 | 59 | 61 | 64 | mA | | to-PRECHARGE current | x16 | 68 | 68 | 69 | 72 | 76 | 80 | mA | | <b>I</b> <sub>PP0</sub> : One bank ACTIVATE-<br>to-PRECHARGE I <sub>PP</sub> current | ALL | 4 | 4 | 4 | 4 | 4 | 4 | mA | | I <sub>DD1</sub> : One bank ACTIVATE- | x4, x8 | 71 | 71 | 73 | 76 | 81 | 86 | mA | | to-READ-to- PRECHARGE current | x16 | 93 | 93 | 97 | 100 | 105 | 110 | mA | | <b>I<sub>DD2N</sub></b> : Precharge standby current | ALL | 40 | 40 | 41 | 42 | 44 | 46 | mA | | I <sub>DD2NT</sub> : Precharge standby | x4, x8 | 49 | 49 | 50 | 54 | 58 | 62 | mA | | ODT current | x16 | 54 | 54 | 56 | 58 | 62 | 66 | mA | | I <sub>DD2P</sub> : Precharge power-<br>down current | ALL | 22 | 22 | 22 | 22 | 22 | 23 | mA | | <b>I</b> DD2Q: Precharge quiet standby current | ALL | 35 | 35 | 36 | 36 | 37 | 38 | mA | Table 148: I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDQ</sub> Current Limits – Rev. B (Continued) | Symbol | Width | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 | DDR4-2933 | DDR4-3200 | Unit | |----------------------------------------------------------------------|--------|-----------|-----------|-----------|-----------|-----------|-----------|------| | <b>I<sub>DD3N</sub></b> : Active standby current | ALL | 56 | 56 | 57 | 58 | 60 | 63 | mA | | $I_{PP3N}$ : Active standby $I_{PP}$ current | ALL | 3 | 3 | 3 | 3 | 3 | 3 | mA | | <b>I<sub>DD3P</sub></b> : Active power-down current | ALL | 33 | 33 | 33 | 33 | 34 | 35 | mA | | I <sub>DD4R</sub> : Burst read current | x4 | 135 | 135 | 135 | 145 | 160 | 170 | mA | | | x8 | 153 | 153 | 157 | 169 | 169 | 206 | mA | | | x16 | 230 | 230 | 236 | 255 | 287 | 315 | mA | | I <sub>DD4W</sub> : Burst write current | x4 | 117 | 117 | 117 | 125 | 130 | 145 | mA | | | x8 | 130 | 130 | 130 | 140 | 155 | 169 | mA | | | x16 | 175 | 175 | 179 | 193 | 216 | 236 | mA | | <b>I<sub>DD5R</sub>:</b> Burst refresh current (1X REF) | ALL | 64 | 64 | 65 | 66 | 68 | 71 | mA | | $I_{PP5R}$ : Burst refresh $I_{PP}$ current (1X REF) | ALL | 5 | 5 | 5 | 5 | 5 | 5 | mA | | <b>I<sub>DD6N</sub></b> : Self refresh current; 0–85°C <sup>1</sup> | ALL | 24 | 24 | 24 | 24 | 24 | 24 | mA | | <b>I<sub>DD6E</sub></b> : Self refresh current; 0–95°C <sup>2</sup> | ALL | 47 | 47 | 47 | 47 | 47 | 47 | mA | | <b>I<sub>DD6R</sub>:</b> Self refresh current; 0–45C <sup>3, 4</sup> | ALL | 25 | 25 | 25 | 25 | 25 | 25 | mA | | I <sub>DD6A</sub> : Auto self refresh<br>current (25°C) <sup>4</sup> | ALL | 9 | 9 | 9 | 9 | 9 | 9 | mA | | I <sub>DD6A</sub> : Auto self refresh<br>current (45°C) <sup>4</sup> | ALL | 12 | 12 | 12 | 12 | 12 | 12 | mA | | I <sub>DD6A</sub> : Auto self refresh<br>current (75°C) <sup>4</sup> | ALL | 47 | 47 | 47 | 47 | 47 | 47 | mA | | I <sub>PP6x</sub> : Auto self refresh current <sup>23</sup> | ALL | 3 | 3 | 3 | 3 | 3 | 3 | mA | | I <sub>DD7</sub> : Bank interleave read | x4 | 191 | 191 | 196 | 210 | 225 | 240 | mA | | current | x8 | 206 | 206 | 211 | 225 | 240 | 255 | | | | x16 | 281 | 281 | 289 | 297 | 320 | 348 | mA | | I <sub>PP7</sub> : Bank interleave read | x4, x8 | 14 | 14 | 14 | 14 | 14 | 15 | mA | | I <sub>PP</sub> current | x16 | 21 | 21 | 21 | 21 | 21 | 24 | mA | | I <sub>DD8</sub> : Maximum power-<br>down current | ALL | 19 | 19 | 19 | 19 | 19 | 19 | mA | - Notes: 1. Applicable for MR2 settings A7 = 0 and A6 = 0; manual mode with normal temperature range of operation (0-85°C). - 2. Applicable for MR2 settings A7 = 1 and A7 = 0; manual mode with extended temperature range of operation (0-95°C). ### 4Gb: x4, x8, x16 DDR4 SDRAM Current Specifications – Limits - 3. Applicable for MR2 settings A7 = 0 and A7 = 1; manual mode with reduced temperature range of operation (0–45°C). - 4. I<sub>DD6R</sub> and I<sub>DD6A</sub> values are typical. - 5. When additive latency is enabled for I<sub>DD0</sub>, current changes by approximately 9%. - 6. When additive latency is enabled for $I_{DD1}$ , current changes by approximately +14% (x4/ x8), +14% (x16). - 7. When additive latency is enabled for $I_{DD2N}$ , current changes by approximately $\pm 0.0\%$ . - 8. When DLL is disabled for I<sub>DD2N</sub>, current changes by approximately 1%. - 9. When CAL is enabled for I<sub>DD2N</sub>, current changes by approximately –34%. - 10. When gear-down is enabled for I<sub>DD2N</sub>, current changes by approximately 0%. - 11. When CA parity is enabled for $I_{DD2N}$ , current changes by approximately +15%. - 12. When additive latency is enabled for I<sub>DD3N</sub>, current changes by approximately +9%. - 13. When additive latency is enabled for I<sub>DD4R</sub>, current changes by approximately +6%. - 14. When read DBI is enabled for I<sub>DD4R</sub>, current changes by approximately -8%. - 15. When additive latency is enabled for I<sub>DD4W</sub>, current changes by approximately +6% (x4/8), +4% (x16). - 16. When write DBI is enabled for I<sub>DD4W</sub>, current changes by approximately 13%. - 17. When write CRC is enabled for $I_{DD4W}$ , current changes by approximately 4%. - 18. When CA parity is enabled for I<sub>DD4W</sub>, current changes by approximately +15% (x4/x8), +10% (x16). - 19. When 2X REF is enabled for I<sub>DD5R</sub>, current changes by approximately –16%. - 20. When 4X REF is enabled for IDD5R, current changes by approximately -35%. - 21. IPPO test and limit is applicable for IDDO and IDD1 conditions. - 22. $I_{PP3N}$ test and limit is applicable for all $I_{DD2x}$ , $I_{DD3x}$ , $I_{DD4x}$ and $I_{DD8}$ conditions; that is, testing $I_{PP3N}$ should satisfy the $I_{PP8}$ for the noted $I_{DD}$ tests. - 23. $I_{PP6x}$ is applicable to $I_{DD6N}$ , $I_{DD6E}$ , $I_{DD6R}$ and $I_{DD6A}$ conditions. ### **Speed Bin Tables** DDR4 DRAM timing is primarily covered by two types of tables: the speed bin tables in this section and those tables found in the Electrical Characteristics and AC Timing Parameters section. The timing parameter tables define the applicable timing specifications based on the speed rating. The speed bin tables below list the <sup>t</sup>AA, <sup>t</sup>RCD, <sup>t</sup>RP, <sup>t</sup>RAS and <sup>t</sup>RC limits of a given speed mark and are applicable to the CL settings in the lower half of the table provided they are applied in the correct clock range, which is noted. **Table 149: DDR4-1600 Speed Bins and Operating Conditions** | DDR4-1600 | Speed Bin | | | -12 | 25F | -12 | 25E | -1 | 25 | | |------------------------|-----------------|--------------|------------------|-----------------|-----------------------|--------------------|-----------------------|-----------------|-----------------------|------| | CL-nRCD-nR | P | | | 10-1 | 0-10 | 11-1 | 1-11 | 12-1 | 2-12 | | | Parameter | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Internal REA | D command t | o first data | <sup>t</sup> AA | 12.50 | 19.00 | 13.75 <sup>5</sup> | 19.00 | 15.00 | 19.00 | ns | | Internal REA | D command t | o first data | tAA_DBI | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | ns | | with read DB | 31 enabled | | | (MIN) + | (MAX) + | (MIN) + | (MAX) + | (MIN) + | (MAX) + | | | | | | | 2nCK | 2nCK | 2nCK | 2nCK | 2nCK | 2nCK | | | ACTIVATE to delay time | internal REAI | D or WRITE | <sup>t</sup> RCD | 12.50 | _ | 13.75 <sup>5</sup> | _ | 15.00 | _ | ns | | | command pe | riod | <sup>t</sup> RP | 12.50 | _ | 13.75 <sup>5</sup> | _ | 15.00 | _ | ns | | ACTIVATE-to period | -PRECHARGE | command | <sup>t</sup> RAS | 35 | 9 × <sup>t</sup> REFI | 35 | 9 × <sup>t</sup> REFI | 35 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE-to | -ACTIVATE or | REFRESH | tRC6 | tRAS + | _ | tRAS + | _ | tRAS + | _ | ns | | command pe | eriod | | | <sup>t</sup> RP | | <sup>t</sup> RP | | <sup>t</sup> RP | | | | READ: non- | | | | | | | | | | | | DBI | READ: DBI | WRITE | Symbol | Min | Max | Min | Max | Min | Max | Unit | | CL = 9 | CL = 11 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | CL = 12 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | Rese | rved | Rese | erved | ns | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | Rese | erved | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | Supported Cl | L settings | | | 9– | .12 | 9, 1 | 1, 12 | 10, 12 | | nCK | | Supported Cl | L settings witl | n read DBI | | 11- | -14 | 11, 1 | 3, 14 | 12, 14 | | nCK | | Supported C | WL settings | | | 9, | 11 | 9, | 11 | 9, 11 | | nCK | Notes: - 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. The DRAM supports 13.5ns with CL9 operation at defined clock rates. - 6. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate <sup>t</sup>RAS. ### **Table 150: DDR4-1866 Speed Bins and Operating Conditions** | <b>DDR4-18</b> | 66 Speed Bin | | | -10 | )7F | -10 | )7E | -1 | 07 | | |---------------------|----------------------------|-----------------------|------------------------------|---------------------------------------------|------------------------|---------------------------------------------|------------------------|---------------------------------------------|------------------------|------| | CL-nRCD- | nRP | | | 12-1 | 2-12 | 13-1 | 3-13 | 14-1 | 4-14 | | | Paramete | er | | Symbol | Min | Мах | Min | Max | Min | Max | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 12.85 | 19.00 | 13.92 <sup>7</sup> | 19.00 | 15.00 | 19.00 | ns | | | EAD command<br>DBI enabled | d to first data | <sup>t</sup> AA_DBI | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | tAA<br>(MAX) +<br>2nCK | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | tAA<br>(MAX) +<br>2nCK | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | tAA<br>(MAX) +<br>2nCK | ns | | ACTIVATE delay time | | nternal READ or WRITE | | 12.85 | - | 13.92 <sup>7</sup> | - | 15.00 | - | ns | | PRECHAR | ARGE command period | | <sup>t</sup> RP | 12.85 | _ | 13.92 <sup>7</sup> | _ | 15.00 | _ | ns | | ACTIVATE period | -to-PRECHARC | GE command | <sup>t</sup> RAS | 34 | 9 × <sup>t</sup> REFI | 34 | 9 × <sup>t</sup> REFI | 34 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE command | -to-ACTIVATE<br>period | or REFRESH | <sup>t</sup> RC <sup>8</sup> | <sup>t</sup> RAS +<br><sup>t</sup> RP | - | <sup>t</sup> RAS + | - | <sup>t</sup> RAS +<br><sup>t</sup> RP | - | ns | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | Min | Max | Min | Max | Min | Max | Unit | | CL = 9 | CL = 11 | CWL = 9 | tCK <sup>6</sup> | 1.5 | 1.9 | 1.5 | 1.9 | Rese | erved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK <sup>6</sup> | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | CL = 12 | CWL = 11 | tCK <sup>6</sup> | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK <sup>6</sup> | Rese | erved | 1.25 | <1.5 | Rese | erved | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK <sup>6</sup> | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 10, 12 | tCK <sup>6</sup> | 1.071 | <1.25 | Rese | erved | Rese | erved | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK <sup>6</sup> | 1.071 | <1.25 | 1.071 | <1.25 | Rese | erved | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK <sup>6</sup> | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | Supported | ported CL settings | | | 9, 10, 12–14 | | 9, 11–14 | | 10, 12, 14 | | nCK | | Supported | d CL settings v | vith read DBI | | 11,12 | ,14-16 | 11, 1 | 3–16 | 12, 1 | 4, 16 | nCK | | Supported | d CWL settings | 5 | | 9– | -12 | 9- | -12 | 9– | -12 | nCK | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. 12.85ns is the minimum value of <sup>t</sup>AA and <sup>t</sup>RP when operating at DDR4-1866 at <sup>t</sup>CK (AVG) MIN = 1.071ns and is only a reference that does not consider the down binning strategy that 12.5ns supports. - 5. 13.92ns is the minimum value of <sup>t</sup>AA and <sup>t</sup>RP when operating at DDR4-1866 at <sup>t</sup>CK (AVG) MIN = 1.071ns and is only a reference that does not consider the down binning strategy that 13.75ns supports. - 6. tCK (AVG) MIN. - 7. The DRAM supports 13.5ns with CL9 operation and 13.75ns with CL11 operation at defined clock rates. - 8. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate tRAS. **Table 151: DDR4-2133 Speed Bins and Operating Conditions** | DDR4-21 | 33 Speed Bin | | | -09 | 93F | -09 | )3E | -0 | 93 | | |---------------------|-------------------------------------|-----------------|------------------------------|---------------------------------------------|------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|------| | CL-nRCD- | nRP | | | 14-1 | 4-14 | 15-1 | 5-15 | 16-1 | 6-16 | | | Paramete | er | | Symbol | Min | Max | Min | Мах | Min | Мах | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 13.13 | 19.00 | 14.06 <sup>5</sup> | 19.00 | 15.00 | 19.00 | ns | | 1 | EAD command<br>DBI enabled | d to first data | <sup>t</sup> AA_DBI | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | tAA<br>(MAX) +<br>2nCK | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | <sup>t</sup> AA<br>(MAX) +<br>2 <i>n</i> CK | <sup>t</sup> AA<br>(MIN) +<br>2 <i>n</i> CK | <sup>t</sup> AA<br>(MAX) +<br>2 <i>n</i> CK | ns | | ACTIVATE delay time | • | | <sup>t</sup> RCD | 13.13 | - | 14.06 <sup>5</sup> | - | 15.00 | - | ns | | PRECHAR | ECHARGE command period | | <sup>t</sup> RP | 13.13 | _ | 14.06 <sup>5</sup> | - | 15.00 | - | ns | | ACTIVATE period | -to-PRECHARC | GE command | <sup>t</sup> RAS | 33 | 9 × <sup>t</sup> REFI | 33 | 9 × <sup>t</sup> REFI | 33 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE command | -to-ACTIVATE<br>period | or REFRESH | <sup>t</sup> RC <sup>7</sup> | <sup>t</sup> RAS +<br><sup>t</sup> RP | _ | <sup>t</sup> RAS +<br><sup>t</sup> RP | - | <sup>t</sup> RAS +<br><sup>t</sup> RP | _ | ns | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | Min | Max | Min | Max | Min | Max | Unit | | CL = 9 | CL = 11 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | | | CL = 11 | CL = 13 | CWL = 9 , 11 | tCK4 | Rese | erved | 1.25 | <1.5 | Rese | rved | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK4 | Rese | erved | 1.071 | <1.25 | Rese | rved | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL = 17 | CWL = 11, 14 | tCK4 | 0.937 <sup>6</sup> | <1.071 | Rese | rved | Rese | rved | ns | | CL = 15 | CL = 18 | CWL = 11, 14 | tCK4 | 0.937 | <1.071 | 0.937 | <1.071 | Rese | rved | ns | | CL = 16 | CL = 19 | CWL = 11, 14 | tCK4 | 0.937 | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | Supported | CL settings | | | 9, 10, 1 | 2, 14–16 | 9– | 16 | 10, 12, | 14, 16 | nCK | | Supported | Supported CL settings with read DBI | | | 11, 12, 14, 16–19 | | 11, 13–16,18,19 | | 12, 14, | 16, 19 | nCK | | Supported | ipported CWL settings | | | 9, 10, 1 | 1, 12, 14 | 9, 10, 11, 12, 14 | | 9, 10, 11, 12, 14 | | nCK | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. The DRAM supports 13.5ns with CL9 operation and 13.75ns with CL11 operation 13.92ns with CL13 operation at defined clock rates. - 6. If the clock period is less than 0.938ns and greater than or equal to 0.937ns, timing parameters that are derived off the clock will use 0.938ns as its reference. For example, if $^{t}$ CK (MIN) = 0.938ns and $^{t}$ RP = 14.06ns, then $^{t}$ RP would require 15nCKs (14.06ns/ 0.938ns), but if <sup>t</sup>CK (MIN) = 0.937ns and <sup>t</sup>RP = 14.06ns, then <sup>t</sup>RP would still require 15nCKs (14.06ns/ 0.938ns) and not 16nCKs (14.06ns/ 0.937ns). - 7. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate <sup>t</sup>RAS. **Table 152: DDR4-2400 Speed Bins and Operating Conditions** | <b>DDR4-240</b> | 00 Speed Bin | | | -08 | 3F | -08 | 33E | -0 | 83 | | |------------------|------------------------------------------------------------|-----------------|------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------| | CL-nRCD- | nRP | | | 15-1 | 5-15 | 16-1 | 6-16 | 17-1 | 7-17 | | | Paramete | er | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 12.5 | 19.00 | 13.32 | 19.00 | 14.16 | 19.00 | ns | | Internal R | EAD comman | d to first data | tAA_DBI | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | ns | | with read | DBI enabled | | | (MIN) + | (MAX) + | (MIN) + | (MAX) + | (MIN) + | (MAX) + | | | A CTIV (A TE | | | tn.cn | 3 <i>n</i> CK | 3nCK | 3 <i>n</i> CK | 3nCK | 3 <i>n</i> CK | 3nCK | | | delay time | | AD or WRITE | <sup>t</sup> RCD | 12.5 | _ | 13.32 | _ | 14.16 | _ | ns | | PRECHAR | CHARGE command period <sup>t</sup> R | | | 12.5 | - | 13.32 | _ | 14.16 | _ | ns | | ACTIVATE period | /ATE-to-PRECHARGE command <sup>t</sup> F | | <sup>t</sup> RAS | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE command | -to-ACTIVATE<br>period | or REFRESH | <sup>t</sup> RC <sup>6</sup> | <sup>t</sup> RAS + | - | <sup>t</sup> RAS + | - | <sup>t</sup> RAS + | - | ns | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | Min | Мах | Min | Max | Min | Max | Unit | | CL = 9 | CL = 11 | CWL = 9 | <sup>t</sup> CK <sup>4</sup> | 1.5 | 1.9 | 1.5 | 1.9 | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | CL = 12 | CWL = 9, 11 | tCK4 | Rese | rved | Rese | rved | Rese | erved | ns | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK4 | Rese | rved | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 10, 12 | tCK4 | Reserved | | Reserved | | Rese | erved | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK4 | Rese | rved | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL =17 | CWL = 11, 14 | tCK4 | Rese | rved | Rese | rved | Rese | erved | ns | | CL = 15 | CL = 18 | CWL = 11, 14 | tCK4 | Rese | rved | 0.937 <sup>5</sup> | <1.071 | 0.937 | <1.071 | ns | | CL = 16 | CL = 19 | CWL = 11, 14 | tCK4 | 0.937 | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | CL = 15 | CL = 18 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | Rese | rved | Rese | erved | ns | | CL = 16 | CL = 19 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | Rese | erved | ns | | CL = 17 | CL = 20 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | CL = 18 | CL = 21 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | Supported | d CL settings | | | 9, 10, 1 | 2, 14–18 | 9– | ·18 | 10- | -18 | nCK | | Supported | d CL settings v | vith read DBI | | 11, 12, 14, 16, 18-21 | | 1 11, 13–16, 18–21 | | 12–16, 18–21 | | nCK | | Supported | Supported CL settings with read DBI Supported CWL settings | | | 9, 10, 11, 12, 14, 16 | | 9, 10, 11, 12, 14, 16 | | 9, 10, 11, 12, 14, 16 | | nCK | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. If the clock period is less than 0.938ns and greater than or equal to 0.937ns, timing parameters that are derived off the clock will use 0.938ns as its reference. For example, if <sup>†</sup>CK (MIN) = 0.938ns and <sup>†</sup>RP = 14.06ns, then <sup>†</sup>RP would require 15*n*CKs (14.06ns/ 0.938ns), but if <sup>†</sup>CK (MIN) = 0.937ns and <sup>†</sup>RP = 14.06ns, then <sup>†</sup>RP would still require 15*n*CKs (14.06ns/ 0.938ns) and not 16*n*CKs (14.06ns/ 0.937ns). - 6. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate <sup>t</sup>RAS. **Table 153: DDR4-2666 Speed Bins and Operating Conditions** | <b>DDR4-26</b> | 66 Speed Bin | 1 | | -07 | 75F | -07 | 75E | -0 | 75 | | |---------------------|---------------------------|-----------------|------------------------------|---------------------------------------------|------------------------|---------------------------------------------|------------------------|---------------------------------------------|------------------------|------| | CL-nRCD- | -nRP | | | 17-1 | 7-17 | 18-1 | 8-18 | 19-1 | 9-19 | | | Paramete | er | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 12.75 | 19.00 | 13.5 | 19.00 | 14.25 <sup>5</sup> | 19.00 | ns | | | EAD comman<br>DBI enabled | d to first data | <sup>t</sup> AA_DBI | <sup>t</sup> AA<br>(MIN) +<br>3 <i>n</i> CK | tAA<br>(MAX) +<br>3nCK | <sup>t</sup> AA<br>(MIN) +<br>3 <i>n</i> CK | tAA<br>(MAX) +<br>3nCK | <sup>t</sup> AA<br>(MIN) +<br>3 <i>n</i> CK | tAA<br>(MAX) +<br>3nCK | ns | | ACTIVATE delay time | | EAD or WRITE | <sup>t</sup> RCD | 12.75 | _ | 13.5 | _ | 14.25 <sup>5</sup> | - | ns | | PRECHAR | GE command | period | <sup>t</sup> RP | 12.75 | _ | 13.5 | _ | 14.25 <sup>5</sup> | _ | ns | | ACTIVATE period | -to-PRECHARG | GE command | <sup>t</sup> RAS | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE command | -to-ACTIVATE<br>period | or REFRESH | <sup>t</sup> RC <sup>7</sup> | <sup>t</sup> RAS + | - | <sup>t</sup> RAS + | - | <sup>t</sup> RAS + | - | ns | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | Min | Мах | Min | Мах | Min | Max | Unit | | CL = 9 | CL = 11 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | CL = 12 | CWL = 9, 11 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 10, 12 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL =17 | CWL = 11, 14 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 15 | CL = 18 | CWL = 11, 14 | tCK4 | 0.937 <sup>6</sup> | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | CL = 16 | CL = 19 | CWL = 11, 14 | tCK4 | 0.937 | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | CL = 15 | CL = 18 | CWL = 12, 16 | tCK4 | Rese | rved | Rese | erved | Rese | rved | ns | | CL = 16 | CL = 19 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | Rese | erved | Rese | erved | ns | | CL = 17 | CL = 20 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | CL = 18 | CL = 21 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | CL = 17 | CL = 20 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | Rese | erved | Rese | rved | ns | | CL = 18 | CL = 21 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | Rese | erved | ns | | CL = 19 | CL = 22 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | 0.750 | <0.833 | ns | | CL = 20 | CL = 23 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | 0.750 | <0.833 | ns | **Table 153: DDR4-2666 Speed Bins and Operating Conditions (Continued)** | DDR4-2666 Speed Bin | | -07 | 75F | -07 | '5E | -075 | | | |-------------------------------------|--------|------------|-------------|------------|-------------|------------|-------------|------| | CL-nRCD-nRP | | 17-1 | 7-17 | 18-1 | 8-18 | 19-1 | 9-19 | | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Supported CL settings | | 9– | 20 | 9– | 20 | 10,12 | 220 | nCK | | Supported CL settings with read DBI | | 11–16, | 18–23 | 11–16, | 18–23 | 12, 14–1 | 6, 18–23 | nCK | | Supported CWL settings | | 9, 10, 11, | 12, 14, 16, | 9, 10, 11, | 12, 14, 16, | 9, 10, 11, | 12, 14, 16, | nCK | | | | 1 | 8 | 1 | 8 | 1 | 8 | | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. The DRAM supports 13.92ns with CL13 operation, 14.07ns with CL15 operation, and 14.16ns with CL17 operation at defined clock rates. - 6. If the clock period is less than 0.938ns and greater than or equal to 0.937ns, timing parameters that are derived off the clock will use 0.938ns as its reference. For example, if $^{t}$ CK (MIN) = 0.938ns and $^{t}$ RP = 14.06ns, then $^{t}$ RP would require 15nCKs (14.06ns/ 0.938ns), but if ${}^{t}CK$ (MIN) = 0.937ns and ${}^{t}RP$ = 14.06ns, then ${}^{t}RP$ would still require 15nCKs (14.06ns/ 0.938ns) and not 16nCKs (14.06ns/ 0.937ns). - 7. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate tRAS. Table 154: DDR4-2933 Speed Bins and Operating Conditions | DDR4-293 | 33 Speed Bin | | | -06 | 8E | -0 | 68 | -06 | 8D | | |----------------------|----------------------------|-----------------|---------------------|---------------------------------------------|------------------------------------|---------------------------------------------|------------------------|---------------------------------------------|------------------------------------|------| | CL-nRCD- | <i>n</i> RP | | | 20-2 | 0-20 | 21-2 | 1-21 | 22-2 | 2-22 | | | Paramete | er | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 13.64 <sup>5</sup> | 19.00 | 14.32 | 19.00 | 15 | 19.00 | ns | | | EAD command<br>DBI enabled | d to first data | <sup>t</sup> AA_DBI | <sup>t</sup> AA<br>(MIN) +<br>4 <i>n</i> CK | <sup>t</sup> AA<br>(MAX) +<br>4nCK | <sup>t</sup> AA<br>(MIN) +<br>4 <i>n</i> CK | tAA<br>(MAX) +<br>4nCK | <sup>t</sup> AA<br>(MIN) +<br>4 <i>n</i> CK | <sup>t</sup> AA<br>(MAX) +<br>4nCK | ns | | ACTIVATE delay time | | AD or WRITE | <sup>t</sup> RCD | 13.64 | - | 14.32 | - | 15 | - | ns | | PRECHARO | GE command <sub>l</sub> | period | <sup>t</sup> RP | 13.64 | _ | 14.32 | - | 15 | _ | ns | | ACTIVATE-<br>period | to-PRECHARC | E command | <sup>t</sup> RAS | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | ns | | ACTIVATE-<br>command | to-ACTIVATE<br>period | or REFRESH | tRC <sup>6</sup> | <sup>t</sup> RAS +<br><sup>t</sup> RP | _ | <sup>t</sup> RAS + | _ | <sup>t</sup> RAS +<br><sup>t</sup> RP | _ | ns | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | Min | Max | Min | Max | Min | Max | Unit | | CL = 9 | = 9 CL = 11 CWL = 9 | | tCK4 | 1.5 | 1.9 | Rese | rved | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | L = 10 CL = 12 CWL = 9, 11 | | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | **Table 154: DDR4-2933 Speed Bins and Operating Conditions (Continued)** | DDR4-29 | 33 Speed Bi | in | | -06 | 58E | -0 | 68 | -06 | 8D | | |----------|---------------|---------------|--------|--------------------|-------------------|-------|---------------------|-------------|---------------------|------| | CL-nRCD | -nRP | | | 20-2 | 0-20 | 21-2 | 1-21 | 22-2 | 2-22 | | | Paramet | er | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | Rese | erved | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 10, 12 | tCK4 | Rese | rved | Rese | erved | Rese | rved | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | Rese | erved | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK4 | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL =17 | CWL = 11, 14 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 15 | CL = 18 | CWL = 11, 14 | tCK4 | 0.937 <sup>6</sup> | <1.071 | 0.937 | <1.071 | Rese | erved | ns | | CL = 16 | CL = 19 | CWL = 11, 14 | tCK4 | 0.937 | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | CL = 15 | CL = 18 | CWL = 12, 16 | tCK4 | Rese | rved | Rese | erved | Rese | rved | ns | | CL = 16 | CL = 19 | CWL = 12, 16 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 17 | CL = 20 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | Rese | erved | ns | | CL = 18 | CL = 21 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | CL = 17 | CL = 20 | CWL = 14, 18 | tCK4 | Rese | rved | Rese | erved | Rese | rved | ns | | CL = 18 | CL = 21 | CWL = 14, 18 | tCK4 | Rese | rved | Rese | erved | Rese | erved | ns | | CL = 19 | CL = 22 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | 0.750 | <0.833 | ns | | CL = 20 | CL = 23 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | 0.750 | <0.833 | ns | | CL = 19 | CL = 23 | CWL = 16, 20 | tCK4 | Rese | rved | Rese | erved | Rese | rved | ns | | CL = 20 | CL = 24 | CWL = 16, 20 | tCK4 | 0.682 | <0.750 | Rese | erved | Rese | erved | ns | | CL = 21 | CL = 26 | CWL = 16, 20 | tCK4 | 0.682 | <0.750 | 0.682 | <0.750 | Rese | erved | ns | | CL = 22 | CL = 26 | CWL = 16, 20 | tCK4 | 0.682 | <0.750 | 0.682 | <0.750 | 0.682 | <0.750 | ns | | Supporte | d CL settings | | | 9- | 22 | 10 | -22 | 10, 12, 14, | 16, 18, 20 | nCK | | Supporte | d CL settings | with read DBI | | 11-2 | 4, 26 | 12-2 | 4, 26 | | 6, 19, 21,<br>, 26 | nCK | | Supporte | d CWL settin | gs | | | 12, 14, 16,<br>20 | | 12, 14, 16,<br>, 20 | | 12, 14, 16,<br>, 20 | nCK | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. The DRAM supports 13.5ns with CL9 operation. - 6. If the clock period is less than 0.938ns and greater than or equal to 0.937ns, timing parameters that are derived off the clock will use 0.938ns as its reference. For example, if ${}^{t}CK$ (MIN) = 0.938ns and ${}^{t}RP$ = 14.06ns, then ${}^{t}RP$ would require 15nCKs (14.06ns/ 0.938ns), but if <sup>t</sup>CK (MIN) = 0.937ns and <sup>t</sup>RP = 14.06ns, then <sup>t</sup>RP would still require 15nCKs (14.06ns/ 0.938ns) and not 16nCKs (14.06ns/ 0.937ns). - 7. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in a combination that would violate tRAS. **Table 155: DDR4-3200 Speed Bins and Operating Conditions** | <b>DDR4-32</b> | 00 Speed Bin | 1 | | -06 | 52F | -06 | 52E | -0 | 62 | | |------------------------|-------------------------------------|-----------------|------------------------------|--------------------|-----------------------|--------------------|-----------------------|--------------------|-----------------------|------| | CL-nRCD | -nRP | | | 20-2 | 0-20 | 22-2 | 2-22 | 24-2 | 4-24 | | | Paramet | er | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Internal R | EAD comman | d to first data | <sup>t</sup> AA | 12.5 | 19.00 | 13.75 <sup>5</sup> | 19.00 | 15 | 19.00 | ns | | Internal R | EAD comman | d to first data | tAA_DBI | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | <sup>t</sup> AA | ns | | with read | DBI enabled | | | (MIN) + | (MAX) + | (MIN) + | (MAX) + | (MIN) + | (MAX) + | | | | | | | 4nCK | 4nCK | 4nCK | 4nCK | 4nCK | 4nCK | | | ACTIVATE<br>delay time | | EAD or WRITE | <sup>t</sup> RCD | 12.5 | _ | 13.75 <sup>5</sup> | _ | 15 | _ | ns | | PRECHAR | GE command | period | <sup>t</sup> RP | 12.5 | _ | 13.75 <sup>5</sup> | _ | 15 | _ | ns | | ACTIVATE period | -to-PRECHAR | GE command | <sup>t</sup> RAS | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | 32 | 9 × <sup>t</sup> REFI | ns | | | -to-ACTIVATE | or REFRESH | <sup>t</sup> RC <sup>6</sup> | <sup>t</sup> RAS + | _ | tRAS + | _ | <sup>t</sup> RAS + | _ | ns | | command | <u> </u> | WOITE | Cl | | | | | | B | 11!4 | | READ:<br>nonDBI | READ: DBI | WRITE | Symbol | ol Min Max Min Ma | | Мах | Min Max | | Unit | | | CL = 9 | CL = 11 | CWL = 9 | tCK4 | 1.5 | 1.9 | Rese | rved | Rese | rved | ns | | CL = 10 | CL = 12 | CWL = 9 | tCK4 | 1.5 | 1.9 | 1.5 | 1.9 | 1.5 | 1.9 | ns | | CL = 10 | CL = 12 | CWL = 9, 11 | tCK <sup>4</sup> | Rese | erved | Rese | rved | Rese | erved | ns | | CL = 11 | CL = 13 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | Rese | rved | ns | | CL = 12 | CL = 14 | CWL = 9, 11 | tCK4 | 1.25 | <1.5 | 1.25 | <1.5 | 1.25 | <1.5 | ns | | CL = 12 | CL = 14 | CWL = 10, 12 | tCK4 | Rese | erved | Rese | rved | Reserved | | ns | | CL = 13 | CL = 15 | CWL = 10, 12 | tCK <sup>4</sup> | 1.071 | <1.25 | 1.071 | <1.25 | Reserved | | ns | | CL = 14 | CL = 16 | CWL = 10, 12 | tCK <sup>4</sup> | 1.071 | <1.25 | 1.071 | <1.25 | 1.071 | <1.25 | ns | | CL = 14 | CL =17 | CWL = 11, 14 | tCK <sup>4</sup> | Rese | erved | Rese | rved | Reserved | | ns | | CL = 15 | CL = 18 | CWL = 11, 14 | tCK <sup>4</sup> | 0.937 <sup>6</sup> | <1.071 | 0.937 | <1.071 | Rese | rved | ns | | CL = 16 | CL = 19 | CWL = 11, 14 | tCK <sup>4</sup> | 0.937 | <1.071 | 0.937 | <1.071 | 0.937 | <1.071 | ns | | CL = 15 | CL = 18 | CWL = 12, 16 | tCK4 | Rese | erved | Rese | erved | Rese | erved | ns | | CL = 16 | CL = 19 | CWL = 12, 16 | tCK <sup>4</sup> | 0.833 | <0.937 | Rese | rved | Rese | erved | ns | | CL = 17 | CL = 20 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | Rese | rved | ns | | CL = 18 | CL = 21 | CWL = 12, 16 | tCK4 | 0.833 | <0.937 | 0.833 | <0.937 | 0.833 | <0.937 | ns | | CL = 17 | CL = 20 | CWL = 14, 18 | tCK4 | Rese | erved | Rese | erved | Rese | erved | ns | | CL = 18 | CL = 21 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | Rese | rved | Rese | erved | ns | | CL = 19 | CL = 22 | CWL = 14, 18 | tCK <sup>4</sup> | 0.750 | <0.833 | 0.750 | <0.833 | Rese | rved | ns | | CL = 20 | CL = 23 | CWL = 14, 18 | tCK4 | 0.750 | <0.833 | 0.750 | <0.833 | 0.750 | <0.833 | ns | | CL = 20 | CL = 24 | CWL = 16, 20 | tCK4 | 0.625 | <0.750 | Rese | rved | Rese | erved | ns | | CL = 22 | CL = 26 | CWL = 16, 20 | tCK4 | 0.625 | <0.750 | 0.625 | <0.750 | Rese | rved | ns | | CL = 24 | CL = 28 | CWL = 16, 20 | tCK4 | 0.625 | <0.750 | 0.625 | <0.750 | 0.625 | <0.750 | ns | | Supported CL settings | | | | 9–20, 22, 24 | | 10–20, 22, 24 | | 10–20, 22, 24 | | nCK | | Supported | Supported CL settings with read DBI | | | 11–24, | 26, 28 | 12–16, 18 | -24, 26, 28 | | 6, 19, 21,<br>. 28 | nCK | **Table 155: DDR4-3200 Speed Bins and Operating Conditions (Continued)** | DDR4-3200 Speed Bin | | -06 | 2F | -06 | 52E | -0 | 62 | | |------------------------|------|------------|-------------|------------|-------------|------------|-------------|-----| | CL-nRCD-nRP | 20-2 | 0-20 | 22-2 | 2-22 | 24-2 | 4-24 | | | | Parameter | Min | Max | Min | Max | Min | Max | Unit | | | Supported CWL settings | | 9, 10, 11, | 12, 14, 16, | 9, 10, 11, | 12, 14, 16, | 9, 10, 11, | 12, 14, 16, | nCK | | | | 18, | 20 | 18, | 20 | 18, | | | - Notes: 1. Speed Bin table is only valid with DLL enabled and gear-down mode disabled. - 2. When operating in 2<sup>t</sup>CK WRITE preamble mode, CWL must be programmed to a value at least 1 clock greater than the lowest CWL setting supported in the applicable <sup>t</sup>CK range. - 3. The programmed value of CWL must be less than or equal to programmed value of CL. - 4. tCK (AVG) MIN. - 5. The DRAM requires 13.5ns for CL9 operation; JEDEC doesn't require CL9 support for a CL22 device. - 6. If the clock period is less than 0.938ns and greater than or equal to 0.937ns, timing parameters that are derived off the clock will use 0.938ns as its reference. For example, if ${}^{t}CK$ (MIN) = 0.938ns and ${}^{t}RP$ = 14.06ns, then ${}^{t}RP$ would require 15nCKs (14.06ns/ 0.938ns), but if <sup>t</sup>CK (MIN) = 0.937ns and <sup>t</sup>RP = 14.06ns, then <sup>t</sup>RP would still require 15nCKs (14.06ns/ 0.938ns) and not 16nCKs (14.06ns/ 0.937ns). - 7. When calculating <sup>t</sup>RC and <sup>t</sup>RP in clocks, values may not be used in such a combination that would violate <sup>t</sup>RAS. ### **Refresh Parameters By Device Density** **Table 156: Refresh Parameters by Device Density** | Parameter | | Symbol | 2Gb | 4Gb | 8Gb | 16Gb | Unit | Notes | |----------------------------------------|--------------------|-----------------------------|-----|-----|-----|------|------|-------| | REF command to ACT or REF command time | <sup>t</sup> RFC ( | All bank groups) | 160 | 260 | 350 | 550 | ns | | | Average periodic refresh interval | tREFI | 0°C ≤ T <sub>C</sub> ≤ 85°C | 7.8 | 7.8 | 7.8 | 7.8 | μs | | | | | 0°C < T <sub>C</sub> ≤ 95°C | 3.9 | 3.9 | 3.9 | 3.9 | μs | 1 | Note: 1. Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if the devices support these options or requirements. ### **Electrical Characteristics and AC Timing Parameters** ### Table 157: Electrical Characteristics and AC Timing Parameters: DDR4-1600 through DDR4-2400 | | | | DDR4 | -1600 | DDR4 | -1866 | DDR4 | -2133 | DDR4 | -2400 | | | |----------------------------------------------------|---------------|----------------------------------|-------|----------|----------|-------|-----------|----------------------|---------|-------|--------------------------|---------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | | | C | lock Tin | ning | | | | | | | | | Clock period average ( | DLL off mode) | tCK (DLL_OFF) | 8 | 20 | 8 | 20 | 8 | 20 | 8 | 20 | ns | | | Clock period average | | <sup>t</sup> CK (AVG,<br>DLL_ON) | 1.25 | 1.9 | 1.071 | 1.9 | 0.937 | 1.9 | 0.833 | 1.9 | ns | 14 | | High pulse width avera | age | <sup>t</sup> CH (AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | <sup>t</sup> CK<br>(AVG) | | | Low pulse width avera | ige | <sup>t</sup> CL (AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | <sup>t</sup> CK<br>(AVG) | | | Clock period jitter | Total | <sup>t</sup> JITper_tot | -63 | 63 | -54 | 54 | -47 | 47 | -42 | 42 | ps | 18 , 19 | | | Deterministic | <sup>t</sup> JlTper_dj | -31 | 31 | -27 | 27 | -23 | 23 | -21 | 21 | ps | 18 | | | DLL locking | <sup>t</sup> JITper,lck | -50 | 50 | -43 | 43 | -38 | 38 | -33 | 33 | ps | | | Clock absolute period | | <sup>t</sup> CK (ABS) | MIN = | tCK (AV | G) MIN + | - | ot MIN; N | ΛΑX = <sup>t</sup> C | K (AVG) | MAX + | ps | | | Clock absolute high pu<br>(includes duty cycle jit | | <sup>t</sup> CH (ABS) | 0.45 | _ | 0.45 | - | 0.45 | - | 0.45 | _ | <sup>t</sup> CK<br>(AVG) | | | Clock absolute low pu<br>(includes duty cycle jit | | <sup>t</sup> CL (ABS) | 0.45 | _ | 0.45 | - | 0.45 | - | 0.45 | - | <sup>t</sup> CK<br>(AVG) | | | Cycle-to-cycle jitter | Total | <sup>t</sup> JITcc _tot | _ | 125 | _ | 107 | _ | 94 | _ | 83 | ps | | | | DLL locking | <sup>t</sup> JITcc,lck | - | 100 | _ | 86 | _ | 75 | _ | 67 | ps | | 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters ### **Micron** 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters | | | | DDR4-1600 DDR4-1866 DDR4-2133 DDR4-24 bol Min Max Min Max Min Nax | | | | | | | | | | | | | | |--------------------------------------------------------------------------|-------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------|------------|--------------------|-----------|--------|------|------|-------|--|--|--|--| | Parameter | | Symbol | | | | | | | | | | Notes | | | | | | Cumulative error across | 2 cycles | <sup>t</sup> ERR2per | -92 | 92 | -79 | 79 | -69 | 69 | -61 | 61 | ps | | | | | | | | 3 cycles | <sup>t</sup> ERR3per | -109 | 109 | -94 | 94 | -82 | 82 | -73 | 73 | ps | | | | | | | | 4 cycles | <sup>t</sup> ERR4per | -121 | 121 | -104 | 104 | -91 | 91 | -81 | 81 | ps | | | | | | | | 5 cycles | <sup>t</sup> ERR5per | -131 | 131 | -112 | 112 | -98 | 98 | -87 | 87 | ps | | | | | | | | 6 cycles | <sup>t</sup> ERR6per | -139 | 139 | -119 | 119 | -104 | 104 | -92 | 92 | ps | | | | | | | | 7 cycles | <sup>t</sup> ERR7per | -145 | 145 | -124 | 124 | -109 | 109 | -97 | 97 | ps | | | | | | | | 8 cycles | <sup>t</sup> ERR8per | -151 | 151 | -129 | 129 | -113 | 113 | -101 | 101 | ps | | | | | | | | 9 cycles | <sup>t</sup> ERR9per | -156 | 156 | -134 | 134 | -117 | 117 | -104 | 104 | ps | | | | | | | | 10 cycles | <sup>t</sup> ERR10per | -160 | 160 | -137 | 137 | -120 | 120 | -107 | 107 | ps | | | | | | | | 11 cycles | <sup>t</sup> ERR11per | -164 | 164 | -141 | 141 | -123 | 123 | -110 | 110 | ps | | | | | | | | 12 cycles | <sup>t</sup> ERR12per | -168 | 168 | -144 | 144 | -126 | 126 | -112 | 112 | ps | | | | | | | | <i>n</i> = 13, 14 49, | <sup>t</sup> ERR <i>n</i> per | | tERR <i>n</i> | oer MIN = | = (1 + 0.6 | 8ln[ <i>n</i> ]) × | tJITper_t | ot MIN | | ps | | | | | | | | 50 cycles | | | | | | | | | | | | | | | | | | | | DQ | Input T | iming | | | | | | ı | L | | | | | | Data setup time to DQS_t, DQS_c | Base (calibrated V <sub>REF</sub> ) | <sup>t</sup> DS | Refer to DQ Input Receiver Specification section (approximately 0.15 <sup>t</sup> CK to 0.28 <sup>t</sup> CK ) | | | | | | | | | | | | | | | | Noncalibrated<br>V <sub>REF</sub> | <sup>t</sup> PDA_S | | | | minimun | n of 0.5U | l | | | UI | | | | | | | Data hold time from DQS_t, DQS_c | Base (calibrated V <sub>REF</sub> ) | <sup>t</sup> DH | | | to DQ In <sub>l</sub><br>(approxii | | • | | | | _ | | | | | | | | Noncalibrated<br>V <sub>REF</sub> | <sup>t</sup> PDA_H | | | | minimun | n of 0.5U | l | | | UI | | | | | | | DQ and DM minimum d | | <sup>t</sup> DIPW | 0.58 | _ | 0.58 | _ | 0.58 | _ | 0.58 | - | UI | | | | | | | DQ Output Timing (DLL enabled) | | | | | | | | | | | | | | | | | | DQS_t, DQS_c to DQ ske | ew, per group, per | <sup>t</sup> DQSQ | _ | 0.16 | _ | 0.16 | _ | 0.16 | _ | 0.17 | UI | | | | | | | DQ output hold time from | om DQS_t, DQS_c | <sup>t</sup> QH | 0.76 | _ | 0.76 | _ | 0.76 | _ | 0.74 | _ | UI | | | | | | | Data Valid Window per <sup>t</sup> DQSQ each device's ou | - | <sup>t</sup> DVW <sub>d</sub> | 0.63 | | 0.63 | | 0.64 | | 0.64 | | UI | | | | | | | Data Valid Window per<br><sup>t</sup> QH - <sup>t</sup> DQSQ each device | | <sup>t</sup> DVW <sub>p</sub> | 0.66 | _ | 0.66 | _ | 0.69 | - | 0.72 | - | - UI | | | | | | | | | DDR4 | -1600 | DDR4 | -1866 | DDR4 | -2133 | DDR4 | -2400 | | | |----------------------------------------------------------------------------------|----------------------------------|----------|----------|----------|----------|-------|-------|-------|-------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | DQ Low-Z time from CK_t, CK_c | <sup>t</sup> LZDQ | -450 | 225 | -390 | 195 | -360 | 180 | -330 | 175 | ps | | | DQ High-Z time from CK_t, CK_c | <sup>t</sup> HZDQ | _ | 225 | _ | 195 | _ | 180 | _ | 175 | ps | | | | | DQ Str | obe Inp | ut Timin | g | | | | | | | | DQS_t, DQS_c rising edge to CK_t, CK_c rising edge for 1 <sup>t</sup> CKpreamble | <sup>t</sup> DQSS <sub>1ck</sub> | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | CK | | | DQS_t, DQS_c rising edge to CK_t, CK_c rising edge for 2 <sup>t</sup> CKpreamble | <sup>t</sup> DQSS <sub>2ck</sub> | -0.50 | 0.50 | -0.50 | 0.50 | -0.50 | 0.50 | -0.50 | 0.50 | CK | | | DQS_t, DQS_c differential input low pulse width | <sup>t</sup> DQSL | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | CK | | | DQS_t, DQS_c differential input high pulse width | <sup>t</sup> DQSH | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | CK | | | DQS_t, DQS_c falling edge setup to CK_t, CK_c rising edge | <sup>t</sup> DSS | 0.18 | - | 0.18 | _ | 0.18 | _ | 0.18 | _ | CK | | | DQS_t, DQS_c falling edge hold from CK_t, CK_c rising edge | <sup>t</sup> DSH | 0.18 | _ | 0.18 | _ | 0.18 | _ | 0.18 | - | CK | | | DQS_t, DQS_c differential WRITE preamble for 1tCKpreamble | <sup>t</sup> WPRE <sub>1ck</sub> | 0.9 | - | 0.9 | - | 0.9 | - | 0.9 | - | CK | | | DQS_t, DQS_c differential WRITE preamble | <sup>t</sup> WPRE <sub>2ck</sub> | 1.8 | - | 1.8 | _ | 1.8 | _ | 1.8 | - | CK | | | DQS_t, DQS_c differential WRITE postamble | <sup>t</sup> WPST | 0.33 | - | 0.33 | - | 0.33 | _ | 0.33 | _ | CK | | | | DQS St | robe Out | tput Tim | ing (DLI | . enable | d) | | | | | | | DQS_t, DQS_c rising edge output access time from rising CK_t, CK_c | <sup>t</sup> DQSCK | -225 | 225 | -195 | 195 | -180 | 180 | -175 | 175 | ps | | | DQS_t, DQS_c rising edge output variance window per DRAM | <sup>t</sup> DQSCKi | _ | 370 | _ | 330 | _ | 310 | _ | 290 | ps | | | DQS_t, DQS_c differential output high time | <sup>t</sup> QSH | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | CK | | | DQS_t, DQS_c differential output low time | <sup>t</sup> QSL | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | CK | | | DQS_t, DQS_c Low-Z time (RL - 1) | <sup>t</sup> LZDQS | -450 | 225 | -390 | 195 | -360 | 180 | -330 | 175 | ps | | | DQS_t, DQS_c High-Z time (RL + BL/2) | <sup>t</sup> HZDQS | _ | 225 | _ | 195 | _ | 180 | _ | 175 | ps | | | | | | | | | | | l-2400 | | | | | |-------------------------------------------------------------------------------------|--------------------|---------------------------------------------|----------|--------------------|--------------------|---------------------|-----------|---------------------|------|---------------------|------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | DQS_t, DQS_c differenti<br>ble for 1 <sup>t</sup> CKpreamble | al READ pream- | <sup>t</sup> RPRE <sub>1ck</sub> | 0.9 | - | 0.9 | - | 0.9 | - | 0.9 | _ | CK | 21 | | DQS_t, DQS_c differenti<br>ble for 2 <sup>t</sup> CK preamble | al READ pream- | <sup>t</sup> RPRE <sub>2ck</sub> | 1.8 | _ | 1.8 | _ | 1.8 | _ | 1.8 | _ | CK | 21 | | DQS_t, DQS_c differenti<br>ble | al READ postam- | <sup>t</sup> RPST | 0.33 | _ | 0.33 | _ | 0.33 | _ | 0.33 | _ | CK | 22 | | | | C | ommand | and Ad | dress Ti | ming | | | | | | | | DLL locking time | | <sup>t</sup> DLLK | 597 | _ | 597 | _ | 768 | _ | 768 | _ | CK | 2, 4 | | CMD, ADDR setup time | Base | <sup>t</sup> IS | 115 | _ | 100 | _ | 80 | _ | 62 | _ | ps | | | to CK_t, CK_c Base referenced to V <sub>IH(AC)</sub> and V <sub>IL(AC)</sub> levels | V <sub>REFCA</sub> | t <sub>ISVREF</sub> 215 - 200 - 180 - 162 - | | | | | | ps | | | | | | CMD, ADDR hold time | Base | <sup>t</sup> IH | 140 | _ | 125 | _ | 105 | _ | 87 | _ | ps | | | to CK_t, CK_c Base referenced to V <sub>IH(DC)</sub> and V <sub>IL(DC)</sub> levels | V <sub>REFCA</sub> | <sup>t</sup> IH <sub>VREF</sub> | 215 | _ | 200 | _ | 180 | _ | 162 | _ | ps | | | CTRL, ADDR pulse width | for each input | <sup>t</sup> IPW | 600 | _ | 525 | - | 460 | _ | 410 | - | ps | | | ACTIVATE to internal RE | AD or WRITE de- | <sup>t</sup> RCD | | | See S | peed Bin | Tables fo | r <sup>t</sup> RCD | 1 | • | ns | | | PRECHARGE command p | period | <sup>t</sup> RP | | | See S | peed Bin | Tables fo | or <sup>t</sup> RP | | | ns | | | ACTIVATE-to-PRECHARG | E command peri- | <sup>t</sup> RAS | | | See S <sub>l</sub> | peed Bin | Tables fo | or <sup>t</sup> RAS | | | ns | 13 | | ACTIVATE-to-ACTIVATE period | or REF command | <sup>t</sup> RC | | | See S | peed Bin | Tables fo | or <sup>t</sup> RC | | | ns | 13 | | ACTIVATE-to-ACTIVATE to different bank group size | - | <sup>t</sup> RRD_S<br>(1/2KB) | | greater<br>Cor 5ns | | greater<br>or 4.2ns | | | | | | 1 | | ACTIVATE-to-ACTIVATE to different bank group size | s for 1KB page | <sup>t</sup> RRD_S<br>(1KB) | | greater<br>Cor 5ns | | greater<br>or 4.2ns | | greater<br>or 3.7ns | 1 | greater<br>or 3.3ns | CK | 1 | | ACTIVATE-to-ACTIVATE<br>to different bank group<br>size | • | <sup>t</sup> RRD_S<br>(2KB) | <b>I</b> | greater<br>Cor 6ns | | greater<br>or 5.3ns | | greater<br>or 5.3ns | 1 | greater<br>or 5.3ns | CK | 1 | | | | DDR4-1600 DDR4-1866 DDR4-2133 DDR4-2400 | | | | | | | | | | |-------------------------------------------|---------------------------------|-----------------------------------------|----------|---------|------------------------|-----------------------------------|------------|-----------|----------|------|----------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | MIN = | greater | MIN = | greater | MIN = | greater | MIN = | greater | CK | 1 | | to same bank groups for 1/2KB page size | (1/2KB) | of 4CK | or 6ns | of 4CK | or 5.3ns | of 4CK | or 5.3ns | of 4CK | or 4.9ns | | | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | MIN = | greater | | greater | MIN = | greater | MIN = | greater | CK | 1 | | to same bank groups for 1KB page size | (1KB) | of 4CK | or 6ns | of 4CK | or 5.3ns | of 4CK | or 5.3ns | of 4CK | or 4.9ns | | | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | MIN = | greater | MIN = | greater | MIN = | greater | MIN = | greater | CK | 1 | | to same bank groups for 2KB page size | (2KB) | of 4CK | or 7.5ns | of 4CK | or 6.4ns | of 4CK | or 6.4ns | of 4CK | or 6.4ns | | | | Four ACTIVATE windows for 1/2KB page | <sup>t</sup> FAW | | greater | | greater | | greater | 1 | greater | ns | | | size | (1/2KB) | of 16CK | or 20ns | of 16Ck | or 17ns | of 16CK | or 15ns | of 16CK | or 13ns | | | | Four ACTIVATE windows for 1KB page | <sup>t</sup> FAW | MIN = | greater | MIN = | greater | MIN = | greater | MIN = | greater | ns | | | size | (1KB) | of 20CK | or 25ns | of 20Ck | or 23ns | of 20CK | or 21ns | of 20CK | or 21ns | | | | Four ACTIVATE windows for 2KB page | <sup>t</sup> FAW | | greater | | greater | | greater | 1 | greater | ns | | | size | (2KB) | of 28CK | or 35ns | of 28Ck | or 30ns | of 28CK | or 30ns | of 28CK | or 30ns | | | | WRITE recovery time | tWR | | | | MIN = | = 15ns | | | | ns | 6, 10, 1 | | | <sup>t</sup> WR <sub>2</sub> | | | | MIN = 10 | CK + <sup>t</sup> WR | | | | CK | 6, 11, 1 | | WRITE recovery time when CRC and DM | tWR_CRC_DM | MIN = | tWR + | N | 1IN = <sup>t</sup> WR | t + greate | er of (5Ck | or 3.75r | ns) | CK | 7, 10, 1 | | are both enabled | | greater | of (4CK | | | | | | | | | | | | or 3. | 75ns) | | | | | | | | | | | tWR_CRC_DM <sub>2</sub> | | | MIN | = 1CK + | tWR_CRC | _DM | | | CK | 7, 11, 1 | | Delay from start of internal WRITE trans- | tWTR_L | | | MIN = | greater | of 4CK o | r 7.5ns | | | CK | 6, 10, 1 | | action to internal READ command – Same | tWTR_L <sub>2</sub> | | | N | ЛIN = 1Ck | ( + <sup>t</sup> WTR | L | | | CK | 6, 11, 1 | | bank group | _ | | | | | | | | | | | | Delay from start of internal WRITE trans- | tWTR_L_CRC_D | l | WTR_L + | MII | $N = {}^{t}WTR_{}$ | _L + grea | ter of (50 | CK or 3.7 | 5ns) | CK | 7, 10, 1 | | action to internal READ command – Same | M | _ | of (4CK | | | | | | | | | | bank group when CRC and DM are both | | or 3. | 75ns) | | | | | | | | | | enabled | tWTR_L_CRC_D | | | MIN = | : 1CK + <sup>t</sup> V | VTR_L_CF | RC_DM | | | CK | 7, 11, 1 | | | M <sub>2</sub> | | | | | | | | | | | | Delay from start of internal WRITE trans- | <sup>t</sup> WTR_S | | | MIN = | greater o | of (2CK o | r 2.5ns) | | | CK | 6, 8, 9, | | action to internal READ command – Dif- | | | | | | | | | | | 10, 1 | | ferent bank group | <sup>t</sup> WTR_S <sub>2</sub> | | | N | ∕IIN = 1Ck | C + <sup>t</sup> WTR <sub>-</sub> | _S | | | CK | 6, 8, 9, | | | | | | | | | | | | | 11, 1 | ### Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2014 Micron Technology, Inc. All rights reserved. ### Table 157: Electrical Characteristics and AC Timing Parameters: DDR4-1600 through DDR4-2400 (Continued) | | | DDR4-1600 DDR4-1866 DDR4-2133 DDR4-240 | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------|-----------------------------|----------|--------------------------|----------------------|------------|------------|------|------|-------------------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Delay from start of internal WRITE transaction to internal READ command – Different bank group when CRC and DM are | <sup>t</sup> WTR_S_CRC_D<br>M | greater | WTR_S +<br>of (4CK<br>75ns) | | l = tWTR | _S + grea | ter of (50 | CK or 3.75 | ōns) | CK | 7, 8, 9,<br>10, 1 | | both enabled | tWTR_S_CRC_D<br>M <sub>2</sub> | | | MIN = | 1CK + <sup>t</sup> V | VTR_S_CR | RC_DM | | | CK | 7, 8, 9,<br>11, 1 | | READ-to-PRECHARGE time | <sup>t</sup> RTP | | | MIN = | greater | of 4CK or | r 7.5ns | | | CK | 1 | | CAS_n-to-CAS_n command delay to dif-<br>ferent bank group | <sup>t</sup> CCD_S | 4 | _ | 4 | _ | 4 | _ | 4 | - | CK | | | CAS_n-to-CAS_n command delay to same bank group | <sup>†</sup> CCD_L | MIN = | | | | | | | CK | 15 | | | Auto precharge write recovery + pre-<br>charge time | <sup>t</sup> DAL (MIN) | MIN = WR + ROUNDUP <sup>t</sup> RP/ <sup>t</sup> CK (AVG); MAX = N/A MRS Command Timing | | | | | | | | | | | | | MRS C | omman | d Timing | 3 | | | | | | | | MRS command cycle time | <sup>t</sup> MRD | 8 | _ | 8 | _ | 8 | | 8 | ı | CK | | | MRS command cycle time in PDA mode | tMRD_PDA | | | MIN = | greater o | of (16nCK | (, 10ns) | | | CK | 1 | | MRS command cycle time in CAL mode | tMRD_CAL | | | N | $\overline{M}^{t} = MIN$ | OD + <sup>t</sup> CA | .L | | | CK | | | MRS command update delay | tMOD | | | MIN = | greater o | of (24nCK | (, 15ns) | | | CK | 1 | | MRS command update delay in PDA mode | <sup>t</sup> MOD_PDA | | | | MIN = | tMOD | | | | CK | | | MRS command update delay in CAL mode | <sup>t</sup> MOD_CAL | | | N | ∕IIN = <sup>t</sup> M0 | OD + <sup>t</sup> CA | L | | | CK | | | MRS command to DQS drive in preamble training | <sup>t</sup> SDO | | | | MIN = <sup>t</sup> M | 10D + 9ns | 5 | | | | | | | | MPR Command Timing | | | | | | | | | | | Multipurpose register recovery time | <sup>t</sup> MPRR | | | | CK | | | | | | | | Multipurpose register write recovery time | <sup>t</sup> WR_MPRR | | | M | IN = <sup>t</sup> MO | D + AL + | PL | | | | | | | ( | CRC Erro | r Repor | ting Tim | ing | | | | | | | | CRC error to ALERT_n latency | tCRC_ALERT | 3 | 13 | 3 | 13 | 3 | 13 | 3 | 13 | ns | | | CRC ALERT_n pulse width | tCRC_ALERT_P<br>W | | | | | | | | | CK | | 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters | | | DDR4 | 1-1600 | DDR4 | -1866 | DDR4 | l-2133 | DDR4 | 1-2400 | | | |-----------------------------------------------------------------------------------|--------------------------------|--------|---------------------------|----------------------|---------------------------|------------------------|---------------------------|------|---------------------------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | | CA | Parity T | iming | | | | | | | | | Parity latency | PL | 4 | _ | 4 | - | 4 | _ | 5 | _ | CK | | | Commands uncertain to be executed during this time | <sup>t</sup> PAR_UN-<br>KNOWN | - | PL | _ | PL | - | PL | - | PL | CK | | | Delay from errant command to ALERT_n assertion | <sup>t</sup> PAR_ALERT_O<br>N | - | PL +<br>6ns | _ | P L +<br>6ns | - | PL +<br>6ns | - | PL +<br>6ns | CK | | | Pulse width of ALERT_n signal when asserted | <sup>t</sup> PAR_ALERT_P<br>W | 48 | 96 | 56 | 112 | 64 | 128 | 72 | 144 | CK | | | Time from alert asserted until DES commands required in persistent CA parity mode | <sup>t</sup> PAR_ALERT_RS<br>P | - | 43 | - | 50 | - | 57 | - | 64 | CK | | | | | 1 | CAL Tim | ing | | | | | | | | | CS_n to command address latency | <sup>t</sup> CAL | 3 | _ | 4 | _ | 4 | _ | 5 | _ | CK | 20 | | CS_n to command address latency in gear-down mode | <sup>t</sup> CALg | N/A | _ | N/A | - | N/A | _ | N/A | - | CK | | | | | IV | IPSM Tin | ning | | ' | | | | | | | Command path disable delay upopn<br>MPSM entry | <sup>t</sup> MPED | | | MIN = <sup>t</sup> N | MOD (MIN | N) + <sup>t</sup> CPD | ED (MIN) | | | CK | 1 | | Valid clock requirement after MPSM entry | <sup>t</sup> CKMPE | | | MIN = <sup>t</sup> N | MIM) DON | l) + <sup>t</sup> CPD | ED (MIN) | | | CK | 1 | | Valid clock requirement before MPSM exit | <sup>t</sup> CKMPX | | | N | ЛIN = <sup>t</sup> CK | SRX (MII | N) | | | CK | 1 | | Exit MPSM to commands not requiring a locked DLL | <sup>t</sup> XMP | | | | <sup>t</sup> XS ( | MIN) | | | | CK | | | Exit MPSM to commands requiring a locked DLL | <sup>t</sup> XMPDLL | | | MIN = t | XMP (MIN | l) + <sup>t</sup> XSD | LL (MIN) | | | CK | 1 | | CS setup time to CKE | tMPX_S | | | MIN | = tIS (MII | N) + <sup>t</sup> IH ( | MIN) | | | ns | | | CS_n HIGH hold time to CKE rising edge | tMPX_HH | | | | MIN | = <sup>t</sup> XP | | | | ns | | | CS_n LOW hold time to CKE rising edge | <sup>t</sup> MPX_LH | 12 | <sup>t</sup> XMP-1<br>0ns | 12 | <sup>t</sup> XMP-1<br>0ns | 12 | <sup>t</sup> XMP-1<br>0ns | 12 | <sup>t</sup> XMP-1<br>0ns | ns | | | | | Connec | ctivity Te | st Timir | ng | | ' | | ' | | | | TEN pin HIGH to CS_n LOW – Enter CT mode | <sup>t</sup> CT_Enable | 200 | _ | 200 | _ | 200 | _ | 200 | _ | ns | | | | | | DDR4 | -1600 | DDR4 | -1866 | DDR4 | -2133 | DDR4 | -2400 | | | | | | |--------------------------------------------------------------------------|---------------------------------|--------------------------|-------------------------|----------------------|---------------------|-------------------|---------------------|-----------|------|-------|------|-------|--|--|--| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | | | CS_n LOW and valid inp | ut to valid output | <sup>t</sup> CT_Valid | - | 200 | - | 200 | - | 200 | _ | 200 | ns | | | | | | CK_t, CK_c valid and CK goes HIGH | E HIGH after TEN | <sup>t</sup> CTCKE_Valid | 10 | _ | 10 | - | 10 | - | 10 | _ | ns | | | | | | | • | Calik | oration a | and V <sub>REF</sub> | <sub>DQ</sub> Train | Timing | | • | | | | | | | | | ZQCL command: Long calibration time | POWER-UP and<br>RESET operation | <sup>t</sup> ZQinit | 1024 | _ | 1024 | - | 1024 | - | 1024 | _ | CK | | | | | | | Normal opera-<br>tion | <sup>t</sup> ZQoper | 512 - 512 - 512 - | | | | | | | | CK | | | | | | ZQCS command: Short of | alibration time | <sup>t</sup> ZQCS | 128 - 128 - 128 - 128 - | | | | | | | | CK | | | | | | The V <sub>REF</sub> increment/decr | ement step time | $V_{REF\_time}$ | | | | MIN = | 150ns | | | | | | | | | | Enter V <sub>REFDQ</sub> training moverite or V <sub>REFDQ</sub> MRS cor | | <sup>t</sup> VREFDQE | | | | MIN = | 150ns | | | | ns | | | | | | Exit V <sub>REFDQ</sub> training mod<br>WRITE command delay | de to the first | <sup>t</sup> VREFDQX | | | | MIN = | 150ns | | | | ns | 1 | | | | | | | Initiali | zation a | nd Rese | t Timing | J | | | | | | | | | | | Exit reset from CKE HIG mand | H to a valid com- | <sup>t</sup> XPR | | IIM | N = great | er of 5CK | or <sup>t</sup> RFC | (MIN) + 1 | 0ns | | CK | 1 | | | | | RESET_L pulse low after | power stable | tPW_REST_S | 0.1 | _ | 0.1 | _ | 0.1 | _ | 0.1 | _ | μs | | | | | | RESET_L pulse low at po | wer-up | <sup>t</sup> PW_REST_L | 200 | _ | 200 | _ | 200 | _ | 200 | _ | μs | | | | | | Begin power supply ram<br>plies stable | np to power sup- | <sup>t</sup> VDDPR | | | М | IN = N/A; | MAX = 2 | 200 | | | | | | | | | RESET_n LOW to power | supplies stable | <sup>t</sup> RPS | | | | MIN = 0; | MAX = 0 | ) | | | ns | | | | | | RESET_n LOW to I/O and | d R <sub>TT</sub> High-Z | <sup>t</sup> IOZ | | | MIN = | = N/A; M <i>A</i> | AX = und | efined | | | ns | | | | | | | | | Re | fresh Ti | ming | | | | | | | | | | | Table 157: Electrical Characteristics and AC Timing Parameters: DDR4-1600 through DDR4-2400 (Continued) | | | | DDR4-1600 DDR4-1866 DDR4-2133 DDR4-240 nbol Min Max Min Max Min Max | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|------------------------|-------------------|------------|----|----|-----|-------| | Parameter | | Symbol | Min | Max | Max | Unit | Notes | | | | | | | REFRESH-to-ACTIVATE | | <sup>t</sup> RFC1 | | | | MIN : | = 260 | | | | ns | 1, 12 | | or REFRESH command | 4Gb | <sup>t</sup> RFC2 | | | | MIN : | = 160 | | | | ns | 1, 12 | | period (all bank groups) | | <sup>t</sup> RFC4 | | | | MIN : | = 110 | | | | ns | 1, 12 | | groups) | | <sup>t</sup> RFC1 | | | | MIN : | = 350 | | | | ns | 1, 12 | | | 8Gb | <sup>t</sup> RFC2 | | | | MIN : | = 260 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC4 | | | | MIN : | = 160 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC1 | | | | MIN : | = 550 | | | | ns | 1, 12 | | | 16Gb | <sup>t</sup> RFC2 | | | | MIN : | = 350 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC4 | | | | MIN : | = 260 | | | | ns | 1, 12 | | Average periodic re- | | | | | | | | | | | | 12 | | fresh interval $85^{\circ}\text{C} < T_{\text{C}} \le 95^{\circ}\text{C}$ <sup>t</sup> REFI MIN = N/A; MAX = 3.9 | | | | | | | | | | μs | 12 | | | Self Refresh Timing | | | | | | | | | | | | | | Exit self refresh to comn | | tXS | | | | MIN = <sup>t</sup> RI | FC + 10n: | s | | | ns | 1 | | ing a locked DLL SRX to | | tXS_ABORT | | | N | ∕IIN = <sup>t</sup> RF | C4 + 10r | ıs | | | | | | requiring a locked DLL i | n seif refresh | mmands not tXS_ABORT MIN = tRFC4 + 10ns | | | | | | | | | ns | 1 | | Exit self refresh to ZQCL | 7OCS and MRS | <sup>t</sup> XS_FAST | | | | ΛΙΝ = <sup>t</sup> RF | C/ ± 10r | nc . | | | 113 | 1 | | (CL, CWL, WR, RTP and g | , . | X3_1 A31 | | | | VIIIV — 1(1 | C4 + 101 | 13 | | | ns | ' | | Exit self refresh to comn | | tXSDLL | | | ı | MIN = <sup>t</sup> DI | LLK (MIN | ) | | | CK | 1 | | locked DLL | | | | | | | | | | | | | | Minimum CKE low pulse fresh entry to self refres | | <sup>t</sup> CKESR | | | MIN | I = <sup>t</sup> CKE ( | MIN) + 1 | nCK | | | CK | 1 | | Minimum CKE low pulse fresh entry to self refres | | <sup>t</sup> CKESR_PAR | | | MIN = | tCKE (MI | N) + 1 <i>n</i> C | CK + PL | | | CK | 1 | | when CA parity is enable | • | | | | | | | | | | | | | Valid clocks after self refresh entry (SRE) <sup>t</sup> CKSRE MIN = greater of (5CK, 10ns) | | | | | | | | | CK | 1 | | | | or power-down entry (P<br>Valid clock requirement | - | tCKSRE_PAR | | | NAINI ~ | raatar of | : /ECV 1/ | ) ns) . DI | | | CK | 1 | | entry or power-down w | | CKSKE_PAK | | | IVIIN = g | reater of | (5CK, 10 | JNS) + PL | | | CK | ' | | Valid clocks before self r | ` ' | <sup>t</sup> CKSRX | | | MIN = | greater | of (5CK, | 10ns) | | | CK | 1 | | or power-down exit (PD | X), or reset exit | | | | | | | | | | | | | | | | Powe | er-Down | Timing | | | | | | | | ### Table 157: Electrical Characteristics and AC Timing Parameters: DDR4-1600 through DDR4-2400 (Continued) 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters | | | DDR4 | -1600 | DDR4 | l-1866 | DDR4 | -2133 | DDR4 | l-2400 | | | |--------------------------------------------------------------------------------------|-------------------------|---------|---------|----------|-----------|----------|--------|------|--------|--------------------------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Direct ODT turn-on latency | DODTLon | | | WL | - 2 = CWL | + AL + F | L - 2 | | ' | CK | | | Direct ODT turn-off latency | DODTLoff | | | WL | - 2 = CWL | + AL + F | PL - 2 | | | CK | | | R <sub>TT</sub> dynamic change skew | <sup>t</sup> ADC | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | CK | | | Asynchronous R <sub>TT(NOM)</sub> turn-on delay (DLL off) | <sup>t</sup> AONAS | 1 | 9 | 1 | 9 | 1 | 9 | 1 | 9 | ns | | | Asynchronous R <sub>TT(NOM)</sub> turn-off delay (DLL off) | <sup>t</sup> AOFAS | 1 | 9 | 1 | 9 | 1 | 9 | 1 | 9 | ns | | | ODT HIGH time with WRITE command | ODTH8 1 <sup>t</sup> CK | 6 | _ | 6 | _ | 6 | _ | 6 | _ | CK | | | and BL8 | ODTH8 2 <sup>t</sup> CK | 7 | _ | 7 | _ | 7 | _ | 7 | - | | | | ODT HIGH time without WRITE command | ODTH4 1 <sup>t</sup> CK | 4 | _ | 4 | _ | 4 | _ | 4 | _ | CK | | | or with WRITE command and BC4 | ODTH4 2 <sup>t</sup> CK | 5 | _ | 5 | _ | 5 | _ | 5 | _ | | | | | | Write | Levelin | g Timing | 9 | ' | ' | | | | | | First DQS_t, DQS_c rising edge after write leveling mode is programmed | <sup>t</sup> WLMRD | 40 | _ | 40 | _ | 40 | _ | 40 | _ | СК | | | DQS_t, DQS_c delay after write leveling mode is programmed | <sup>t</sup> WLDQSEN | 25 | _ | 25 | _ | 25 | _ | 25 | _ | CK | | | Write leveling setup from rising CK_t, CK_c crossing to rising DQS_t, DQS_c crossing | <sup>t</sup> WLS | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | <sup>t</sup> CK<br>(AVG) | | | Write leveling hold from rising DQS_t, DQS_c crossing to rising CK_t, CK_c crossing | <sup>t</sup> WLH | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | tCK<br>(AVG) | | | Write leveling output delay | <sup>t</sup> WLO | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | ns | | | Write leveling output error | tWLOE | 0 | 2 | 0 | 2 | 0 | 2 | 0 | 2 | ns | | | | Gear-Down Ti | ming (N | ot Supp | orted Be | elow DD | R4-2666 | ) | | | | | | Exit reset from CKE HIGH to a valid MRS gear-down | <sup>t</sup> XPR_GEAR | N | /A | N | /A | N | /A | N | /A | СК | | | CKE HIGH assert to gear-down enable time) | <sup>t</sup> XS_GEAR | N/A | | N | /A | N | /A | N | /A | CK | | | MRS command to sync pulse time | tSYNC_GEAR | N | /A | N | /A | N | /A | N | /A | CK | | | Sync pulse to first valid command | <sup>t</sup> CMD_GEAR | N | /A | N | /A | N | /A | N | /A | CK | | | Gear-down setup time | <sup>t</sup> GEAR_setup | N/A | _ | N/A | _ | N/A | _ | N/A | _ | CK | | | Gear-down hold time | <sup>t</sup> GEAR_hold | N/A | _ | N/A | _ | N/A | _ | N/A | - | CK | | Notes: - 1. Maximum limit not applicable. - 2. <sup>t</sup>CCD\_L and <sup>t</sup>DLLK should be programmed according to the value defined per operating frequency. - 3. Although unlimited row accesses to the same row is allowed within the refresh period, excessive row accesses to the same row over a long term can result in degraded operation. - 4. Data rate is greater than or equal to 1066 Mb/s. - 5. RFUcorr - 6. WRITE-to-READ when CRC and DM are both not enabled. - 7. WRITE-to-READ delay when CRC and DM are both enabled. - 8. The start of internal write transactions is defined as follows: - For BL8 (fixed by MRS and on-the-fly): rising clock edge four clock cycles after WL - For BC4 (on-the-fly): rising clock edge four clock cycles after WL - For BC4 (fixed by MRS): rising clock edge two clock cycles after WL - 9. For these parameters, the device supports <sup>t</sup>nPARAM [nCK] = RU{<sup>t</sup>PARAM [ns]/<sup>t</sup>CK (AVG) [ns]}, in clock cycles, assuming all input clock jitter specifications are satisfied. - 10. When operating in 1<sup>t</sup>CK WRITE preamble mode. - 11. When operating in 2<sup>t</sup>CK WRITE preamble mode. - 12. When CA parity mode is selected and the DLLoff mode is used, each REF command requires an additional "PL" added to <sup>†</sup>RFC refresh time. - 13. DRAM devices should be evenly addressed when being accessed. Disproportionate accesses to a particular row address may result in reduction of the product lifetime and/or reduction in data retention ability. - 14. Applicable from <sup>t</sup>CK (AVG) MIN to <sup>t</sup>CK (AVG) MAX as stated in the Speed Bin tables. - 15. JEDEC specifies a minimum of five clocks. - 16. The maximum read postamble is bound by <sup>t</sup>DQSCK (MIN) plus <sup>t</sup>QSH (MIN) on the left side and <sup>t</sup>HZ(DQS) MAX on the right side. - 17. The reference level of DQ output signal is specified with a midpoint as a widest part of output signal eye, which should be approximately $0.7 \times V_{DDQ}$ as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to $V_{TT} = V_{DDO}$ . - 18. JEDEC hasn't agreed upon the definition of the deterministic jitter; the user should focus on meeting the total limit. - 19. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread-spectrum at a sweep rate in the range of 20–60 kHz with an additional 1% of <sup>t</sup>CK (AVG) as a long-term jitter component; however, the spread spectrum may not use a clock rate below <sup>t</sup>CK (AVG) MIN. - 20. The actual <sup>t</sup>CAL minimum is the larger of 3 clocks or 3.748ns/<sup>t</sup>CK; the table lists the applicable clocks required at targeted speed bin. - 21. The maximum READ preamble is bounded by <sup>t</sup>LZ(DQS) MIN on the left side and <sup>t</sup>DQSCK (MAX) on the right side. See figure in the Clock to Data Strobe Relationship section. Boundary of DQS Low-Z occur one cycle earlier in 2<sup>t</sup>CK toggle mode, which is illustrated in the READ Preamble section. - 22. DQ falling signal middle-point of transferring from HIGH to LOW to first rising edge of DQS differential signal cross-point. ### **Electrical Characteristics and AC Timing Parameters: 2666 Through 3200** ### **Table 158: Electrical Characteristics and AC Timing Parameters** | | | | DDR4 | I-2666 | DDR4 | -2933 | DDR4 | -3200 | Rese | erved | | | |-----------------------------------------------------|----------------|----------------------------------|-------|----------|----------|-------|-----------|-------|---------|-------|--------------------------|---------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | | | C | lock Tin | ning | | | | | | | | | Clock period average | (DLL off mode) | tCK (DLL_OFF) | 8 | 20 | 8 | 20 | 8 | 20 | | | ns | | | Clock period average | | <sup>t</sup> CK (AVG,<br>DLL_ON) | 0.75 | 1.9 | 0.682 | 1.9 | 0.625 | 1.9 | | | ns | 14 | | High pulse width aver | age | <sup>t</sup> CH (AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | | | <sup>t</sup> CK<br>(AVG) | | | Low pulse width avera | age | <sup>t</sup> CL (AVG) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | | | <sup>t</sup> CK<br>(AVG) | | | Clock period jitter | Total | <sup>t</sup> JITper_tot | -38 | 38 | -34 | 34 | -32 | 32 | | | ps | 18 , 19 | | | Deterministic | <sup>t</sup> JITper_dj | -19 | 19 | -17 | 17 | -16 | 16 | | | ps | 18 | | | DLL locking | <sup>t</sup> JITper,lck | -30 | 30 | -27 | 27 | -25 | 25 | | | ps | | | Clock absolute period | | <sup>t</sup> CK (ABS) | MIN = | tCK (AV | G) MIN + | | ot MIN; N | | K (AVG) | MAX + | ps | | | Clock absolute high policy (includes duty cycle jit | | <sup>t</sup> CH (ABS) | 0.45 | - | 0.45 | _ | 0.45 | _ | | | <sup>t</sup> CK<br>(AVG) | | | Clock absolute low pu<br>(includes duty cycle jit | | <sup>t</sup> CL (ABS) | 0.45 | - | 0.45 | - | 0.45 | - | | | <sup>t</sup> CK<br>(AVG) | | | Cycle-to-cycle jitter | Total | <sup>t</sup> JITcc _tot | _ | 75 | _ | 68 | _ | 62 | | | ps | | | | DLL locking | <sup>t</sup> JITcc,lck | ı | 60 | _ | 55 | _ | 62 | | | ps | | 4Gb: Electrical Characteristics and AC x4, x8, x16 DDR4 SDRAM Timing Parameters: 2666 Through 3200 | | | | DDR4-2666 | | DDR4 | -2933 | DDR4 | -3200 | Rese | rved | | | | |-----------------------------------------------------------------------|-------------------------------------|-------------------------------|----------------------|-----------------------------|----------|---------|-----------|--------------------------------------|------|------|------|-------|--| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | Cumulative error across | 2 cycles | <sup>t</sup> ERR2per | -55 | 55 | -50 | 50 | -46 | 46 | | | ps | | | | | 3 cycles | <sup>t</sup> ERR3per | -66 | 66 | -60 | 60 | -55 | 55 | | | ps | | | | | 4 cycles | <sup>t</sup> ERR4per | -73 | 73 | -66 | 66 | -61 | 61 | | | ps | | | | | 5 cycles | <sup>t</sup> ERR5per | -78 | 78 | -71 | 71 | -65 | 65 | | | ps | | | | | 6 cycles | <sup>t</sup> ERR6per | -83 | 83 | -75 | 75 | -69 | 69 | | | ps | | | | | 7 cycles | <sup>t</sup> ERR7per | -87 | 87 | -79 | 79 | -73 | 73 | | | ps | | | | | 8 cycles | <sup>t</sup> ERR8per | -91 | 91 | -83 | 83 | -76 | 76 | | | ps | | | | | 9 cycles | <sup>t</sup> ERR9per | -94 | 94 | -85 | 85 | -78 | 78 | | | ps | | | | | 10 cycles | <sup>t</sup> ERR10per | -96 | 96 | -88 | 88 | -80 | 80 | | | ps | | | | | 11 cycles | <sup>t</sup> ERR11per | -99 | 99 | -90 | 90 | -83 | 83 | | | ps | | | | | 12 cycles | <sup>t</sup> ERR12per | -101 | 101 | -92 | 92 | -84 | 84 | | | ps | | | | | <i>n</i> = 13, 14 49, | <sup>t</sup> ERR <i>n</i> per | | tERR <i>n</i> | | ps | | | | | | | | | | 50 cycles | | | <sup>t</sup> ERR <i>n</i> p | | | | | | | | | | | DQ Input Timing | | | | | | | | | | | | | | | Data setup time to DQS_t, DQS_c | Base (calibrated V <sub>REF</sub> ) | <sup>t</sup> DS | | Refer | | _ | | | | | | | | | | Non-calibrated<br>V <sub>REF</sub> | <sup>t</sup> PDA_S | | | | minimun | n of 0.5u | i | | | UI | | | | Data hold time from DQS_t, DQS_c | Base (calibrated V <sub>REF</sub> ) | <sup>t</sup> DH | | | | | • | fication s<br>0.28 <sup>t</sup> CK ) | | | _ | | | | | Non-calibrated<br>V <sub>REF</sub> | <sup>t</sup> PDA_H | | | | minimun | n of 0.5U | l | | | UI | | | | DQ and DM minimum d | | <sup>t</sup> DIPW | 0.58 | _ | 0.58 | _ | 0.58 | _ | | | UI | | | | | - | DQ | Output | Timing | (DLL ena | abled) | ' | ' | ' | ' | ' | | | | DQS_t, DQS_c to DQ ske | ew, per group, per | <sup>t</sup> DQSQ | _ | 0.18 | _ | 0.19 | _ | 0.22 | | | UI | | | | DQ output hold time from | om DQS_t, DQS_c | <sup>t</sup> QH | 0.74 | _ | 0.74 | - | 0.74 | _ | | | UI | | | | Data Valid Window per <sup>t</sup> DQSQ each device's ou | - | <sup>t</sup> DVW <sub>d</sub> | 0.64 - 0.64 - 0.64 | | | | _ | | | UI | | | | | Data Valid Window per <sup>t</sup> QH - <sup>t</sup> DQSQ each device | | <sup>t</sup> DVW <sub>p</sub> | 0.72 - 0.72 - 0.72 - | | | | | | | UI | | | | ## Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2014 Micron Technology, Inc. All rights reserved. ### **Table 158: Electrical Characteristics and AC Timing Parameters (Continued)** | | | DDR4 | l-2666 | DDR4 | -2933 | DDR4 | -3200 | Rese | rved | | | |----------------------------------------------------------------------------------|----------------------------------|---------|----------|----------|--------|-------|-------|------|------|------|-------| | Parameter | Symbol | Min | Мах | Min | Мах | Min | Max | Min | Max | Unit | Notes | | DQ Low-Z time from CK_t, CK_c | <sup>t</sup> LZDQ | -310 | 170 | -280 | 165 | -250 | 160 | | | ps | | | DQ High-Z time from CK_t, CK_c | tHZDQ | _ | 170 | _ | 165 | _ | 160 | | | ps | | | | | DQ Str | obe Inp | ut Timin | g | | | | | | | | DQS_t, DQS_c rising edge to CK_t, CK_c rising edge for 1 <sup>t</sup> CKpreamble | <sup>t</sup> DQSS <sub>1ck</sub> | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | | | CK | | | DQS_t, DQS_c rising edge to CK_t, CK_c rising edge for 2 <sup>t</sup> CKpreamble | <sup>t</sup> DQSS <sub>2ck</sub> | -0.50 | 0.50 | -0.50 | 0.50 | -0.50 | 0.50 | | | CK | | | DQS_t, DQS_c differential input low pulse width | <sup>t</sup> DQSL | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | | | CK | | | DQS_t, DQS_c differential input high pulse width | <sup>t</sup> DQSH | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | | | CK | | | DQS_t, DQS_c falling edge setup to CK_t, CK_c rising edge | <sup>t</sup> DSS | 0.18 | _ | 0.18 | _ | 0.18 | - | | | CK | | | DQS_t, DQS_c falling edge hold from CK_t, CK_c rising edge | <sup>t</sup> DSH | 0.18 | _ | 0.18 | _ | 0.18 | - | | | CK | | | DQS_t, DQS_c differential WRITE preamble for 1 <sup>t</sup> CKpreamble | <sup>t</sup> WPRE <sub>1ck</sub> | 0.9 | _ | 0.9 | - | 0.9 | - | | | CK | | | DQS_t, DQS_c differential WRITE preamble | <sup>t</sup> WPRE <sub>2ck</sub> | 1.8 | _ | 1.8 | _ | 1.8 | _ | | | CK | | | DQS_t, DQS_c differential WRITE postamble | <sup>t</sup> WPST | 0.33 | _ | 0.33 | _ | 0.33 | - | | | CK | | | | DQS St | robe Ou | tput Tim | ing (DLI | enable | d) | ' | | | | | | DQS_t, DQS_c rising edge output access time from rising CK_t, CK_c | <sup>t</sup> DQSCK | -170 | 170 | -165 | 165 | -160 | 160 | | | ps | | | DQS_t, DQS_c rising edge output variance window per DRAM | <sup>t</sup> DQSCKi | _ | 270 | _ | 265 | _ | 260 | | | ps | | | DQS_t, DQS_c differential output high time | <sup>t</sup> QSH | 0.40 | _ | 0.40 | - | 0.40 | - | | | CK | | | DQS_t, DQS_c differential output low time | <sup>t</sup> QSL | 0.40 | - | 0.40 | - | 0.40 | - | | | CK | | | DQS_t, DQS_c Low-Z time (RL - 1) | <sup>t</sup> LZDQS | -310 | 170 | -280 | 165 | -250 | 160 | | | ps | | | DQS_t, DQS_c High-Z time (RL + BL/2) | <sup>t</sup> HZDQS | - | 170 | - | 165 | _ | 160 | | | ps | | # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters: 2666 Through 3200 ### Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2014 Micron Technology, Inc. All rights reserved. ### **Table 158: Electrical Characteristics and AC Timing Parameters (Continued)** | | | | DDR4 | l-2666 | DDR4 | -2933 | DDR4 | l-3200 | Rese | rved | | | |--------------------------------------------------------------------------------|--------------------|----------------------------------|----------------------------------|---------------------|--------------------|---------------------|-----------|---------------------|------|------|------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | DQS_t, DQS_c differenti<br>ble for 1 <sup>t</sup> CKpreamble | ial READ pream- | <sup>t</sup> RPRE <sub>1ck</sub> | 0.9 | _ | 0.9 | - | 0.9 | _ | | | CK | 21 | | DQS_t, DQS_c differenti<br>ble for 2 <sup>t</sup> CKpreamble | ial READ pream- | <sup>t</sup> RPRE <sub>2ck</sub> | 1.8 | _ | 1.8 | _ | 1.8 | _ | | | CK | 21 | | DQS_t, DQS_c differenti | ial READ postam- | <sup>t</sup> RPST | 0.33 | _ | 0.33 | - | 0.33 | _ | | | CK | 22 | | | | C | ommand | and Ad | dress Ti | ming | | | | | | | | DLL locking time | | <sup>t</sup> DLLK | 854 | _ | 940 | _ | 1024 | _ | | | CK | 2, 3 | | CMD, ADDR setup time | Base | <sup>t</sup> IS | 55 | - | 48 | _ | 40 | _ | | | ps | | | to CK_t, CK_c referenced to V <sub>IH(AC)</sub> and V <sub>IL(AC)</sub> levels | V <sub>REFCA</sub> | <sup>†</sup> IS <sub>VREF</sub> | 145 | - | 138 | - | 130 | - | | | ps | | | CMD, ADDR hold time | Base | <sup>t</sup> IH | 80 | _ | 73 | _ | 65 | _ | | | ps | | | to CK_t, CK_c referenced to V <sub>IH(DC)</sub> and <sub>VIL(DC)</sub> levels | V <sub>REFCA</sub> | <sup>t</sup> IH <sub>VREF</sub> | 145 | _ | 138 | _ | 130 | _ | | | ps | | | CTRL, ADDR pulse width | n for each input | <sup>t</sup> IPW | 385 | _ | 365 | _ | 350 | _ | | | ps | | | ACTIVATE to internal RE | EAD or WRITE de- | <sup>t</sup> RCD | | | See Sp | peed Bin | Tables fo | r <sup>t</sup> RCD | | | ns | | | PRECHARGE command | period | <sup>t</sup> RP | | | See S | peed Bin | Tables f | or <sup>t</sup> RP | | | ns | | | ACTIVATE-to-PRECHARC | GE command peri- | <sup>t</sup> RAS | | | See S <sub>l</sub> | oeed Bin | Tables fo | or <sup>t</sup> RAS | | | ns | 13 | | ACTIVATE-to-ACTIVATE period | or REF command | <sup>t</sup> RC | | | See S | peed Bin | Tables f | or <sup>t</sup> RC | | | ns | 13 | | ACTIVATE-to-ACTIVATE to different bank group size | • | <sup>t</sup> RRD_S<br>(1/2KB) | | greater<br>or 3.0ns | | greater<br>or 2.7ns | | greater<br>or 2.5ns | | | CK | 1 | | ACTIVATE-to-ACTIVATE to different bank group size | os for 1KB page | <sup>t</sup> RRD_S<br>(1KB) | MIN = greater<br>of 4CK or 3.0ns | | 1 | greater<br>or 2.7ns | | greater<br>or 2.5ns | | | CK | 1 | | ACTIVATE-to-ACTIVATE to different bank group size | • | <sup>t</sup> RRD_S<br>(2KB) | | greater<br>or 5.3ns | | greater<br>or 5.3ns | | greater<br>or 5.3ns | | | CK | 1 | # 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters: 2666 Through 3200 | | | DDR4 | I-2666 | DDR4 | -2933 | DDR4 | -3200 | Rese | erved | | | |--------------------------------------------------------------------------------|--------------------------------------------|---------|----------|-----------------------|----------------------|-----------------------|------------|------|-------|------|-------------------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | MIN = | greater | MIN = | greater | | greater | | ' | CK | 1 | | to same bank groups for 1/2KB page size | (1/2KB) | of 4CK | or 4.9ns | of 4CK | or 4.9ns | of 4CK | or 4.9ns | | | | | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | | greater | 1 | greater | | greater | | | CK | 1 | | to same bank groups for 1KB page size | (1KB) | of 4CK | or 4.9ns | of 4CK | or 4.9ns | of 4CK | or 4.9ns | | | | | | ACTIVATE-to-ACTIVATE command period | <sup>t</sup> RRD_L | MIN = | greater | 1 | greater | | greater | | | CK | 1 | | to same bank groups for 2KB page size | (2KB) | of 4CK | or 6.4ns | of 4CK | or 6.4ns | of 4CK | or 6.4ns | | | | | | Four ACTIVATE windows for 1/2KB page | <sup>t</sup> FAW | | greater | 1 | greater | | greater | | | ns | | | size | (1/2KB) | of 16CK | or 12ns | | CK or<br>75ns | of 16CK | or 10ns | | | | | | Four ACTIVATE windows for 1KB page | <sup>t</sup> FAW | MIN = | greater | MIN = | greater | MIN = | greater | | | ns | | | size | (1KB) | of 20CK | or 21ns | of 20CK | or 21ns | of 20CK | or 21ns | | | | | | Four ACTIVATE windows for 2KB page | <sup>t</sup> FAW | | greater | 1 | greater | | greater | | | ns | | | size | (2KB) | of 28CK | or 30ns | of 28CK | or 30ns | of 28CK | or 30ns | | | | | | WRITE recovery time | <sup>t</sup> WR | | | | MIN : | = 15ns | | | | ns | 5, 10, 1 | | | <sup>t</sup> WR <sub>2</sub> | | | | MIN = 10 | CK + <sup>t</sup> WR | | | | CK | 5, 11, 1 | | WRITE recovery time when CRC and DM are both enabled | <sup>t</sup> WR_CRC_DM | N | | IIN = <sup>t</sup> WF | t + greate | er of (5Ck | or 3.75n | ıs) | | CK | 6, 10, 1 | | WRITE recovery time when CRC and DM are both enabled | tWR_CRC_DM <sub>2</sub> | | | MIN | = 1CK + | <sup>t</sup> WR_CRC | _DM | | | CK | 6, 11, 1 | | Delay from start of internal WRITE trans- | tWTR_L | | | MIN = | greater | of 4CK o | r 7.5ns | | | CK | 5, 10, 1 | | action to internal READ command – Same<br>bank group | <sup>t</sup> WTR_L <sub>2</sub> | | | N | /IIN = 1Ck | ( + <sup>t</sup> WTR_ | L | | | CK | 5, 11, 1 | | Delay from start of internal WRITE transaction to internal READ command – Same | tWTR_L_CRC_D<br>M | | IIM | N = <sup>t</sup> WTR | _L + grea | iter of (50 | CK or 3.75 | ōns) | | CK | 6, 10, 1 | | bank group when CRC and DM are both enabled | <sup>t</sup> WTR_L_CRC_D<br>M <sub>2</sub> | | | MIN = | 1CK + <sup>t</sup> V | VTR_L_CF | RC_DM | | | CK | 6, 11, 1 | | Delay from start of internal WRITE transaction to internal READ command – Dif- | tWTR_S | | | MIN = | greater o | of (2CK o | r 2.5ns) | | | CK | 5, 7, 8,<br>10, 1 | | ferent bank group | <sup>t</sup> WTR_S <sub>2</sub> | | | N | /IIN = 1Ck | C + <sup>t</sup> WTR_ | _S | | | CK | 5, 7, 8,<br>11, 1 | | Delay from start of internal WRITE transaction to internal READ command – Dif- | tWTR_S_CRC_D<br>M | | IIM | N = <sup>t</sup> WTR | _S + grea | iter of (50 | CK or 3.75 | ōns) | | CK | 6, 7, 8,<br>10, 1 | | ferent bank group when CRC and DM are both enabled | tWTR_S_CRC_D<br>M <sub>2</sub> | | | MIN = | 1CK + <sup>t</sup> V | VTR_S_CF | RC_DM | | | CK | 6, 7, 8,<br>11, 1 | | | | DDR4 | -2666 | DDR4 | -2933 | DDR4 | -3200 | Rese | rved | | | |-----------------------------------------------------------|-------------------------------|--------------------------------------|-------------|--------------------------------------|----------------------|--------------------------------------|-------------|------|------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | READ-to-PRECHARGE time | <sup>t</sup> RTP | | | MIN = | greater | of 4CK o | 7.5ns | | | CK | 1 | | CAS_n-to-CAS_n command delay to dif-<br>ferent bank group | <sup>t</sup> CCD_S | 4 | _ | 4 | _ | 4 | - | | | CK | | | CAS_n-to-CAS_n command delay to same bank group | <sup>†</sup> CCD_L | MIN =<br>greater<br>of 4CK<br>or 5ns | _ | MIN =<br>greater<br>of 4CK<br>or 5ns | _ | MIN =<br>greater<br>of 4CK<br>or 5ns | - | | | CK | 15 | | Auto precharge write recovery + pre-<br>charge time | <sup>t</sup> DAL (MIN) | | | | | | | | | CK | | | | | MRS Command Timing | | | | | | | | | | | MRS command cycle time | <sup>t</sup> MRD | 8 | _ | 8 | _ | 8 | _ | | | CK | | | MRS command cycle time in PDA mode | <sup>t</sup> MRD_PDA | MIN = greater of (16nCK, 10ns) | | | | | | | | | 1 | | MRS command cycle time in CAL mode | <sup>t</sup> MRD_CAL | | | | CK | | | | | | | | MRS command update delay | tMOD | | | | CK | 1 | | | | | | | MRS command update delay in PDA mode | <sup>t</sup> MOD_PDA | | | | CK | | | | | | | | MRS command update delay in CAL mode | <sup>t</sup> MOD_CAL | | | N | MIN = <sup>t</sup> M | OD + <sup>t</sup> CA | L | | | CK | | | MRS command to DQS drive in preamble training | <sup>t</sup> SDO | | | | MIN = <sup>t</sup> N | 10D + 9n: | 5 | | | | | | | | MPR C | Comman | d Timing | 9 | | | | | | | | Multipurpose register recovery time | <sup>t</sup> MPRR | | | | MIN = | = 1nCK | | | | CK | | | Multipurpose register write recovery time | <sup>t</sup> WR_MPRR | | | М | IN = <sup>t</sup> MC | D + AL + | PL | | | | | | | | CRC Erro | r Repor | ting Tim | ing | | | | | | | | CRC error to ALERT_n latency | tCRC_ALERT | 3 | 13 | 3 | 13 | 3 | 13 | | | ns | | | CRC ALERT_n pulse width | <sup>t</sup> CRC_ALERT_P<br>W | 6 | 10 | 6 | 10 | 6 | 10 | | | CK | | | | | CA | Parity 1 | iming | · | · | | | | | | | Parity latency | PL | 5 | _ | 6 | _ | 6 | _ | | | CK | | | Commands uncertain to be executed during this time | <sup>t</sup> PAR_UN-<br>KNOWN | - | PL | _ | PL | - | PL | | | CK | | | Delay from errant command to ALERT_n assertion | <sup>t</sup> PAR_ALERT_O<br>N | - | PL +<br>6ns | _ | PL +<br>6ns | _ | PL +<br>6ns | | | CK | | | | | DDR4-2666 DDR4-2933 DDI | | | DDR4 | I-3200 | Rese | rved | | | | |---------------------------------------------------|---------------------------|-------------------------|---------------------------|---------------------|---------------------------|------------------------|---------------------------|------|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Pulse width of ALERT_n signal when as- | <sup>t</sup> PAR_ALERT_P | 80 | 160 | 88 | 176 | 96 | 192 | | | CK | | | serted | W | | | | | | | | | | | | Time from alert asserted until DES com- | <sup>t</sup> PAR_ALERT_RS | _ | 71 | - | 78 | _ | 85 | | | CK | | | mands required in persistent CA parity mode | Р | | | | | | | | | | | | | | | CAL Timi | ing | | | | | | | | | CS_n to command address latency | <sup>t</sup> CAL | 5 | - | 6 | _ | 6 | - | | | CK | 20 | | CS_n to command address latency in gear-down mode | <sup>t</sup> CALg | 6 | _ | 8 | _ | 8 | _ | | | CK | | | | | IV | IPSM Tin | ning | - | | | | | | | | Command path disable delay upopn MPSM entry | <sup>t</sup> MPED | | | | CK | 1 | | | | | | | Valid clock requirement after MPSM entry | <sup>t</sup> CKMPE | | | | CK | 1 | | | | | | | Valid clock requirement before MPSM exit | <sup>t</sup> CKMPX | | | | CK | 1 | | | | | | | Exit MPSM to commands not requiring a locked DLL | <sup>t</sup> XMP | | | | CK | | | | | | | | Exit MPSM to commands requiring a locked DLL | <sup>t</sup> XMPDLL | | | MIN = t | XMP (MIN | l) + <sup>t</sup> XSD | LL (MIN) | | | CK | 1 | | CS setup time to CKE | tMPX_S | | | MIN | = tIS (MII | N) + <sup>t</sup> IH ( | MIN) | | | ns | | | CS_n HIGH hold time to CKE rising edge | tMPX_HH | | | | MIN | = <sup>t</sup> XP | | | | ns | | | CS_n LOW hold time to CKE rising edge | <sup>t</sup> MPX_LH | 12 | <sup>t</sup> XMP-1<br>0ns | 12 | <sup>t</sup> XMP-1<br>0ns | 12 | <sup>t</sup> XMP-1<br>0ns | | | ns | | | | | Conne | ctivity Te | st Timir | ng | | | | | | | | TEN pin HIGH to CS_n LOW – Enter CT mode | <sup>t</sup> CT_Enable | 200 | _ | 200 | _ | 200 | _ | | | ns | | | CS_n LOW and valid input to valid output | <sup>t</sup> CT_Valid | _ | 200 | _ | 200 | _ | 200 | | | ns | | | CK_t, CK_c valid and CKE HIGH after TEN goes HIGH | <sup>t</sup> CTCKE_Valid | 10 | _ | 10 | _ | 10 | _ | | | ns | | | | Calib | ration | and V <sub>REFI</sub> | <sub>DQ</sub> Train | Timing | | | | | | | | | | | DDR4 | 1-2666 | DDR4 | -2933 | DDR4 | l-3200 | Rese | erved | | | |---------------------------------------------------------------------------|------------------------------|------------------------|-------------------------------------------------------|----------|----------|-----------|----------|--------|------|-------|----------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | ZQCL command: Long calibration time | POWER-UP and RESET operation | <sup>t</sup> ZQinit | 1024 | - | 1024 | - | 1024 | - | | | CK | | | | Normal opera-<br>tion | <sup>t</sup> ZQoper | 512 | - | 512 | - | 512 | _ | | | CK | | | ZQCS command: Short of | calibration time | <sup>t</sup> ZQCS | 128 | _ | 128 | _ | 128 | _ | | | CK | | | The V <sub>REF</sub> increment/dec | rement step time | $V_{REF\_time}$ | | | | MIN = | 150ns | | | | | | | Enter V <sub>REFDQ</sub> training m<br>write or V <sub>REFDQ</sub> MRS co | | <sup>t</sup> VREFDQE | | | | MIN = | 150ns | | | | ns | 1 | | Exit V <sub>REFDQ</sub> training mo<br>WRITE command delay | | <sup>t</sup> VREFDQX | | | | MIN = | 150ns | | | | ns | 1 | | | | Initiali | zation a | and Rese | t Timing | l | | | | | <b>'</b> | | | Exit reset from CKE HIG mand | H to a valid com- | <sup>t</sup> XPR | MIN = greater of 5CK or <sup>t</sup> RFC (MIN) + 10ns | | | | | | | | CK | 1 | | RESET_L pulse low after | r power stable | <sup>t</sup> PW_REST_S | 0.1 | _ | 0.1 | _ | 0.1 | _ | | | μs | | | RESET_L pulse low at po | ower-up | <sup>t</sup> PW_REST_L | 200 | _ | 200 | _ | 200 | _ | | | μs | | | Begin power supply ran<br>plies stable | np to power sup- | <sup>t</sup> VDDPR | MIN = N/A; MAX = 200 | | | | | | | ms | | | | RESET_n LOW to power | supplies stable | <sup>t</sup> RPS | | | | MIN = 0; | MAX = 0 | ) | | | ns | | | RESET_n LOW to I/O and | d R <sub>TT</sub> High-Z | <sup>t</sup> IOZ | | | MIN = | N/A; MA | XX = und | efined | | | ns | | | | | | Re | fresh Ti | ming | | | | | | | | | REFRESH-to-ACTIVATE | | <sup>t</sup> RFC1 | | | | MIN | = 260 | | | | ns | 1, 12 | | or REFRESH command | 4Gb | <sup>t</sup> RFC2 | | | | MIN | = 160 | | | | ns | 1, 12 | | period (all bank<br>groups) | | <sup>t</sup> RFC4 | | | | MIN | = 110 | | | | ns | 1, 12 | | groups, | | <sup>t</sup> RFC1 | | | | MIN | = 350 | | | | ns | 1, 12 | | | 8Gb | <sup>t</sup> RFC2 | | | | MIN | = 260 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC4 | | | | MIN | = 160 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC1 | | | | MIN | = 550 | | | | ns | 1, 12 | | | 16Gb | <sup>t</sup> RFC2 | | | | | = 350 | | | | ns | 1, 12 | | | | <sup>t</sup> RFC4 | | | | MIN | = 260 | | | | ns | 1, 12 | | Average periodic re- | 0°C ≤ T <sub>C</sub> ≤ 85°C | <sup>t</sup> REFI | | | | IN = N/A; | | | | | μs | 12 | | fresh interval | 85°C < T <sub>C</sub> ≤ 95°C | <sup>t</sup> REFI | | | M | IN = N/A; | MAX = 3 | 3.9 | | | μs | 12 | | | | | Self | Refresh | Timing | | | | | | | | ## Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2014 Micron Technology, Inc. All rights reserved. ### **Table 158: Electrical Characteristics and AC Timing Parameters (Continued)** | | | DDR4 | 4-2666 | DDR4 | l-2933 | DDR4 | 1-3200 | Rese | erved | | | |------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------|------------------------|----------|------------------------|--------------------|-----------------------|------|-------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Exit self refresh to commands not requir- | <sup>t</sup> XS | | | | MIN = <sup>t</sup> RI | FC + 10n | S | | | ns | 1 | | ing a locked DLL SRX to commands not | tXS_ABORT | | | | MIN = <sup>t</sup> RF | C4 + 10r | ns | | | | | | requiring a locked DLL in self refresh | | | | | | | | | | | | | abort | | <u> </u> | | | | | | | | ns | 1 | | Exit self refresh to ZQCL, ZQCS and MRS (CL, CWL, WR, RTP and gear-down) | <sup>t</sup> XS_FAST | | | | MIN = <sup>t</sup> RF | C4 + 10r | ns | | | ns | 1 | | Exit self refresh to commands requiring a locked DLL | <sup>t</sup> XSDLL | | | | MIN = <sup>t</sup> DI | LLK (MIN | 1) | | | CK | 1 | | Minimum CKE low pulse width for self re-<br>fresh entry to self refresh exit timing | <sup>t</sup> CKESR | | | MIN | N = <sup>t</sup> CKE ( | MIN) + 1 | nCK | | | CK | 1 | | Minimum CKE low pulse width for self re-<br>fresh entry to self refresh exit timing<br>when CA parity is enabled | <sup>t</sup> CKESR_par | | | MIN = | <sup>t</sup> CKE (MI | IN) + 1 <i>n</i> C | CK + PL | | | CK | 1 | | Valid clocks after self refresh entry (SRE) or power-down entry (PDE) | <sup>t</sup> CKSRE | MIN = greater of (5CK, 10ns) | | | | | | | | CK | 1 | | Valid clock requirement after self refresh<br>entry or power-down when CA parity is<br>enabled | <sup>t</sup> CKSRE_par | MIN = greater of (5CK, 10ns) + PL | | | | | | | | CK | 1 | | Valid clocks before self refresh exit (SRX) or power-down exit (PDX), or reset exit | <sup>t</sup> CKSRX | | | MIN : | = greater | of (5CK, | 10ns) | | | CK | 1 | | | | Pow | er-Down | Timing | | | | | | | | | Exit power-down with DLL on to any valid command | <sup>t</sup> XP | | | MIN | = greater | of 4CK | or 6ns | | | CK | 1 | | Exit precharge power-down with DLL frozen to commands not requiring a locked DLL when CA Parity is enabled. | <sup>t</sup> XP _PAR | | | MIN = (g | greater of | f 4CK or | 6ns) + PL | | | CK | 1 | | CKE MIN pulse width | <sup>t</sup> CKE (MIN) | MIN = greater of 3CK or 5ns | | | | | | | | CK | 1 | | Command pass disable delay | <sup>t</sup> CPDED | ) 4 - 4 - 4 - | | | | | | CK | | | | | Power-down entry to power-down exit timing | <sup>t</sup> PD | | | MIN = tC | KE (MIN) | ; MAX = | 9 × <sup>t</sup> REFI | | | CK | | | Begin power-down period prior to CKE registered HIGH | <sup>t</sup> ANPD | | | | WL - | 1CK | | | | CK | | | Power-down entry period: ODT either synchronous or asynchronous | PDE | Great | ter of <sup>t</sup> AN | / time | CK | | | | | | | 4Gb: x4, x8, x16 DDR4 SDRAM Electrical Characteristics and AC Timing Parameters: 2666 Through 3200 | | DDR4-2666 DDR4-2933 DDR4-3200 Reserved | | | | | | | | | | | |-------------------------------------------------------------------------------|----------------------------------------|--------|---------|----------|-----------------|------------|--------|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Мах | Min | Max | Unit | Notes | | Power-down exit period: ODT either syn- | PDX | | | | tANPD - | tXSDLL | | | | CK | | | chronous or asynchronous | | | | | | | | | | | | | | Powe | r-Down | Entry N | linimum | Timing | | | | | | | | ACTIVATE command to power-down en- | <sup>t</sup> ACTPDEN | 2 | _ | 2 | _ | 2 | _ | | | CK | | | try | | | | | | | | | | | | | PRECHARGE/PRECHARGE ALL command | <sup>t</sup> PRPDEN | 2 | _ | 2 | _ | 2 | _ | | | CK | | | to power-down entry | | | | | | | | | | | | | REFRESH command to power-down entry | <sup>t</sup> REFPDEN | 2 | _ | 2 | _ | 2 | _ | | | CK | | | MRS command to power-down entry | <sup>t</sup> MRSPDEN | | | | $MIN = {}^{t}M$ | OD (MIN | ) | | | CK | 1 | | READ/READ with auto precharge com- | <sup>t</sup> RDPDEN | | | | MIN = R | L + 4 + 1 | | | | CK | 1 | | mand to power-down entry | | | | | | | | | | | | | WRITE command to power-down entry (BL8OTF, BL8MRS, BC4OTF) | <sup>t</sup> WRPDEN | | | | CK | 1 | | | | | | | WRITE command to power-down entry (BC4MRS) | <sup>t</sup> WRPBC4DEN | | | | CK | 1 | | | | | | | WRITE with auto precharge command to power-down entry (BL8OTF, BL8MRS,BC4OTF) | <sup>t</sup> WRAPDEN | | | | CK | 1 | | | | | | | WRITE with auto precharge command to power-down entry (BC4MRS) | <sup>t</sup> WRAPBC4DEN | | | MI | N = WL + | 2 + WR | + 1 | | | CK | 1 | | | | | ODT Tim | ing | | | | | | | | | Direct ODT turn-on latency | DODTLon | | | WL | 2 = CWL | . + AL + F | PL - 2 | | | CK | | | Direct ODT turn-off latency | DODTLoff | | | WL - | 2 = CWL | . + AL + F | PL - 2 | | | CK | | | R <sub>TT</sub> dynamic change skew | <sup>t</sup> ADC | 0.3 | 0.7 | 0.28 | 0.72 | 0.28 | 0.72 | | | CK | | | Asynchronous R <sub>TT(NOM)</sub> turn-on delay (DLL off) | <sup>t</sup> AONAS | 1 | 9 | 1 | 9 | 1 | 9 | | | ns | | | Asynchronous R <sub>TT(NOM)</sub> turn-off delay (DLL off) | <sup>t</sup> AOFAS | 1 | 9 | 1 | 9 | 1 | 9 | | | ns | | | ODT HIGH time with WRITE command | ODTH8 1 <sup>t</sup> CK | 6 | _ | 6 | _ | 6 | _ | | | CK | | | and BL8 | ODTH8 2 <sup>t</sup> CK | 7 | _ | 7 | _ | 7 | _ | | | 1 | | | ODT HIGH time without WRITE command | ODTH4 1 <sup>t</sup> CK | 4 | _ | 4 | _ | 4 | _ | | | CK | | | or with WRITE command and BC4 | ODTH4 2 <sup>t</sup> CK | 5 | _ | 5 | _ | 5 | _ | | | 1 | | | | | Write | Levelin | g Timing | | | 1 | 1 | | | | | | | DDR4 | -2666 | DDR4 | -2933 | DDR4 | l-3200 | Rese | rved | | | |--------------------------------------------------------------------------------------|-------------------------|----------------|-----------|----------------|-------|----------------|--------|------|------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | First DQS_t, DQS_c rising edge after write leveling mode is programmed | <sup>t</sup> WLMRD | 40 | - | 40 | _ | 40 | _ | | | CK | | | DQS_t, DQS_c delay after write leveling mode is programmed | <sup>t</sup> WLDQSEN | 25 | - | 25 | _ | 25 | - | | | CK | | | Write leveling setup from rising CK_t, CK_c crossing to rising DQS_t, DQS_c crossing | <sup>t</sup> WLS | 0.13 | _ | 0.13 | - | 0.13 | - | | | CK | | | Write leveling hold from rising DQS_t, DQS_c crossing to rising CK_t, CK_c crossing | <sup>t</sup> WLH | 0.13 | - | 0.13 | - | 0.13 | - | | | CK | | | Write leveling output delay | tWLO | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | | | ns | | | Write leveling output error | tWLOE | 0 | 2 | 0 | 2 | 0 | 2 | | | ns | | | | | Gea | r-Down | Timing | | | | | | | | | Exit reset from CKE HIGH to a valid MRS gear-down | <sup>t</sup> XPR_GEAR | <sup>t</sup> X | PR | <sup>t</sup> X | PR | <sup>t</sup> X | PR | | | CK | | | CKE HIGH assert to gear-down enable time) | <sup>t</sup> XS_GEAR | t) | <b>(S</b> | t) | KS | t) | ΧS | | | CK | | | MRS command to sync pulse time | tSYNC_GEAR | tMOD | + 4CK | tMOD | + 4CK | tMOD | + 4CK | | | CK | | | Sync pulse to first valid command | <sup>t</sup> CMD_GEAR | tMOD | | <sup>t</sup> M | OD | <sup>t</sup> M | OD | | | CK | | | Gear-down setup time | <sup>t</sup> GEAR_setup | 2CK | _ | 2CK | _ | 2CK | _ | | | CK | | | Gear-down hold time | <sup>t</sup> GEAR_hold | 2CK | _ | 2CK | _ | 2CK | _ | | | CK | | Notes: - 1. Maximum limit not applicable. - 2. <sup>t</sup>CCD\_L and <sup>t</sup>DLLK should be programmed according to the value defined per operating frequency. - 3. Data rate is greater than or equal to 1066 Mb/s. - 4. RFU - 5. WRITE-to-READ when CRC and DM are both not enabled. - 6. WRITE-to-READ delay when CRC and DM are both enabled. - 7. The start of internal write transactions is defined as follows: - For BL8 (fixed by MRS and on-the-fly): rising clock edge four clock cycles after WL - For BC4 (on-the-fly): rising clock edge four clock cycles after WL - For BC4 (fixed by MRS): rising clock edge two clock cycles after WL - 8. For these parameters, the device supports <sup>t</sup>nPARAM [nCK] = RU{<sup>t</sup>PARAM [ns]/<sup>t</sup>CK (AVG) [ns]}, in clock cycles, assuming all input clock jitter specifications are satisfied. - Although unlimited row accesses to the same row is allowed within the refresh period, excessive row accesses to the same row over a long term can result in degraded operation - 10. When operating in 1<sup>t</sup>CK WRITE preamble mode. - 11. When operating in 2<sup>t</sup>CK WRITE preamble mode. - 12. When CA parity mode is selected and the DLLoff mode is used, each REF command requires an additional "PL" added to <sup>†</sup>RFC refresh time. - 13. DRAM devices should be evenly addressed when being accessed. Disproportionate accesses to a particular row address may result in reduction of the product lifetime and/or reduction in data retention ability. - 14. Applicable from <sup>t</sup>CK (AVG) MIN to <sup>t</sup>CK (AVG) MAX as stated in the Speed Bin tables. - 15. JEDEC specifies a minimum of five clocks. - 16. The maximum read postamble is bound by <sup>t</sup>DQSCK (MIN) plus <sup>t</sup>QSH (MIN) on the left side and <sup>t</sup>HZ(DQS) MAX on the right side. - 17. The reference level of DQ output signal is specified with a midpoint as a widest part of output signal eye, which should be approximately $0.7 \times V_{DDQ}$ as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to $V_{TT} = V_{DDO}$ . - 18. JEDEC hasn't agreed upon the definition of the deterministic jitter; the user should focus on meeting the total limit. - 19. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread-spectrum at a sweep rate in the range of 20–60 kHz with an additional 1% of <sup>t</sup>CK (AVG) as a long-term jitter component; however, the spread spectrum may not use a clock rate below <sup>t</sup>CK (AVG) MIN. - 20. The actual <sup>t</sup>CAL minimum is the larger of 3 clocks or 3.748ns/<sup>t</sup>CK; the table lists the applicable clocks required at targeted speed bin. - 21. The maximum READ preamble is bounded by <sup>t</sup>LZ(DQS) MIN on the left side and <sup>t</sup>DQSCK (MAX) on the right side. See figure in Clock to Data Strobe Relationship. Boundary of DQS Low-Z occur one cycle earlier in 2<sup>t</sup>CK toggle mode which is illustrated in READ Preamble. - DQ falling signal middle-point of transferring from HIGH to LOW to first rising edge of DQS differential signal cross-point. ### 4Gb: x4, x8, x16 DDR4 SDRAM Cron Converting Time-Based Specifications to Clock-Based Requirements ### **Converting Time-Based Specifications to Clock-Based Requirements** Software algorithms for calculation of timing parameters are subject to potential rounding errors when converting DRAM timing requirements to system clocks; for example, a memory clock with a nominal frequency of 933.33...3 MHz, or a clock period of 1.071428571429...ns. Similarly, a system with a memory clock frequency of 1066.66...6 MHz mathematically yields a clock period of 0.9375ns. It is unrealistic to represent all digits after the decimal point exactly and some sort of rounding needs to be done. DDR4 SDRAM SPD-based specifications use a minimum granularity for SPD-associated timing parameters of 1ps. Clock periods such as <sup>t</sup>CK (AVG) MIN are defined to the nearest picosecond. For example, 0.9375ns is stated as 937ps and 1.0714ns is stated as 1071ps. Parameters such as <sup>t</sup>AA MIN, and <sup>t</sup>RCD MIN are specified in units of time (nanoseconds) and require mathematical computation to convert to system clocks (nCK). Rules for rounding allows optimization of device performance without violating device parameters. These SPD algorithms rely on results that are within adjustment factors on device testing and specification to avoid losing performance due to rounding errors when using SPD-based parameters. Guidance converting SPD associated timing parameters to system clock requirements: - Divide the time base specification (in ns) by the clock period (in ns). - Subtract an adjustment factor of 0.025. This is results in a -2.5% <sup>t</sup>CK adjustment fac- - The resultant is set to the next higher integer number of clocks. - nCK = ceiling [ (parameter in ns / application ${}^{t}CK$ in ns) 0.025 ]. Alternatively, the following algorithm provides the same results as above: - Use integer math expressing timing specification and application clock period in picoseconds; scaling a nanosecond-based parameter value by 1000. - Divide the picosecond-based parameter by the picoseconds based application clock period. - Add an inverse adjustment factor of 97.4%. - Divide the result by 1000. - Truncate down to the next lower integer value. - $nCK = truncate [ {(parameter in ps \times 1000) / (application <sup>t</sup>CK in ps) + 974} / 1000 ].$ Guidance converting nonSPD associated timing parameters to system clock requirements: - Divide the time base specification (in ns) and divided by the clock period (in ns). - The resultant is set to the next higher integer number of clocks. - nCK = ceiling [ (parameter in ns / application <sup>t</sup>CK in ns) ]. ### **Options Tables** **Table 159: Options - Speed Based** | Function | | Data Rate | | | | | | | | |--------------------------------|----------|-----------|------|------|------|------|------|------|--| | | Acronym | 1600 | 1866 | 2133 | 2400 | 2666 | 2933 | 3200 | | | Write leveling | WL | Yes | | Temperature controlled refresh | TCR | Yes | | Low-power auto self refresh | LPASR | Yes | | Fine granularity refresh | FGR | Yes | | Multipurpose register | MR | Yes | | Data mask | DM | Yes | | Data bus inversion | DBI | Yes | | TDQS | _ | Yes | | ZQ calibration | ZQ CAL | Yes | | V <sub>REFDQ</sub> calibration | _ | Yes | | Per-DRAM addressability | Per DRAM | Yes | | Mode register readout | - | Yes | | Command/Address latency | CAL | Yes | | Write CRC | CRC | Yes | | CA parity | - | Yes | | Gear-down mode | - | No | No | No | No | Yes | Yes | Yes | | | Programmable preamble | _ | No | No | No | Yes | Yes | Yes | Yes | | | Maximum power saving mode | MPSM | Yes | | Additive latency | AL | Yes | | Connectivity test mode | СТ | Yes | | Hard post package repair mode | hPPR | Yes | | Soft post package repair mode | sPPR | Yes | **Table 160: Options - Width Based** | | | Width | | | | | | |--------------------------------|----------|------------------------------------------------------------------------------|-----|-----|--|--|--| | Function | Acronym | x4 | х8 | x16 | | | | | Write leveling | WL | Yes | Yes | Yes | | | | | Temperature controlled refresh | TCR | Yes | Yes | Yes | | | | | Low-power auto self refresh | LPASR | Yes | Yes | Yes | | | | | Fine granularity refresh | FGR | Yes | Yes | Yes | | | | | Multipurpose register | MR | Yes | Yes | Yes | | | | | Data mask | DM | No | Yes | Yes | | | | | Data bus inversion | DBI | No | Yes | Yes | | | | | TDQS | _ | No | Yes | No | | | | | ZQ calibration | ZQ CAL | Yes | Yes | Yes | | | | | V <sub>REFDQ</sub> calibration | _ | Yes | Yes | Yes | | | | | Per-DRAM addressability | Per DRAM | Yes | Yes | Yes | | | | | Mode regsiter readout | _ | Yes | Yes | Yes | | | | | Command/Address latency | CAL | Yes | Yes | Yes | | | | | Write CRC | CRC | Yes | Yes | Yes | | | | | CA parity | _ | Yes | Yes | Yes | | | | | Gear-down mode | _ | Yes | Yes | Yes | | | | | Programmable preamble | _ | Yes | Yes | Yes | | | | | Maximum power-down mode | MPSM | Yes | Yes | No | | | | | Additive latency | AL | Yes | Yes | Yes | | | | | Connectivity test mode | СТ | JEDEC optional on 8Gb and larger densities Micron supports on all densities | | | | | | | Hard post package repair mode | hPPR | JEDEC optional on 4Gb Micron supports on all densities | | | | | | | Soft post package repair mode | sPPR | JEDEC optional on 4Gb and 8Gb Micron supports on all densities | | | | | | 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.