## PIC16(L)F1788/1789 Family Silicon Errata and Data Sheet Clarification The PIC16(L)F1788/1789 family devices that you have received conform functionally to the current Device Data Sheet (DS41675**A**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2. The errata described in this document will be addressed in future revisions of the PIC16(L)F1788/1789 silicon. Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (B1). Data Sheet clarifications and corrections start on page 5, following the discussion of silicon issues. The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com). For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger: - 1. Using the appropriate interface, connect the device to the hardware debugger. - 2. Open an MPLAB IDE project. - 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger. - 4. Based on the version of MPLAB IDE you are using, do one of the following: - a) For MPLAB IDE 8, select <u>Programmer ></u> Reconnect. - b) For MPLAB X IDE, select <u>Window > Dashboard</u> and click the **Refresh Debug**Tool Status icon ( ). - 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window. **Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance. The DEVREV values for the various PIC16(L)F1788/1789 silicon revisions are shown in Table 1. TABLE 1: SILICON DEVREV VALUES | Part Number | Davies ID | Revision ID (Silicon Revision) | | | |-------------|-----------|--------------------------------|-------|--| | | Device ID | В0 | B1 | | | PIC16F1788 | 302Bh | 2040h | 2041h | | | PIC16LF1788 | 302Dh | 2040h | 2041h | | | PIC16F1789 | 302Ah | 2040h | 2041h | | | PIC16LF1789 | 302Ch | 2040h | 2041h | | - **Note 1:** The Revision ID and Device ID are located in the Configuration memory at addresses 8005h and 8006h, respectively. - **2:** Refer to the "PIC16(L)F178X Memory Programming Specification" (DS41457) for detailed information on Device and Revision IDs for your specific device. TABLE 2: SILICON ISSUE SUMMARY | Module | Feature | Item | Innua Cummanu | Affected Revision <sup>(1)</sup> | | | |------------|-------------------|--------|---------------------------------------------------------------------------------------------------|----------------------------------|----|--| | Wodule | reature | Number | Issue Summary | В0 | B1 | | | Comparator | Low-Power mode | 1.1 | Improper Low-Power mode operation. | Х | Х | | | PSMC | Rising Edge Input | 2.1 | Period and falling edge race condition. | Х | Х | | | PSMC | 64 MHz Clock | 2.2 | Failure to operate when PLLEN Configuration bit is set. | Х | Х | | | Resets | Low-Power Sleep | 3.1 | MCLR Reset during Low-Power Sleep will be reported as a POR Reset (PIC16F1788/1789 devices only). | Х | Х | | | CPU | BRA/BRW | 4.1 | An interrupt during execution of BRA or BRW instruction can return an incorrect PC value. | Х | | | | FVR | 2x and 4x Gain | 5.1 | Output tolerance is ± 8%. | Х | Х | | | CCP3 | Capture | 6.1 | TTL Input suppresses capture event. | Х | | | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. #### Silicon Errata Issues Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**B1**). 1. Module: Comparator #### 1.1 No Low-Power, No Low-Speed Mode The comparator operation in Low-Power, Low-Speed mode (CxSP = 0) may not perform properly. #### Work around Use the comparator in High-Power mode. #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Χ | Х | | | | 2. Module: PSMC #### 2.1 Rising Edge Inhibit When the period and falling edge sources are from the same asynchronous input, then a race condition may occur where the period is detected before the falling edge. When this occurs, the falling edge properly terminates the cycle but subsequent rising edge inputs are ignored. #### Work around To configure the PSMC for fixed off-time and variable frequency, set the following: - Period = Asynchronous feedback - Rising Event = Synchronous @ PSMCxPH = 0 - Falling Event = Synchronous @ PSMCxDC = Off Time - Output inverted so drive time is from falling event to period event. #### **Affected Silicon Revisions** | В | ) | В1 | | | | |---|---|----|--|--|--| | Х | | Χ | | | | #### 2.2 64 MHz Clock When the Configuration bits select both PLL enabled and INTOSC as the default system clock, then the 64 MHz PSMC clock will not operate after a device Reset until the IRCF<3:0> bits of the OSCCON register are set to '111x'. The IRCF bits can then be set to any desired value and the 64 MHz clock will continue to operate. #### Work around Ensure that the PLLEN bit of the CONFIG2 register is cleared when the FOSC<2:0> bits of the CONFIG1 register select the INTOSC (FOSC<2:0> = 100). #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Χ | Х | | | | 3. Module: Resets ## 3.1 Low-Power Sleep (PIC16F1788/1789 devices only) When the device is in Low-Power Sleep (VREGPM = 1 and SLEEP instruction is executed), a MCLR Reset will be reported as a POR Reset: - <del>PD</del> = 1 - POR = 0 - RDMCLR = 1 #### Work around Use Normal-Power Sleep mode (VREGPM = 0). #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Χ | Χ | | | | 4. Module: CPU #### 4.1 BRA/BRW If a BRA or BRW instruction is executed concurrently with an interrupt event, the ISR routine can restore the PC to an incorrect value. #### Work around Use the GOTO instruction rather than the BRA or BRW instruction. #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Χ | | | | | 5. Module: FVR #### 5.1 2x and 4x Gain Selections The 2x and 4x gain selections are within $\pm$ 8% of the nominal value. The 1x output selection is within $\pm$ 4% of the nominal, as specified in the data sheet. #### Work around None. #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Х | Χ | | | | 6. Module: CCP3 #### 6.1 CCP3 Capture (PIC16(L)F1789 only) When the input threshold control for RE0 is configured for TTL, then the CCP3 capture input is ignored. #### Work around Use ST threshold. #### **Affected Silicon Revisions** | В0 | B1 | | | | |----|----|--|--|--| | Χ | | | | | #### **Data Sheet Clarifications** The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS41675**A**): **Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. None. APPENDIX A: DOCUMENT **REVISION HISTORY** ## Rev A Document (05/2013) Initial release of this document. ### Rev B Document (07/2013) Added Silicon Revision B1; Added Module 6; Other minor corrections. #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620773222 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12