

July 2007

# 74LVTH162374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs and 25 $\Omega$ Series Resistors in the Outputs

## Features

- Input and output interface capability to systems at 5V V<sub>CC</sub>
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- Power Up/Power Down high impedance provides glitch-free bus loading
- Outputs include equivalent series resistance of 25Ω to make external termination resistors unnecessary and reduce overshoot and undershoot
- Functionally compatible with the 74 series 16374
- Latch-up performance exceeds 500mA
- ESD performance:
- Human-body model > 2000V
- Machine model > 200V
- Charged-device model > 1000V
- Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)

# **General Description**

The LVTH162374 contains sixteen non-inverting D-type flip-flops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock (CP) and Output Enable  $(\overline{OE})$  are common to each byte and can be shorted together for full 16-bit operation.

The LVTH162374 is designed with equivalent  $25\Omega$  series resistance in both the HIGH and LOW states of the output. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters.

The LVTH162374 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These flip-flops are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVTH162374 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

# **Ordering Information**

| Order Number                  | Package<br>Number       | Pb-Free | Package Description                                                            | Supplied As   |
|-------------------------------|-------------------------|---------|--------------------------------------------------------------------------------|---------------|
| 74LVTH162374GX <sup>(1)</sup> | BGA54A<br>(Preliminary) | Yes     | 54-Ball Fine-Pitch Ball Grid Array (FBGA),<br>JEDEC MO-205, 5.5mm Wide         | Tape and Reel |
| 74LVTH162374MEA               | MS48A                   | Yes     | 48-Lead Small Shrink Outline Package<br>(SSOP), JEDEC MO-118, 0.300" Wide      | Tubes         |
| 74LVTH162374MEX               | MS48A                   | Yes     | 48-Lead Small Shrink Outline Package<br>(SSOP), JEDEC MO-118, 0.300" Wide      | Tape and Reel |
| 74LVTH162374MTD               | MTD48                   | Yes     | 48-Lead Thin Shrink Small Outline Package<br>(TSSOP), JEDEC MO-153, 6.1mm Wide | Tubes         |
| 74LVTH162374MTX               | MTD48                   | Yes     | 48-Lead Thin Shrink Small Outline Package<br>(TSSOP), JEDEC MO-153, 6.1mm Wide | Tape and Reel |

## Notes:

1. BGA package available in Tape and Reel only.

# **Connection Diagrams**

## Pin Assignments for SSOP and TSSOP

| _                 |            | $\bigcirc$ |            |                    |
|-------------------|------------|------------|------------|--------------------|
| 0E <sub>1</sub> — | 1          |            | 48         | — СР <sub>1</sub>  |
| °° —              | 2          |            | 47         | — I <sub>0</sub>   |
| 0 <sub>1</sub> —  | 3          |            | 46         | — I <sub>1</sub>   |
| GND —             | 4          |            | 45         | — GND              |
| 0 <sub>2</sub> —  | 5          |            | 44         | - I <sub>2</sub>   |
| 0 <sub>3</sub> —  | 6          |            | 43         | — I <sub>3</sub>   |
| v <sub>cc</sub> — | 7          |            | 42         | — v <sub>cc</sub>  |
| 0 <sub>4</sub> —  | 8          |            | <b>4</b> 1 | — I <sub>4</sub>   |
| 0 <sub>5</sub> —  | 9          |            | 40         | — 1 <sub>5</sub>   |
| GND —             | 10         |            | 39         | — GND              |
| 0 <sub>6</sub> —  | <b>1</b> 1 |            | 38         | — 1 <sub>6</sub>   |
| 0 <sub>7</sub> —  | 12         |            | 37         | - 1 <sub>7</sub>   |
| ം —               | 13         |            | 36         | — 1 <sub>8</sub>   |
| 0 <sub>9</sub> —  | 14         |            | 35         | وا <b>—</b>        |
| GND —             | 15         |            | 34         | — GND              |
| 0 <sub>10</sub> — | 16         |            | 33         | - 1 <sub>10</sub>  |
| 0 <sub>11</sub> — | 17         |            | 32         | - I <sub>1 1</sub> |
| v <sub>cc</sub> — | 18         |            | 31         | — v <sub>cc</sub>  |
| 0 <sub>12</sub> — | 19         |            | 30         | - 1 <sub>1 2</sub> |
| 0 <sub>13</sub> — | 20         |            | 29         | - 1 <sub>13</sub>  |
| GND —             | 21         |            | 28         | — GND              |
| 0 <sub>14</sub> — | 22         |            | 27         | - 1 <sub>14</sub>  |
| 0 <sub>15</sub> — | 23         |            | 26         | - 1 <sub>15</sub>  |
| 0e2 -             | 24         |            | 25         | — СР <sub>2</sub>  |
|                   |            |            |            |                    |

### **Pin Assignment for FPGA** 1 2 3 4 5 6 000000 < 000000 œ 000000 Ο 000000 Ω 000000 ш ш 000000 000000 ര 000000 т 000000 ~

(Top Thru View)

# **Pin Description**

| Pin Name                        | Description                      |
|---------------------------------|----------------------------------|
| OEn                             | Output Enable Input (Active LOW) |
| CPn                             | Clock Pulse Input                |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                           |
| 0 <sub>0</sub> –0 <sub>15</sub> | 3-STATE Outputs                  |
| NC                              | No Connect                       |

## **FBGA Pin Assignments**

|   | 1               | 2               | 3                 | 4               | 5               | 6               |
|---|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|
| Α | O <sub>0</sub>  | NC              | OE <sub>1</sub>   | CP <sub>1</sub> | NC              | I <sub>0</sub>  |
| В | 0 <sub>2</sub>  | 01              | NC                | NC              | I <sub>1</sub>  | l <sub>2</sub>  |
| С | 0 <sub>4</sub>  | O <sub>3</sub>  | V <sub>CC</sub>   | V <sub>CC</sub> | I <sub>3</sub>  | I <sub>4</sub>  |
| D | 0 <sub>6</sub>  | 0 <sub>5</sub>  | GND               | GND             | $I_5$           | I <sub>6</sub>  |
| Е | 0 <sub>8</sub>  | 0 <sub>7</sub>  | GND               | GND             | ۱ <sub>7</sub>  | I <sub>8</sub>  |
| F | 0 <sub>10</sub> | 0 <sub>9</sub>  | GND               | GND             | l <sub>9</sub>  | I <sub>10</sub> |
| G | 0 <sub>12</sub> | 0 <sub>11</sub> | V <sub>CC</sub>   | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> |
| Н | 0 <sub>14</sub> | 0 <sub>13</sub> | NC                | NC              | I <sub>13</sub> | I <sub>14</sub> |
| J | 0 <sub>15</sub> | NC              | $\overline{OE}_2$ | CP <sub>2</sub> | NC              | I <sub>15</sub> |

# Logic Symbol



# **Truth Tables**

|                 | Outputs         |                                |                                |
|-----------------|-----------------|--------------------------------|--------------------------------|
| CP <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> —I <sub>7</sub> | 0 <sub>0</sub> –0 <sub>7</sub> |
| ~               | L               | Н                              | Н                              |
| ~               | L               | L                              | L                              |
| L               | L               | Х                              | Oo                             |
| Х               | Н               | Х                              | Z                              |

|                 | Outputs         |                                 |                                 |
|-----------------|-----------------|---------------------------------|---------------------------------|
| CP <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> —I <sub>15</sub> | 0 <sub>8</sub> –0 <sub>15</sub> |
| ~               | L               | Н                               | Н                               |
| ~               | L               | L                               | L                               |
| L               | L               | Х                               | Oo                              |
| Х               | Н               | Х                               | Z                               |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Immaterial
- Z = HIGH Impedance
- $O_o$  = Previous  $O_o$  before LOW-to-HIGH of CP

## **Functional Description**

The LVTH162374 consists of sixteen edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. Each byte has a buffered clock and buffered Output Enable common to all flip-flops within that byte. The description which follows applies to each byte. Each

flip-flop will store the state of their indi-vidual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP<sub>n</sub>) transition. With the Output Enable ( $\overline{OE}_n$ ) LOW, the contents of the flip-flops are available at the outputs. When  $\overline{OE}_n$  is HIGH, the outputs go to the high impedance state. Operation of the  $\overline{OE}_n$  input does not affect the state of the flip-flops.

# Logic Diagrams



Please note that these diagrams are provided for the understanding of logic operation and should not be used to estimate propagation delays.

# 74LVTH162374 Low Voltage 16-Bit D-Type Flip-Flop with 3-STATE Outputs and 25Ω Series Resistors in the Outputs

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                        | Conditions                                           | Value        | Units |
|------------------|----------------------------------|------------------------------------------------------|--------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   |                                                      | -0.5 to +4.6 | V     |
| VI               | DC Input Voltage                 |                                                      | -0.5 to +7.0 | V     |
| Vo               | DC Output Voltage                | Output in 3-STATE                                    | -0.5 to +7.0 | V     |
|                  |                                  | Output in HIGH or LOW State <sup>(2)</sup>           | -0.5 to +7.0 |       |
| I <sub>IK</sub>  | DC Input Diode Current           | V <sub>I</sub> < GND                                 | -50          | mA    |
| Ι <sub>ΟΚ</sub>  | DC Output Diode Current          | V <sub>O</sub> < GND                                 | -50          | mA    |
| Ι <sub>Ο</sub>   | DC Output Current                | $V_O > V_{CC}$ Output at HIGH State                  | 64           | mA    |
|                  |                                  | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State | 128          |       |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin |                                                      | ±64          | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin |                                                      | ±128         | mA    |
| T <sub>STG</sub> | Storage Temperature              |                                                      | -65 to +150  | °C    |

## Note:

2.  $\rm I_O$  Absolute Maximum Rating must be observed.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                | Parameter                                              | Min. | Max. | Units |
|-----------------------|--------------------------------------------------------|------|------|-------|
| V <sub>CC</sub>       | Supply Voltage                                         | 2.7  | 3.6  | V     |
| VI                    | Input Voltage                                          | 0    | 5.5  | V     |
| I <sub>OH</sub>       | HIGH Level Output Current                              |      | -12  | mA    |
| I <sub>OL</sub>       | LOW Level Output Current                               |      | 12   | mA    |
| T <sub>A</sub>        | Free-Air Operating Temperature                         | -40  | 85   | °C    |
| $\Delta t / \Delta V$ | Input Edge Rate, $V_{IN}$ = 0.8V–2.0V, $V_{CC}$ = 3.0V | 0    | 10   | ns/V  |

|                      |                                                         |                                         |                     |                                                                 | T <sub>A</sub> = -40°C to<br>+85°C |      |       |  |
|----------------------|---------------------------------------------------------|-----------------------------------------|---------------------|-----------------------------------------------------------------|------------------------------------|------|-------|--|
| Symbol               | Paramet                                                 | er                                      | V <sub>CC</sub> (V) | Conditions                                                      | MIn.                               | Max. | Units |  |
| V <sub>IK</sub>      | Input Clamp Diode Vo                                    | ltage                                   | 2.7                 | I <sub>I</sub> = -18mA                                          |                                    | -1.2 | V     |  |
| V <sub>IH</sub>      | Input HIGH Voltage                                      |                                         | 2.7–3.6             | $V_0 \le 0.1V$ or                                               | 2.0                                |      | V     |  |
| V <sub>IL</sub>      | Input LOW Voltage                                       |                                         | 2.7–3.6             | $V_{O} \ge V_{CC} - 0.1V$                                       |                                    | 0.8  | V     |  |
| V <sub>OH</sub>      | Output HIGH Voltage                                     |                                         | 2.7–3.6             | Ι <sub>ΟΗ</sub> = -100μΑ                                        | $V_{CC} - 0.2V$                    |      | V     |  |
|                      |                                                         |                                         | 3.0                 | I <sub>OH</sub> = -12mA                                         | 2.0                                |      |       |  |
| V <sub>OL</sub>      | V <sub>OL</sub> Output LOW Voltage                      |                                         | 2.7                 | Ι <sub>ΟL</sub> = 100μΑ                                         |                                    | 0.2  | V     |  |
|                      |                                                         |                                         | 3.0                 | I <sub>OL</sub> = 12mA                                          |                                    | 0.8  |       |  |
| I <sub>I(HOLD)</sub> | Bushold Input Minimu                                    | nput Minimum Drive 3.0 V <sub>I</sub> = |                     | V <sub>I</sub> = 0.8V                                           | 75                                 |      | μA    |  |
|                      |                                                         |                                         |                     | V <sub>I</sub> = 2.0V                                           | -75                                |      |       |  |
| I <sub>I(OD)</sub>   | DD) Bushold Input Over-Drive Current<br>to Change State |                                         | 3.0                 | (3)                                                             | 500                                |      | μA    |  |
|                      |                                                         |                                         |                     | (4)                                                             | -500                               |      |       |  |
| I <sub>I</sub>       | Input Current                                           |                                         | 3.6                 | V <sub>I</sub> = 5.5V                                           |                                    | 10   | μA    |  |
|                      |                                                         | Control Pins                            |                     | V <sub>I</sub> = 0V or V <sub>CC</sub>                          |                                    | ±1   |       |  |
|                      |                                                         | Data Pins                               |                     | V <sub>I</sub> = 0V                                             |                                    | -5   | 1     |  |
|                      |                                                         |                                         |                     | $V_{I} = V_{CC}$                                                |                                    | 1    | 1     |  |
| I <sub>OFF</sub>     | Power Off Leakage C                                     | urrent                                  | 0                   | $0V \le V_I \text{ or } V_O \le 5.5V$                           |                                    | ±100 | μA    |  |
| I <sub>PU/PD</sub>   | Power Up/Down 3-ST<br>Current                           | ATE Output                              | 0–1.5               | $V_{O} = 0.5V$ to 3.0V,<br>$V_{I} = GND$ or $V_{CC}$            |                                    | ±100 | μA    |  |
| I <sub>OZL</sub>     | 3-STATE Output Leak                                     | age Current                             | 3.6                 | V <sub>O</sub> = 0.5V                                           |                                    | -5   | μA    |  |
| I <sub>OZH</sub>     | 3-STATE Output Leak                                     | age Current                             | 3.6                 | V <sub>O</sub> = 3.0V                                           |                                    | 5    | μA    |  |
| I <sub>OZH</sub> +   | 3-STATE Output Leak                                     | age Current                             | 3.6                 | $V_{CC} < V_O \le 5.5V$                                         |                                    | 10   | μA    |  |
| I <sub>CCH</sub>     | Power Supply Curren                                     | t                                       | 3.6                 | Outputs HIGH                                                    |                                    | 0.19 | mA    |  |
| I <sub>CCL</sub>     | Power Supply Curren                                     | t                                       | 3.6                 | Outputs LOW                                                     |                                    | 5    | mA    |  |
| I <sub>CCZ</sub>     | Power Supply Curren                                     | t                                       | 3.6                 | Outputs Disabled                                                |                                    | 0.19 | mA    |  |
| I <sub>CCZ</sub> +   | Power Supply Curren                                     | t                                       | 3.6                 | $V_{CC} \le V_O \le 5.5V$ ,<br>Outputs Disabled                 |                                    | 0.19 | mA    |  |
| $\Delta I_{CC}$      | Increase in Power Su                                    | oply Current <sup>(5)</sup>             | 3.6                 | One Input at $V_{CC} - 0.6V$<br>Other Inputs at $V_{CC}$ or GND |                                    | 0.2  | mA    |  |

## Notes:

3. An external driver must source at least the specified current to switch from LOW-to-HIGH.

4. An external driver must sink at least the specified current to switch from HIGH-to-LOW.

5. This is the increase in supply current for each input that is at the specified voltage level rather than  $V_{CC}$  or GND.

| Dynamic Switching Characteristics." | Dynamic | Switching | Characteristics <sup>(6)</sup> |
|-------------------------------------|---------|-----------|--------------------------------|
|-------------------------------------|---------|-----------|--------------------------------|

|                  |                                              |                        | Conditions                                      | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |     |       |
|------------------|----------------------------------------------|------------------------|-------------------------------------------------|-------------------------------------------------|------|-----|-------|
| Symbol           | Parameter                                    | V <sub>CC</sub><br>(V) | C <sub>L</sub> = 50pF,<br>R <sub>L</sub> = 500Ω | Min.                                            | Тур. | Max | Units |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3                    | (7)                                             |                                                 | 0.8  |     | V     |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3                    | (7)                                             |                                                 | -0.8 |     | V     |

Note:

6. Characterized in SSOP package. Guaranteed parameter, but not tested.

7. Max number of outputs defined as (n). n–1 data inputs are driven 0V to 3V. Output under test held LOW.

# **AC Electrical Characteristics**

|                   |                                      |                      | T <sub>A</sub> = -40°C to +85°C,<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |                        |      |       |  |
|-------------------|--------------------------------------|----------------------|----------------------------------------------------------------------------------|------------------------|------|-------|--|
|                   |                                      | V <sub>CC</sub> = 3. | 3V ±0.3V                                                                         | V <sub>CC</sub> = 2.7V |      |       |  |
| Symbol            | Parameter                            | Min.                 | Max.                                                                             | Min.                   | Max. | Units |  |
| f <sub>MAX</sub>  | Maximum Clock Frequency              | 160                  |                                                                                  | 150                    |      | MHz   |  |
| t <sub>PHL</sub>  | Propagation Delay, CP to On          | 2.0                  | 5.1                                                                              | 2.0                    | 5.3  | ns    |  |
| t <sub>PLH</sub>  |                                      | 1.6                  | 5.3                                                                              | 1.6                    | 6.2  |       |  |
| t <sub>PZL</sub>  | Output Enable Time                   | 1.8                  | 5.0                                                                              | 1.8                    | 6.0  | ns    |  |
| t <sub>PZH</sub>  |                                      | 1.2                  | 5.6                                                                              | 1.2                    | 6.9  |       |  |
| t <sub>PLZ</sub>  | Output Disable Time                  | 1.9                  | 5.0                                                                              | 1.9 2.0                | 5.1  | ns    |  |
| t <sub>PHZ</sub>  |                                      | 2.0                  | 5.4                                                                              |                        | 5.7  |       |  |
| t <sub>S</sub>    | Setup Time                           | 1.8                  |                                                                                  | 2.0                    |      | ns    |  |
| t <sub>H</sub>    | Hold Time                            | 0.8                  |                                                                                  | 0.1                    |      | ns    |  |
| t <sub>W</sub>    | Pulse Width                          | 3.0                  |                                                                                  | 3.0                    |      | ns    |  |
| t <sub>OSHL</sub> | Output to Output Skew <sup>(8)</sup> |                      | 1.0                                                                              |                        | 1.0  | ns    |  |
| t <sub>OSLH</sub> |                                      |                      | 1.0                                                                              |                        | 1.0  |       |  |

## Note:

 Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

# Capacitance<sup>(9)</sup>

| Symbol          | Parameter                     | Conditions                                   | Тур. | Units |
|-----------------|-------------------------------|----------------------------------------------|------|-------|
| C <sub>IN</sub> | Input Capacitance             | $V_{CC} = OPEN, V_I = 0V \text{ or } V_{CC}$ | 4    | pF    |
| C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC}$ = 3.0V, $V_{O}$ = 0V or $V_{CC}$    | 8    | pF    |

## Note:

9. Capcitance is measured at frequency f = 1MHz, per MIL-STD-883, Method 3012.









SEMICONDUCTOR

## TRADEMARKS

The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>®</sup> Build it Now<sup>™</sup> CorePLUS<sup>™</sup> CROSSVOLT<sup>™</sup> CTL<sup>™</sup> Current Transfer Logic<sup>™</sup> EcoSPARK<sup>®</sup> Fairchild<sup>®</sup> Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series<sup>™</sup> FACT<sup>®</sup> FAST<sup>®</sup>

Global Power Resource<sup>SM</sup>

Green FPS™ e-Series™ GTO™ *i-Lo*™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroFET™ MicroPak™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® ® PDP-SPM™ Power220® Power247<sup>®</sup> **POWEREDGE<sup>®</sup>** Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET**® QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure<sup>™</sup> SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6

SuperSOT<sup>™</sup>-8 SyncFET<sup>™</sup> The Power Franchise<sup>®</sup>

tinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ µSerDes™ UHC® UniFET™ VCX™

## DISCLAIMER

FastvCore™

FPS™

FRFET®

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Definition of Terms      |                        |                                                                                                                                                                                                                  |  |  |
|--------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                       |  |  |
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development.<br>Specifications may change in any manner without notice.                                                                            |  |  |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be pub-<br>lished at a later date. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve design. |  |  |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                           |  |  |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontin-<br>ued by Fairchild semiconductor. The datasheet is printed for reference infor-<br>mation only.                                    |  |  |
|                          |                        | Rev. 13                                                                                                                                                                                                          |  |  |

**PRODUCT STATUS DEFINITIONS**