# Freescale Semiconductor

Technical Data

# 5.0 A Throttle Control H-Bridge

The 33932 is a monolithic H-Bridge Power IC in a robust thermally enhanced package. The 33932 has two independent monolithic H-Bridge Power ICs in the same package. They are designed primarily for automotive electronic throttle control, but are applicable to any low voltage DC servo motor control application within the current and voltage limits stated in this specification.

Each H-Bridge in the 33932 is able to control inductive loads with currents up to 5.0 A peak. RMS current capability is subject to the degree of heatsinking provided to the device package. Internal peak-current limiting (regulation) is activated at load currents above 6.5 A  $\pm$ 1.5 A. Output loads can be pulse-width modulated (PWM-ed) at frequencies up to 11 kHz. A load current feedback feature provides a proportional (0.24% of the load current) current output suitable for monitoring by a microcontroller's A/D input. A Status Flag output reports under-voltage, over-current, and over-temperature fault conditions.

Two independent inputs provide polarity control of two half-bridge totem pole outputs. Two independent disable inputs are provided to force the H-Bridge outputs to tri-state (high-impedance off state).

#### Features

- + 8.0 to 28 V continuous operation (transient operation from 5.0 to 40 V)
- 235 mΩ maximum R<sub>DS(ON)</sub> at 150 °C (each H-Bridge MOSFET)
- 3.0 and 5.0 V TTL / CMOS logic compatible inputs
- · Output short-circuit protection (short to VPWR or GND)
- Over-current limiting (regulation) via internal constant-off-time
   PWM
- · Temperature dependant current limit threshold reduction
- All inputs have an internal source/sink to define the default (floating input) states
- Sleep mode with current draw < 50 µA (each half with inputs floating or set to match default logic states)



# √RoHS

33932

#### THROTTLE CONTROL H-BRIDGE



| ORDERING INFORMATION                                  |                                        |         |  |  |  |
|-------------------------------------------------------|----------------------------------------|---------|--|--|--|
| <b>Device</b><br>(Add R2 Suffix for<br>Tape and Reel) | Temperature<br>Range (T <sub>A</sub> ) | Package |  |  |  |

-40 to 125 °C

44 HSOP

54 SOICW-EP

MC33932VW

MC33932EK



Figure 1. MC33932 Simplified Application Diagram





# **INTERNAL BLOCK DIAGRAM**



# **PIN CONNECTIONS**



44 HSOP Transparent Top View



#### Figure 3. 33932 Pin Connections

A functional description of each pin can be found in the Functional Description section beginning on Functional Description.

#### Table 1. 33932 Pin Definitions

| Pin<br>HSOP<br>(VW) | Pin<br>SOICW-EP<br>(EK) | Pin Name | Pin<br>Function  | Formal Name                      | Definition                                                                                                                                                                                                                                                       |
|---------------------|-------------------------|----------|------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | 3                       | D1       | Logic Input      | Disable Input 1<br>(Active High) | When D1 is logic HIGH, both OUT1 and OUT2 are tri-stated. Schmitt trigger input with ~80 $\mu$ A source so default condition = disabled.                                                                                                                         |
| 2                   | 4                       | FBA      | Analog<br>Output | Feedback                         | H-Bridge A load current feedback output provides ground<br>referenced 0.24% of the high side output current. (Tie to GND<br>through a resistor if not used.)                                                                                                     |
| 3                   | 5                       | EN/D2    | Logic Input      | Enable Input                     | When $EN/\overline{D2}$ is logic HIGH, H-Bridge A is operational. When $EN/\overline{D2}$ is logic LOW, the H-Bridge A outputs are tri-stated and H-<br>Bridge A is placed in Sleep Mode. (logic input with ~80 $\mu$ A sink so default condition = Sleep Mode.) |
| 4-6, 39, 40         | 1, 9, 46, 53            | VPWRA    | Power Input      | Positive Power<br>Supply         | These pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance supply plane on the PCB.                                                                                                       |
| 7-9                 | 10, 11                  | OUT1     | Power<br>Output  | H-Bridge Output 1                | H-Bridge A source of HS1 and drain LS1.                                                                                                                                                                                                                          |

| Table 1. | 33932 Pin | Definitions | (continued) |
|----------|-----------|-------------|-------------|
|----------|-----------|-------------|-------------|

| Pin<br>HSOP<br>(VW) | Pin<br>SOICW-EP<br>(EK) | Pin Name | Pin<br>Function                 | Formal Name                      | Definition                                                                                                                                                                                                                                             |
|---------------------|-------------------------|----------|---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10, 11, 34,<br>35   | 12, 13, 42,<br>43       | PGNDA    | Power<br>Ground                 | Power Ground                     | High-current power ground pins must be connected together<br>physically as close as possible and directly soldered down to a<br>wide, thick, low resistance ground plane on the PCB. PGNDA<br>should be connected to PGNDB with a low-impedance path.  |
| 12, 13, 32,<br>33   | 15, 16, 39,<br>40       | PGNDB    | Power<br>Ground                 | Power Ground                     | High-current power ground pins must be connected together<br>physically as close as possible and directly soldered down to a<br>wide, thick, low resistance ground plane on the PCB. PGNDB<br>should be connected to PGNDA with a low-impedance path.  |
| 14-16               | 17, 18                  | OUT4     | Power<br>Output                 | H-Bridge Output 4                | H-Bridge B Source of HS2 and drain of LS2.                                                                                                                                                                                                             |
| 17, 18,<br>26-28    | 19, 26, 28,<br>36       | VPWRB    | Power Input                     | Positive Power<br>Supply         | These pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance supply plane on the PCB.                                                                                             |
| 19                  | 20                      | ССРВ     | Analog<br>Output                | Charge Pump<br>Capacitor         | External reservoir capacitor connection for H-Bridge B internal charge pump; connected to VPWRB. Allowable values are 30 to 100 nF. <b>Note:</b> This capacitor is required for the proper performance of the device.                                  |
| 20                  | 23                      | IN4      | Logic Input                     | Input 4                          | Logic input control of OUT4.                                                                                                                                                                                                                           |
| 21                  | 24                      | IN3      | Logic Input                     | Input 3                          | Logic input control of OUT3.                                                                                                                                                                                                                           |
| 22                  | 25                      | SFB      | Logic<br>Output -<br>Open Drain | Status Flag B<br>(Active Low)    | H-Bridge B open drain active LOW Status Flag output (requires an external pull-up resistor to V <sub>DD</sub> . Maximum permissible load current < 0.5 mA. Maximum V <sub>SFLOW</sub> < 0.4 V at 0.3 mA. Maximum permissible pull-up voltage < 7.0 V.) |
| 23                  | 30                      | D3       | Logic Input                     | Disable Input 3<br>(Active High) | When D3 is logic HIGH, both OUT3 and OUT4 are tri-stated. Schmitt trigger input with ~80 $\mu$ A source so default condition = disabled.                                                                                                               |
| 24                  | 31                      | FBB      | Analog<br>Output                | Feedback B                       | H-Bridge B load current feedback output provides ground<br>referenced 0.24% of the high side output current. (Tie to GND<br>through a resistor if not used.)                                                                                           |
| 25                  | 32                      | EN/D4    | Logic Input                     | Enable Input                     | When EN/D4 is logic HIGH, H-Bridge B is operational. When EN/<br>D4 is logic LOW, the H-Bridge B outputs are tri-stated and H-<br>Bridge B is placed in Sleep Mode. (logic input with ~80µA sink so<br>default condition = Sleep Mode.)                |
| 29-31               | 37, 38                  | OUT3     | Power<br>Output                 | H-Bridge Output 3                | H-Bridge B Source of HS1 and drain of LS1.                                                                                                                                                                                                             |
| 36-38               | 44, 45                  | OUT2     | Power<br>Output                 | H-Bridge Output 2                | H-Bridge A source of HS2 and drain of LS2.                                                                                                                                                                                                             |
| 41                  | 47                      | CCPA     | Analog<br>Output                | Charge Pump<br>Capacitor         | External reservoir capacitor connection for H-Bridge A internal charge pump; connected to VPWRA. Allowable values are 30 to 100 nF. <b>Note:</b> This capacitor is required for the proper performance of the device.                                  |
| 42                  | 50                      | IN2      | Logic Input                     | Input 2                          | Logic input control of OUT2.                                                                                                                                                                                                                           |
| 43                  | 51                      | IN1      | Logic Input                     | Input 1                          | Logic input control of OUT1; e.g., when IN1 is logic HIGH, OUT1 is set to VPWRA, and when IN1 is logic LOW, OUT1 is set to PGNDA. (Schmitt trigger Input with ~80 $\mu$ A source so default condition = OUT1 HIGH.)                                    |

 Table 1. 33932 Pin Definitions (continued)

| Pin<br>HSOP<br>(VW) | Pin<br>SOICW-EP<br>(EK)                                | Pin Name       | Pin<br>Function                 | Formal Name                 | Definition                                                                                                                                                                                                                                          |
|---------------------|--------------------------------------------------------|----------------|---------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 44                  | 52                                                     | SFA            | Logic<br>Output -<br>Open Drain | Status Flag<br>(Active Low) | H-Bridge A open drain active LOW Status Flag output (requires an external pull-up resistor to $V_{DD}$ . Maximum permissible load current < 0.5 mA. Maximum $V_{\overline{SFLOW}}$ < 0.4 V at 0.3 mA. Maximum permissible pull-up voltage < 7.0 V.) |
| TAB                 | 54<br>27                                               | AGNDA<br>AGNDB | Analog<br>Ground                | Analog Signal<br>Ground     | The low-current analog signal ground must be connected to PGND via low-impedance path (<10 m $\Omega$ , 0 Hz to 20 kHz).                                                                                                                            |
| -                   | 2, 6 - 8, 14,<br>21, 22, 29,<br>33 - 35, 41,<br>48, 49 | NC             | None                            | No Connect                  | These pins have no electrical connection or function.                                                                                                                                                                                               |
| -                   | EP                                                     | EP             | Thermal<br>Pad                  | Exposed Pad                 | Exposed TAB is also the main heatsinking path for the device and must be connected to ground.                                                                                                                                                       |

# **ELECTRICAL CHARACTERISTICS**

## **MAXIMUM RATINGS**

#### Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. These parameters are not production tested.

| Ratings                                  | Symbol                 | Value       | Unit |
|------------------------------------------|------------------------|-------------|------|
| ELECTRICAL RATINGS                       |                        |             |      |
| Power Supply Voltage                     |                        |             | V    |
| Normal Operation (Steady-state)          | V <sub>PWR(SS)</sub>   | -0.3 to 28  |      |
| Transient Over-voltage <sup>(1)</sup>    | V <sub>PWR(T)</sub>    | -0.3 to 40  |      |
| Logic Input Voltage <sup>(2)</sup>       | V <sub>IN</sub>        | -0.3 to 7.0 | V    |
| SFA, SFB Output <sup>(3)</sup>           | V SF                   | -0.3 to 7.0 | V    |
| Continuous Output Current <sup>(4)</sup> | I <sub>OUT(CONT)</sub> | 5.0         | А    |
| ESD Voltage <sup>(5)</sup>               |                        |             | V    |
| Human Body Model                         | V <sub>ESD1</sub>      | ±2000       |      |
| Machine Model                            | V <sub>ESD2</sub>      | ±200        |      |
| Charge Device Model                      |                        |             |      |
| Corner Pins                              |                        | ±750        |      |
| All Other Pins                           |                        | ±500        |      |

#### THERMAL RATINGS

| Storage Temperature                                               | T <sub>STG</sub>  | - 65 to 150 | °C   |
|-------------------------------------------------------------------|-------------------|-------------|------|
| Operating Temperature <sup>(6)</sup>                              |                   |             | °C   |
| Ambient                                                           | T <sub>A</sub>    | -40 to 125  |      |
| Junction                                                          | TJ                | -40 to 150  |      |
| Peak Package Reflow Temperature During Reflow <sup>(7), (8)</sup> | T <sub>PPRT</sub> | Note 8      | °C   |
| Approximate Junction-to Case Thermal Resistance <sup>(9)</sup>    | R <sub>THJC</sub> | <1.0        | °C/W |

Notes

- 2. Exceeding the maximum input voltage on IN1, IN2, IN3, IN4, EN/D2, EN/D4, D1, or D3 may cause a malfunction or permanent damage to the device.
- 3. Exceeding the pull-up resistor voltage on the open drain SFA or SFB pin may cause permanent damage to the device.
- 4. Continuous output current capability is dependent on sufficient package heatsinking to keep junction temperature ≤150 °C.
- 5. ESD testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP}$  = 4.0 pF).
- 6. The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking provided. Brief non-repetitive excursions of junction temperature above 150 °C can be tolerated, provided the duration does not exceed 30 seconds maximum. (Non-repetitive events are defined as not occurring more than once in 24 hours.)
- 7. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 8. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.
- Exposed heatsink pad plus the power and ground pins comprise the main heat conduction paths. The actual R<sub>θJB</sub> (junction-to-PC board) values will vary depending on solder thickness and composition and copper trace thickness and area. Maximum current at maximum die temperature represents ~16 W of conduction loss heating in the diagonal pair of output MOSFETs. Therefore, the R<sub>θJA</sub> must be <5.0 °C/W for maximum current at 70 °C ambient. Module thermal design must be planned accordingly.</li>

<sup>1.</sup> Device will survive repetitive transient over-voltage conditions for durations not to exceed 500 ms at duty cycle not to exceed 10%. External protection is required to prevent device damage in case of a reverse battery condition.

# STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. Specifications given for H-Bridge A apply symmetrically to H-Bridge B.

| Characteristic                                                                                 | Symbol                             | Min  | Тур | Мах | Unit |
|------------------------------------------------------------------------------------------------|------------------------------------|------|-----|-----|------|
| POWER INPUTS (VPWR)                                                                            | II. II.                            |      |     |     |      |
| Operating Voltage Range <sup>(10)</sup>                                                        |                                    |      |     |     | V    |
| Steady-state                                                                                   | V <sub>PWR(SS)</sub>               | 5.0  | -   | 28  |      |
| Transient (t < 500 ms) <sup>(11)</sup>                                                         | V <sub>PWR(t)</sub>                | -    | -   | 40  |      |
| Sleep State Supply Current <sup>(12)</sup>                                                     | I <sub>PWR(SLEEP)</sub>            |      |     |     | μA   |
| $EN/\overline{D2}$ = Logic [0], IN1, IN2, D1 = Logic [1], and $I_{OUT}$ = 0 A                  |                                    | -    | -   | 50  |      |
| Standby Supply Current (Part Enabled)                                                          | I <sub>PWR(STANDBY)</sub>          |      |     |     | mA   |
| I <sub>OUT</sub> = 0 A, V <sub>EN</sub> = 5.0 V                                                |                                    | _    | -   | 20  |      |
| Under-voltage Lockout Thresholds                                                               |                                    |      |     |     |      |
| V <sub>PWR</sub> (FALLING)                                                                     | V <sub>UVLO(ACTIVE)</sub>          | 4.15 | -   | -   | V    |
| V <sub>PWR</sub> (RISING)                                                                      | V <sub>UVLO</sub> (INACTIVE)       | -    | -   | 5.0 | V    |
| Hysteresis                                                                                     | V <sub>UVLO(HYS)</sub>             | 150  | 200 | 350 | mV   |
| CHARGE PUMP                                                                                    |                                    |      |     |     |      |
| Charge Pump Voltage (CP Capacitor = 33 nF), No PWM                                             | V <sub>CP</sub> -V <sub>PWR</sub>  |      |     |     | V    |
| V <sub>PWR</sub> = 5.0 V                                                                       |                                    | 3.5  | -   | -   |      |
| V <sub>PWR</sub> = 28 V                                                                        |                                    | -    | -   | 12  |      |
| Charge Pump Voltage (CP Capacitor = 33 nF), PWM = 11 kHz                                       | V <sub>CP</sub> - V <sub>PWR</sub> |      |     |     | V    |
| V <sub>PWR</sub> = 5.0 V                                                                       |                                    | 3.5  | -   | -   |      |
| V <sub>PWR</sub> = 28 V                                                                        |                                    | -    | -   | 12  |      |
| CONTROL INPUTS                                                                                 |                                    |      |     |     |      |
| Operating Input Voltage (IN1, IN2, D1, EN/D2, IN3, IN4, D3, EN/D4)                             | VI                                 | _    | -   | 5.5 | V    |
| Input Voltage (IN1, IN2, D1, EN/D2, IN3, IN4, D3, EN/D4)                                       |                                    |      |     |     |      |
| Logic Threshold HIGH                                                                           | VIH                                | 2.0  | _   | _   | V    |
| Logic Threshold LOW                                                                            | V <sub>IL</sub>                    | _    | _   | 1.0 | V    |
| Hysteresis                                                                                     | V <sub>HYS</sub>                   | 250  | 400 | -   | mV   |
| Logic Input Currents, VPWR = 8.0 V                                                             | I <sub>IN</sub>                    |      |     |     | μA   |
| Input EN/ $\overline{D2}$ , EN/ $\overline{D4}$ (internal pull-downs), V <sub>IH</sub> = 5.0 V |                                    | 20   | 80  | 200 |      |
| Inputs IN1, IN2, D1, IN3, IN4, D3 (internal pull-ups), VIL = 0 V                               |                                    | -200 | -80 | -20 |      |

Notes

10. Device specifications are characterized over the range of 8.0 V ≤ V<sub>PWR</sub> ≤ 28 V. Continuous operation above 28 V may degrade device reliability. Device is operational down to 5.0V, but below 8.0 V the output resistance may increase by 50 percent.

11. Device will survive the transient over-voltage indicated for a maximum duration of 500 ms. Transient not to be repeated more than once every 10 seconds.

12. I<sub>PWR(SLEEP)</sub> is with Sleep Mode activated and EN/ D2, = logic [0], and IN1, IN2, D1 = logic [1] or with these inputs left floating.

#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. Specifications given for H-Bridge A apply symmetrically to H-Bridge B.

| Characteristic                                                                                  | Symbol              | Min      | Тур   | Max   | Unit |
|-------------------------------------------------------------------------------------------------|---------------------|----------|-------|-------|------|
| POWER OUTPUTS OUT1, OUT2                                                                        |                     | <u>+</u> | ł     | !     |      |
| Output-ON Resistance <sup>(14)</sup> , I <sub>LOAD</sub> = 3.0 A                                | R <sub>DS(ON)</sub> |          |       |       | mΩ   |
| V <sub>PWR</sub> = 8.0 V, T <sub>J</sub> = 25 °C                                                | ( ,                 | -        | 120   | _     |      |
| V <sub>PWR</sub> = 8.0 V, T <sub>J</sub> = 150 °C                                               |                     | -        | -     | 235   |      |
| V <sub>PWR</sub> = 5.0 V, T <sub>J</sub> = 150 °C                                               |                     | -        | -     | 325   |      |
| Output Current Regulation Threshold                                                             | I <sub>LIM</sub>    |          |       |       | А    |
| T <sub>J</sub> < T <sub>FB</sub>                                                                |                     | 5.2      | 6.5   | 8.0   |      |
| $T_J \geq T_{FB}$ (Fold back Region - see Figure 9 and Figure 11) $^{(13)}$                     |                     | -        | 4.2   | -     |      |
| High Side Short-circuit Detection Threshold (Short-circuit to Ground) <sup>(13)</sup>           | I <sub>SCH</sub>    | 11       | 13    | 16    | А    |
| Low Side Short-circuit Detection Threshold (Short-circuit to V <sub>PWR</sub> ) <sup>(13)</sup> | I <sub>SCL</sub>    | 9.0      | 11    | 14    | А    |
| Output Leakage Current <sup>(15)</sup> , Outputs off, V <sub>PWR</sub> = 28 V                   | IOUTLEAK            |          |       |       | μA   |
| $V_{OUT} = V_{PWR}$                                                                             |                     | -        | -     | 100   |      |
| V <sub>OUT</sub> = Ground                                                                       |                     | -60      | -     | -     |      |
| Output MOSFET Body Diode Forward Voltage Drop, I <sub>OUT</sub> = 3.0 A                         | V <sub>F</sub>      | _        | _     | 2.0   | V    |
| Over-temperature Shutdown <sup>(13)</sup>                                                       |                     |          |       |       | °C   |
| Thermal Limit at T <sub>J</sub>                                                                 | T <sub>LIM</sub>    | 175      | _     | 200   |      |
| Hysteresis at T <sub>J</sub>                                                                    | T <sub>HYS</sub>    | -        | 12    | -     |      |
| Current Foldback at T <sub>J</sub> <sup>(13)</sup>                                              | T <sub>FB</sub>     | 165      | -     | 185   | °C   |
| Current Foldback to Thermal Shutdown Separation <sup>(13)</sup>                                 | T <sub>SEP</sub>    | 10       | -     | 15    | °C   |
| HIGH SIDE CURRENT SENSE FEEDBACK                                                                |                     |          |       |       |      |
| Feedback Current (pin FB sourcing current) <sup>(16)</sup>                                      | I <sub>FB</sub>     |          |       |       |      |
| I <sub>OUT</sub> = 0.0 mA                                                                       |                     | 0.0      | _     | 50    | μA   |
| I <sub>OUT</sub> = 300 mA                                                                       |                     | 0.0      | 270   | 750   | μA   |
| I <sub>OUT</sub> = 500 mA                                                                       |                     | 0.35     | 0.775 | 1.56  | mA   |
| I <sub>OUT</sub> = 1.5 A                                                                        |                     | 2.86     | 3.57  | 4.28  | mA   |
| I <sub>OUT</sub> = 3.0 A                                                                        |                     | 5.71     | 7.14  | 8.57  | mA   |
| I <sub>OUT</sub> = 6.0 A                                                                        |                     | 11.43    | 14.29 | 17.15 | mA   |

| Status Flag Leakage Current <sup>(18)</sup> | I <u>SFLEAK</u> |   |   |     | μA |
|---------------------------------------------|-----------------|---|---|-----|----|
| V <sub>SF</sub> = 5.0 V                     |                 | - | - | 5.0 |    |
| Status Flag SET Voltage <sup>(19)</sup>     | VSFLOW          |   |   |     | V  |
| Ι <sub>SF</sub> = 300 μΑ                    |                 | - | - | 0.4 |    |

Notes

13. This parameter is Guaranteed By Design.

14. Output-ON resistance as measured from output to VPWR and from output to GND.

15. Outputs switched OFF via D1 or  $EN/\overline{D2}$ .

16. Accuracy is better than 20% from 0.5 A to 6.0 A. Recommended terminating resistor value:  $R_{FB}$  = 270  $\Omega$ .

17. Status Flag output is an open drain output requiring a pull-up resistor to logic V<sub>DD</sub>.

18. Status Flag Leakage Current is measured with Status Flag HIGH and not SET.

19. Status Flag Set Voltage measured with Status Flag LOW and SET with  $I_{\overline{SF}}$  = 300  $\mu$ A. Maximum allowable sink current from this pin is < 500  $\mu$ A. Maximum allowable pull-up voltage < 7.0 V.

8

# **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### Table 4. Dynamic Electrical Characteristics

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                 | Symbol                          | Min | Тур  | Мах | Unit |
|--------------------------------------------------------------------------------|---------------------------------|-----|------|-----|------|
| TIMING CHARACTERISTICS                                                         |                                 |     | 1    |     |      |
| PWM Frequency <sup>(20)</sup>                                                  | f <sub>PWM</sub>                | _   | -    | 11  | kHz  |
| Maximum Switching Frequency During Current Limit Regulation <sup>(21)</sup>    | f <sub>MAX</sub>                | _   | -    | 20  | kHz  |
| Output ON Delay <sup>(22)</sup>                                                | t <sub>DON</sub>                |     |      |     | μs   |
| V <sub>PWR</sub> = 14 V                                                        |                                 | -   | -    | 18  |      |
| Output OFF Delay <sup>(22)</sup>                                               | t <sub>DOFF</sub>               |     |      |     | μs   |
| V <sub>PWR</sub> = 14 V                                                        |                                 | -   | -    | 12  |      |
| I <sub>LIM</sub> Output Constant-OFF Time <sup>(23)</sup> (25)                 | t <sub>A</sub>                  | 15  | 20.5 | 32  | μs   |
| I <sub>LIM</sub> Blanking Time <sup>(24)</sup> (25)                            | t <sub>B</sub>                  | 12  | 16.5 | 27  | μs   |
| Disable Delay Time <sup>(26)</sup>                                             | t <sub>DDISABLE</sub>           | _   | _    | 8.0 | μs   |
| Output Rise and Fall Time <sup>(27)</sup>                                      | t <sub>F</sub> , t <sub>R</sub> | 1.5 | 3.0  | 8.0 | μs   |
| Short-circuit/Over-temperature Turn-OFF (Latch-OFF) Time <sup>(28), (29)</sup> | t <sub>FAULT</sub>              | -   | -    | 8.0 | μs   |
| Power-ON Delay Time <sup>(29)</sup>                                            | t <sub>POD</sub>                | -   | 1.0  | 5.0 | ms   |
| Output MOSFET Body Diode Reverse Recovery Time <sup>(29)</sup>                 | t <sub>RR</sub>                 | 75  | 100  | 150 | ns   |
| Charge Pump Operating Frequency <sup>(29)</sup>                                | f <sub>CP</sub>                 | -   | 7.0  | -   | MHz  |

Notes

20. The maximum PWM frequency should be limited to frequencies < 11 kHz in order to allow the internal high side driver circuitry time to fully enhance the high side MOSFETs.

21. The internal current limit circuitry produces a constant-OFF-time Pulse Width Modulation of the output current. The output load's inductance, capacitance, and resistance characteristics affect the total switching period (OFF-time + ON-time), and thus the PWM frequency during current limit.

22. \* Output Delay is the time duration from 1.5 V on the IN1 or IN2 input signal to the 20% or 80% point (dependent on the transition direction) of the OUT1 or OUT2 signal. If the output is transitioning HIGH-to-LOW, the delay is from 1.5 V on the input signal to the 80% point of the output response signal. If the output is transitioning LOW-to-HIGH, the delay is from 1.5 V on the input signal to the 20% point of the output response signal. See Figure 4, page 10.

23. The time during which the internal constant-OFF time PWM current regulation circuit has tri-stated the output bridge.

24. The time during which the current regulation threshold is ignored so that the short-circuit detection threshold comparators may have time to act.

25. Parameter guaranteed by characterization.

26. \* Disable Delay Time measurement is defined in Figure 5, page 10.

 Rise Time is from the 10% to the 90% level and Fall Time is from the 90% to the 10% level of the output signal with V<sub>PWR</sub> = 14 V, R<sub>LOAD</sub> = 3.0 ohm. See Figure 6, page 10.

28. Load currents ramping up to the current regulation threshold become limited at the I<sub>LIM</sub> value (see Figure 7). The short-circuit currents possess a di/dt that ramps up to the I<sub>SCH</sub> or I<sub>SCL</sub> threshold during the I<sub>LIM</sub> blanking time, registering as a short-circuit event detection and causing the shutdown circuitry to force the output into an immediate tri-state latch-OFF (see Figure 8). Operation in Current Limit mode may cause junction temperatures to rise. Junction temperatures above ~160 °C will cause the output current limit threshold to "fold back", or decrease, until ~175 °C is reached, after which the t<sub>LIM</sub> thermal latch-OFF will occur. Permissible operation within this fold back region is limited to non-repetitive transient events of duration not to exceed 30 seconds (see Figure 9).

29. Parameter is Guaranteed By Design.

# **TIMING DIAGRAMS**





Figure 6. Output Switching Time

Overload Condition







Figure 8. Short-circuit Detection Turn-OFF Time  $t_{FAULT}$ 



Figure 9. Output Current Limiting Foldback Region

# FUNCTIONAL DESCRIPTION

## **INTRODUCTION**

The 33932 has two identical H-Bridge drivers in the same package. The only connection that is shared internally is the Analog Ground (AGND). This description is given for the H-Bridge A half of the total device. However, the H-Bridge B half will exhibit identical behavior.

Numerous protection and operational features (speed, torque, direction, dynamic breaking, PWM control, and closed-loop control) make the 33932 a very attractive, cost-effective solution for controlling a broad range of small DC motors. The 33932 outputs are capable of supporting peak DC load currents of up to 5.0 A from a 28 V V<sub>PWR</sub> source. An internal charge pump and gate drive circuitry are provided that can support external PWM frequencies up to 11 kHz.

The 33932 has an analog feedback (current mirror) output pin (the FB pin) that provides a constant-current source ratioed to the active high side MOSFETs' current. This can be used to provide "real time" monitoring of output current to facilitate closed-loop operation for motor speed/torque control, or for the detection of open load conditions.

Two independent inputs, IN1 and IN2, provide control of the two totem-pole half-bridge outputs. Two independent disable inputs, D1 and EN/D2, provide the means to force the

H-bridge outputs to a high-impedance state (all H-bridge switches OFF). The EN/D2 pin also controls an enable function that allows the IC to be placed in a power-conserving Sleep mode.

The 33932 has output current limiting (via constant OFFtime PWM current regulation), output short-circuit detection with latch-OFF, and over-temperature detection with latch-OFF. Once the device is latched-OFF due to a fault condition, either of the disable inputs (D1 or EN/D2), or V<sub>PWR</sub> must be "toggled" to clear the status flag.

Current limiting (Load Current Regulation) is accomplished by a constant-OFF time PWM method using current limit threshold triggering. The current limiting scheme is unique in that it incorporates a junction temperaturedependent current limit threshold. This means that the current limit threshold is "reduced to around 4.2 A" as the junction temperature increases above 160 °C. When the temperature is above 175 °C, over-temperature shutdown (latch-OFF) will occur. This combination of features allows the device to continue operating for short periods of time (<30 seconds) with unexpected loads, while still retaining adequate protection for both the device and the load.

## FUNCTIONAL PIN DESCRIPTION

# POWER GROUND AND ANALOG GROUND (PGND AND AGND)

The power and analog ground pins should be connected together with a very low-impedance connection.

## **POSITIVE POWER SUPPLY (VPWR)**

VPWR pins are the power supply inputs to the device. All VPWR pins must be connected together on the printed circuit board with as short as possible traces, offering as low an impedance as possible between pins.

# STATUS FLAG (SF)

This pin is the device fault status output. This output is an active LOW open drain structure requiring a pull-up resistor to V<sub>DD</sub>. The maximum V<sub>DD</sub> is <7.0 V. Refer to Table <u>5, Truth</u> Table, for the SF Output status definition.

## INPUT 1,2 AND DISABLE INPUT 1 (IN1, IN2, AND D1)

These pins are input control pins used to control the outputs. These pins are 3.0 V/5.0 V CMOS-compatible inputs with hysteresis. IN1 and IN2 independently control OUT1 and OUT2, respectively. D1 input is used to tri-state disable the H-Bridge outputs.

When D1 is SET (D1 = logic HIGH) in the disable state, outputs OUT1 and OUT2 are both tri-state disabled; however, the rest of the device circuitry is fully operational and the supply  $I_{PWR(STANDBY)}$  current is reduced to a few mA. Refer to Table <u>3. Static Electrical Characteristics</u>.

## H-BRIDGE OUTPUT (OUT1, OUT2)

These pins are the outputs of the H-bridge with integrated free-wheeling diodes. The bridge output is controlled using the IN1, IN2, D1, and  $EN/\overline{D2}$  inputs. The outputs have PWM current limiting above the I<sub>LIM</sub> threshold. The outputs also have thermal shutdown (tri-state latch-OFF) with hysteresis as well as short circuit latch-OFF protection.

A disable timer (time  $t_B$ ) is incorporated to distinguish between load currents that are higher than the  $I_{LIM}$  threshold and short circuit currents. This timer is activated at each output transition.

## **CHARGE PUMP CAPACITOR (CCP)**

This pin is the charge pump output pin and connection for the external charge pump reservoir capacitor. The allowable value is from 30 to 100 nF. This capacitor must be connected from the CCP pin to the VPWR pin. The device cannot operate properly without the external reservoir capacitor.

33932

# ENABLE INPUT/DISABLE INPUT 2 (EN/D2)

The EN/D2 pin performs the same function as D1 pin, when it goes to a logic LOW the outputs are immediately tristated. It is also used to place the device in a Sleep mode so as to consume very low currents. When the EN/D2 pin voltage is a logic LOW state, the device is in the Sleep mode. The device is enabled and fully operational when the EN pin voltage is logic HIGH. An internal pull-down resistor maintains the device in Sleep mode in the event EN is driven through a high-impedance I/O or an unpowered microcontroller, or the EN/D2 input becomes disconnected.

#### **FEEDBACK (FB)**

The 33932 has a feedback output (FB) for "real time" monitoring of H-Bridge high side output currents to facilitate closed-loop operation for motor speed and torque control.

The FB pin provides current sensing feedback of the H-Bridge high side drivers. When running in the forward or reverse direction, a ground-referenced 0.24% of load current is output to this pin. Through the use of an external resistor to ground, the proportional feedback current can be converted to a proportional voltage equivalent and the controlling microcontroller can "read" the current proportional voltage with its analog-to-digital converter (ADC). This is intended to provide the user with only first-order motor current feedback for motor torque control. The resistance range for the linear operation of the FB pin is 100  $\Omega < R_{FB} < 300 \Omega$ .

If PWM-ing is implemented using the disable pin input (only D1), a small filter capacitor (~1.0  $\mu$ F) may be required in parallel with the R<sub>FB</sub> resistor to ground for spike suppression

#### FUNCTIONAL INTERNAL BLOCK DESCRIPTION





# ANALOG CONTROL AND PROTECTION CIRCUITRY:

An on-chip voltage regulator supplies the internal logic. The charge pump provides gate drive for the H-Bridge MOSFETs. The Current and Temperature sense circuitry provides detection and protection for the output drivers. Output under-voltage protection shuts down the MOSFETS.

## GATE CONTROL LOGIC:

The 33932 is a monolithic H-Bridge Power IC designed primarily for any low-voltage DC servo motor control application within the current and voltage limits stated for the device. Two independent inputs provide polarity control of two half-bridge totem-pole outputs. Two independent disable inputs are provided to force the H-Bridge outputs to tri-state (high-impedance off-state).

#### H-BRIDGE OUTPUT DRIVERS: OUT1 AND OUT2

The H-Bridge is the power output stage. The current flow from OUT1 to OUT2 is reversible and under full control of the user by way of the Input Control Logic. The output stage is designed to produce full load control under all system conditions. All protective and control features are integrated into the control and protection blocks. The sensors for current and temperature are integrated directly into the output MOSFET for maximum accuracy and dependability.

# FUNCTIONAL DEVICE OPERATION

# **OPERATIONAL MODES**



Figure 11. Operating States

# LOGIC COMMANDS

#### Table 5. Truth Table

The tri-state conditions and the status flag are reset using D1 or  $\overline{D2}$ . The truth table uses the following notations: L = LOW, H = HIGH, X = HIGH or LOW, and Z = High-impedance. All output power transistors are switched off.

| Device State                          |       | Input Co | onditions | Status | Out | Outputs |      |
|---------------------------------------|-------|----------|-----------|--------|-----|---------|------|
| Device State                          | EN/D2 | D1       | IN1       | IN2    | SF  | OUT1    | OUT2 |
| Forward                               | Н     | L        | Н         | L      | Н   | Н       | L    |
| Reverse                               | Н     | L        | L         | Н      | Н   | L       | Н    |
| Freewheeling Low                      | Н     | L        | L         | L      | Н   | L       | L    |
| Freewheeling High                     | Н     | L        | Н         | Н      | Н   | Н       | Н    |
| Disable 1 (D1)                        | Н     | Н        | х         | Х      | L   | Z       | Z    |
| IN1 Disconnected                      | Н     | L        | Z         | Х      | Н   | Н       | Х    |
| IN2 Disconnected                      | Н     | L        | х         | Z      | Н   | Х       | Н    |
| D1 Disconnected                       | Н     | Z        | х         | Х      | L   | Z       | Z    |
| Under-voltage Lockout <sup>(30)</sup> | Н     | Х        | х         | Х      | L   | Z       | Z    |
| Over-temperature <sup>(31)</sup>      | Н     | Х        | Х         | Х      | L   | Z       | Z    |
| Short-circuit <sup>(31)</sup>         | н     | Х        | х         | Х      | L   | Z       | Z    |
| Sleep mode EN/D2                      | L     | х        | х         | х      | Н   | Z       | Z    |
| EN/D2 disconnected                    | Z     | х        | х         | х      | Н   | Z       | Z    |

Notes

30. In the event of an under-voltage condition, the outputs tri-state and status flag is SET logic LOW. Upon under-voltage recovery, status flag is reset automatically or automatically cleared and the outputs are restored to their original operating condition.

31. When a short-circuit or over-temperature condition is detected, the power outputs are tri-state latched-OFF independent of the input signals and the status flag is latched to logic LOW. To reset from this condition requires the toggling of either D1, EN/D2, or V<sub>PWR</sub>.



Figure 12. 33932 Power Stage Operation

## **PROTECTION AND DIAGNOSTIC FEATURES**

## SHORT-CIRCUIT PROTECTION

If an output short-circuit condition is detected, the power outputs tri-state (latch-OFF) independent of the input (IN1 and IN2) states, and the fault status output flag (SF) is SET to logic LOW. If the D1 input changes from logic HIGH to logic LOW, or if the EN/D2 input changes from logic LOW to logic HIGH, the output bridge will become operational again and the fault status flag will be reset (cleared) to a logic HIGH state.

The output stage will always switch into the mode defined by the input pins (IN1, IN2, D1, and EN/D2), provided the device junction temperature is within the specified operating temperature range.

## INTERNAL PWM CURRENT LIMITING

The maximum current flow under normal operating conditions should be less than 5.0 A. The instantaneous load currents will be limited to  $I_{LIM}$  via the internal PWM current limiting circuitry. When the  $I_{LIM}$  threshold current value is reached, the output stages are tri-stated for a fixed time (T<sub>A</sub>) of 20 µs typical. Depending on the time constant associated with the load characteristics, the output current decreases during the tri-state duration until the next output ON cycle occurs.

The PWM current limit threshold value is dependent on the device junction temperature. When -40 °C < T<sub>J</sub> <160 °C, I<sub>LIM</sub> is between the specified minimum/maximum values. When T<sub>J</sub> exceeds 160 °C, the I<sub>LIM</sub> threshold decreases to 4.2 A. Shortly above 175 °C the device over-temperature circuit will detect t<sub>LIM</sub> and an over-temperature shutdown will occur. This feature implements a graceful degradation of operation before thermal shutdown occurs, thus allowing for intermittent unexpected mechanical loads on the motor's gear-reduction train to be handled.

**Important** Die temperature excursions above 150 °C are permitted only for non-repetitive durations <30 seconds. Provision must be made at the system level to prevent prolonged operation in the current-foldback region.

# OVER-TEMPERATURE SHUTDOWN AND HYSTERESIS

If an over-temperature condition occurs, the power <u>out</u>puts are tri-stated (latched-OFF) and the fault status flag (SF) is SET to logic LOW.

To reset from this condition, D1 must change from logic HIGH to logic LOW, or EN/D2 must change from logic LOW to logic HIGH. When reset, the output stage switches ON again, provided that the junction temperature is now below the over-temperature threshold limit minus the hysteresis.

**Important** Resetting from the fault condition will clear the fault status flag. Powering down and powering up the device will also reset the 33932 from the fault condition.

#### **OUTPUT AVALANCHE PROTECTION**

If VPWR were to become an open circuit, the outputs would likely tri-state simultaneously due to the disable logic. This could result in an unclamped inductive discharge. The VPWR input to the 33932 should not exceed 40 V during this transient condition, to prevent electrical overstress of the output drivers. This can be accomplished with a zener clamp or MOV, and/or an appropriately valued input capacitor with sufficiently low ESR (see Figure 13).



Figure 13. Avalanche Protection

# TYPICAL APPLICATIONS

# INTRODUCTION

A typical application schematic is shown in  $\underline{\mbox{Figure 14}}.$  For precision high-current applications in harsh, noisy

environments, the  $V_{\text{PWR}}$  by-pass capacitor may need to be substantially larger.



Figure 14. 33932 Typical Application Schematic 1/2 Device

# PACKAGING

# **PACKAGE DIMENSIONS**

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the 98Axxxxxxx listed below. Dimensions shown are provided for reference ONLY.



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |  | LOUTLINE     | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--|--------------|----------------------------|-------------|
| TITLE: 44 LEAD HSOP<br>W/PROTRUDING HEATSINK            |  | DOCUMENT NO  | ): 98ARH98330A             | REV: B      |
|                                                         |  | CASE NUMBER  | : 1291–02                  | 16 MAR 2005 |
|                                                         |  | STANDARD: NO | N-JEDEC                    |             |

VW SUFFIX 44-PIN 98ARH98330A REVISION B



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|-----------|--------------|----------------------------|-------------|
| TITLE: 44 LEAD HSOP<br>W/PROTRUDING HEATSINK            |           | DOCUMENT NO  | ): 98ARH98330A             | REV: B      |
|                                                         |           | CASE NUMBER  | 2: 1291–02                 | 16 MAR 2005 |
|                                                         |           | STANDARD: NO | DN-JEDEC                   |             |

VW SUFFIX 44-PIN 98ARH98330A REVISION B



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                       | MECHANICA | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|-------------------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:<br>54LD SOIC W/B, 0.65 PITCH<br>4.6 X 6.3 EXPOSED PAD,<br>CASE-OUTLINE |           | DOCUMENT NO  | ): 98ASA99334D   | REV: C      |
|                                                                               |           | CASE NUMBER  | 8: 1377–02       | 11 MAR 2005 |
|                                                                               |           | STANDARD: NO | N-JEDEC          |             |

EK SUFFIX 54-PIN 98ASA99334D REVISION C



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.             | MECHANICA | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                              | SE DITCU  | DOCUMENT NO  | : 98ASA99334D    | REV: C      |
| 54LD SOIC W/B, 0.65 PITCH<br>4.6 X 6.3 EXPOSED PAD,<br>CASE-OUTLINE |           | CASE NUMBER  | : 1377–02        | 11 MAR 2005 |
|                                                                     |           | STANDARD: NO | N-JEDEC          |             |

EK SUFFIX 54-PIN 98ASA99334D REVISION C



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- A THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- $\cancel{10}$  these dimensions define the primary solderable surface area.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                       |  | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|-------------------------------------------------------------------------------|--|--------------|------------------|-------------|
| TITLE:<br>54LD SOIC W/B, 0.65 PITCH<br>4.6 X 6.3 EXPOSED PAD,<br>CASE-OUTLINE |  | DOCUMENT NO  | : 98ASA99334D    | REV: C      |
|                                                                               |  | CASE NUMBER  | : 1377–02        | 11 MAR 2005 |
|                                                                               |  | STANDARD: NO | N-JEDEC          |             |

EK SUFFIX 54-PIN 98ASA99334D REVISION C

# ADDITIONAL DOCUMENTATION

## THERMAL ADDENDUM

#### Introduction

This thermal addendum is provided as a supplement to the MC33932 technical datasheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application, and packaging information is provided in the datasheet.

#### Package and Thermal Considerations

The MC33932 is offered in a 54-pin SOICW-EP and a 44-pin HSOP single die package. There is a single heat source (P), a single junction temperature (T<sub>J</sub>), and thermal resistance ( $R_{\theta JA}$ ). This thermal addendum is specific to the 54-pin SOICW-EP package.

$$\left\{ \begin{array}{c} \mathsf{T}_J \end{array} \right\} \ \texttt{=} \ \left[ \begin{array}{c} \mathsf{R}_{\theta JA} \end{array} \right] \ \cdot \left\{ \begin{array}{c} \mathsf{P} \end{array} \right\}$$

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to, and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

| Rating                                    |                         |                          | Value | Unit | Notes     |
|-------------------------------------------|-------------------------|--------------------------|-------|------|-----------|
| Junction to Ambient<br>Natural Convection | Single Layer board (1s) | R <sub>θJA</sub>         | 58.8  | °C/W | (32),(33) |
| Junction to Ambient<br>Natural Convection | Four layer board (2s2p) | R <sub>θJA</sub>         | 24.4  | °C/W | (32),(34) |
| Junction to Board                         |                         | R <sub>θJB</sub>         | 7.0   | °C/W | (35)      |
| Junction to Case (bottom / flag)          |                         | $R_{\theta JC}$ (bottom) | 0.36  | °C/W | (38)      |
| Junction to Case (top)                    |                         | R <sub>θJC</sub> (top)   | 18    | °C/W | (36)      |
| Junction to Package Top                   | Natural Convection      | $\Psi_{JT}$              | 2.0   | °C/W | (37)      |

#### Table 6. Table of Thermal Resistance Data

Notes

32. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

33. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.

34. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.

35. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

36. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).37. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per

JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

38. Thermal resistance between the die and the case bottom / flag surface (simulated) (flag bottom side fixed to ambient temperature).



Figure 15. Transient Thermal Resistance  $\textbf{R}_{\theta J\textbf{A}}$  MC33932EK on 2s2p Test Board

# **REFERENCE SECTION**

## Table 7. Thermal Analysis Reference Documents

| Reference      | Description                                                                   |
|----------------|-------------------------------------------------------------------------------|
| <u>AN4146</u>  | Thermal Modeling and Simulation of 12V Gen3 eXtreme Switch Devices with SPICE |
| BASICTHERMALWP | Basic Principles of Thermal Analysis for Semiconductor Systems                |

# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                       |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 8/2007  | Initial Release                                                                                                                                                                                                                                                                                                                   |
| 2.0      | 8/2008  | Added parameters (TBD) for Change Pump Voltages in Table 3                                                                                                                                                                                                                                                                        |
| 3.0      | 11/2008 | <ul> <li>Changed maximum R<sub>DS(ON)</sub> from 225 to 235 mΩ.</li> <li>Changed Peak Package Reflow Temperature During Reflow<sup>(7)</sup>, <sup>(8)</sup></li> <li>Changed Approximate Junction-to Case Thermal Resistance<sup>(9)</sup></li> </ul>                                                                            |
| 4.0      | 6/2012  | <ul> <li>Added PC33932EK to the Ordering Information Table</li> <li>Added EK ordering information</li> <li>Form and style corrections</li> <li>Added note 25</li> <li>Added Thermal Addendum and Reference Document sections</li> <li>Added 98ASA99334D package drawing</li> <li>Minor corrections throughout the spec</li> </ul> |
| 5.0      | 10/2012 | <ul> <li>PC33932EK changed to MC33932EK and released to production</li> <li>Document level changed from Advance Information to Technical Data</li> <li>Changed SOIC to SOICW-EP</li> </ul>                                                                                                                                        |

#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorlQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorlQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.

Document Number: MC33932 Rev. 5.0 10/2012

