

3.3V, 3.2 Gbps Limiting Post Amplifier with Programmable Decision Threshold

### **General Description**

The SY88353BL limiting post amplifier is designed for use in fiber-optic receivers, and is specially optimized for WDM applications where optical amplifiers such as EDFAs and Raman amplifier are used. The device connects to typical transimpedance amplifiers (TIAs). The linear signal from TIAs can contain significant amounts of noise that is unevenly distributed between top and bottom rails due to the ASE noise generated by the optical amplifiers, crosstalk, or non-linear effect in the fiber. In order to optimize the BER in such noisy conditions, the decision threshold between bit 1 and bit 0, needs to be moved to the rail that contains less noise. The SY88353BL features a pin at which an external voltage can be applied to move the crossing point up and down, from 20% to 80%, for BER optimization purposes.

The SY88353BL operates from a single +3.3V power supply, over temperatures ranging from  $-40^{\circ}$ C to  $+85^{\circ}$ C. Signals with data rates from 155Mbps up to 3.2Gbps, and as small as10mV<sub>pp</sub>, can be amplified to drive devices with CML or PECL inputs.

The SY88353L features a Loss-of-Signal (LOS) opencollector TTL output. A programmable Loss-of-Signal level set pin ( $LOS_{LVL}$ ) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold sets by  $LOS_{LVL}$  and de-asserts low otherwise. The enable bar input (/EN) de-asserts the true output signal without removing the input signal. The LOS output can be fed back to the /EN input to maintain output stability under a loss-of-signal condition. Typically, 3.3dB LOS hysteresis is provided to prevent chattering.

All support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

### Features

- Single 3.3V power supply
- Fast LOS release/assert
- 155Mbps to 3.2Gbps operation
- Low-noise CML data outputs
- Chatter-free Open-Collector TTL loss-of-signal (LOS)
  output
- TTL /EN input
- Programmable LOS level set (LOS<sub>LVL</sub>)
- Programmable Decision Threshold
- Available in a tiny 3mm x 3mm MLF<sup>®</sup> package

### Applications

- WDM Systems
- Gigabit Ethernet, 1X and 2X Fibre Channel
- SONET/SDH: OC-3/12/24/48 STM1/4/8/16
- Low-gain TIA interface

### Markets

- Datacom/telecom
- Optical transceiver

 $\mathsf{MLF} \text{ and } \textit{MicroLeadFrame} \text{ are registered trademarks of Amkor Technology}.$ 

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Typical Application Circuit**





**Fixed Decision Threshold** 

Programmable Decision Threshold

## **Ordering Information**

| Part Number                  | Package<br>Type | Operating<br>Range | Package Marking                      | Lead<br>Finish    |
|------------------------------|-----------------|--------------------|--------------------------------------|-------------------|
| SY88353BLMG                  | MLF-16          | Industrial         | 353B with Pb-Free bar line indicator | NiPdAu<br>Pb-Free |
| SY88353BLMGTR <sup>(1)</sup> | MLF16           | Industrial         | 353B with Pb-Free bar line indicator | NiPdAu<br>Pb-Free |

Note:

1. Tape and Reel.

# **Pin Configuration**



# **Pin Description**

| Pin Number   | Pin Name | Туре                           | Pin Function                                                                                                                                                                                                    |
|--------------|----------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | DIN      | Data Input                     | True data input.                                                                                                                                                                                                |
| 4            | /DIN     | Data Input                     | Complementary data input.                                                                                                                                                                                       |
| 5            | VTHN     | DC Input                       | Tie this pin to pin 6 (VTHREF) and apply a DC voltage on pin 16 (VTHP) for signal crossing adjustment. Connect to ground if no crossing adjustment is needed.                                                   |
| 6            | VTHREF   |                                | 1.25V Reference voltage (referenced to ground) for decision threshold adjustment.                                                                                                                               |
| 7            | LOS      | Open-collector TTL<br>output   | Loss-of-Signal: asserts high when the data input amplitude falls below the threshold set by $\text{LOS}_{\text{LVL}}$ .                                                                                         |
| 9            | /DOUT    | CML Output                     | Complementary data output.                                                                                                                                                                                      |
| 12           | DOUT     | CML Output                     | True data output.                                                                                                                                                                                               |
| 14           | LOSLVL   | Input                          | Loss-of-Signal Level Set. A resistor from this pin to $V_{CC}$ sets the threshold for the data input amplitude at which LOS will be asserted.                                                                   |
| 15           | /EN      | TTL Input: Default is<br>HIGH. | /Enable: This input enables the outputs when it is LOW. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open.                     |
| 16           | VTHP     | DC Input                       | Apply a DC voltage from 0 to 2.4V to adjust the signal crossing level when pin 5 (VTHN) is tied to pin 6 (VTHREF). 1.25V sets the crossing close to 50%. Connect to ground if no crossing adjustment is needed. |
| 2, 3, 10, 11 | GND      | Ground                         | Device ground.                                                                                                                                                                                                  |
| 8, 13        | VCC      | Power Supply                   | Positive power supply.                                                                                                                                                                                          |

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )     |                                     |
|---------------------------------------|-------------------------------------|
| Input Voltage (DIN, /DIN)             | 0 to V <sub>CC</sub>                |
| Output Current (I <sub>OUT</sub> )    |                                     |
| Continuous                            | ±25mA                               |
| /EN Voltage                           | 0 to V <sub>CC</sub>                |
| V <sub>REF</sub> Current              |                                     |
| LOS <sub>LVL</sub> Voltage            | V <sub>REF</sub> to V <sub>CC</sub> |
| Lead Temperature (soldering, 20sec.)  | +260°C                              |
| Storage Temperature (T <sub>s</sub> ) |                                     |

# **Operating Ratings**<sup>(2)</sup>

| Supply Voltage $(V_{CC})$<br>Ambient Temperature $(T_A)$<br>Junction Temperature $(T_J)$<br>Supply Voltage $(V_{CC})$<br>Ambient Temperature $(T_A)$<br>Package Thermal Resistance <sup>(3)</sup> | -40°C to +85°C<br> |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| MĽF <sup>®</sup><br>(θ <sub>JA</sub> ) Still-air                                                                                                                                                  | 60°C/W             |
| (ψ <sub>JB</sub> )                                                                                                                                                                                |                    |

# **DC Electrical Characteristics**

 $V_{CC}$  = 3.0 to 3.6V;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol             | Parameter                               | Condition      | Min                    | Тур                    | Max                    | Units |
|--------------------|-----------------------------------------|----------------|------------------------|------------------------|------------------------|-------|
| I <sub>CC</sub>    | Power Supply Current                    | No output load |                        | 45                     | 62                     | mA    |
| LOS <sub>LVL</sub> | LOS <sub>LVL</sub> Voltage              |                | V <sub>CC</sub> -1.3   |                        | V <sub>CC</sub>        | V     |
| V <sub>OH</sub>    | DOUT, /DOUT HIGH Voltage                |                | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | Vcc                    | V     |
| V <sub>OL</sub>    | DOUT, /DOUT LOW Voltage                 |                | V <sub>CC</sub> -0.475 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.350 | V     |
| VOFFSET            | Differential Output Offset              |                |                        |                        | ±80                    | mV    |
| V <sub>THREF</sub> | Decision Threshold Reference<br>Voltage |                |                        | 1.25                   |                        | V     |
| Z <sub>0</sub>     | Single-Ended Output Impedance           |                | 40                     | 50                     | 60                     | Ω     |
| ZI                 | Single-Ended Input Impedance            |                | 40                     | 50                     | 60                     | Ω     |

# **TTL DC Electrical Characteristics**

 $V_{CC}$  = 3.0 to 3.6V;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol           | Parameter                                   | Condition                                                | Min  | Тур | Max | Units |
|------------------|---------------------------------------------|----------------------------------------------------------|------|-----|-----|-------|
|                  | Output signal Crossing Range<br>Lower Limit | VTHN connected to VTHREF and 0-<br>2.4V applied to VTHP. |      |     | 20  | %     |
|                  | Output signal Crossing Range<br>Upper Limit | $20 \le DIN \le 100 (mVpp)$ , see Figure on page 6.      | 80   |     |     | %     |
| VIH              | /EN Input HIGH Voltage                      |                                                          | 2.0  |     |     | V     |
| VIL              | /EN Input LOW Voltage                       |                                                          |      |     | 0.8 | V     |
| I <sub>IH</sub>  | /EN Input HIGH Current                      | V <sub>IN</sub> = 2.7V                                   |      |     | 20  | μA    |
|                  |                                             | $V_{IN} = V_{CC}$                                        |      |     | 100 | μA    |
| IIL              | /EN Input LOW Current                       | V <sub>IN</sub> = 0.5V                                   | -0.3 |     |     | mA    |
| I <sub>CEX</sub> | LOS Output Leakage Current                  | V <sub>OUT</sub> = V <sub>CC</sub>                       |      |     | 100 | μA    |
| V <sub>OL</sub>  | LOS Output LOW Level                        | Sinking 2mA                                              |      |     | 0.5 | V     |

# **AC Electrical Characteristics**

| Symbol                          | Parameter                             | Condition                            | Min | Тур | Max  | Units             |
|---------------------------------|---------------------------------------|--------------------------------------|-----|-----|------|-------------------|
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%) | Note 4                               |     | 60  | 100  | ps                |
| <b>t</b> JITTER                 | Deterministic                         | Note 5                               |     | 15  |      | ps <sub>PP</sub>  |
|                                 | Random                                | Note 6                               |     | 5   |      | ps <sub>RMS</sub> |
| V <sub>ID</sub>                 | Differential Input Voltage Swing      |                                      | 20  |     | 1800 | $mV_{\text{PP}}$  |
| V <sub>OD</sub>                 | Differential Output Voltage<br>Swing  | Note 4                               | 700 | 800 | 950  | mV <sub>PP</sub>  |
| T <sub>OFF</sub>                | LOS Release Time                      | Note 9                               |     | 2   | 10   | μs                |
| T <sub>ON</sub>                 | LOS Assert Time                       | Note 9                               |     | 2   | 10   | μs                |
| LOS <sub>AL</sub>               | Low LOS Assert Level                  | $R_{LOSLVL} = 15k\Omega$ , Note 7    |     | 9   |      | $mV_{PP}$         |
| LOS <sub>DL</sub>               | Low LOS De-assert Level               | $R_{LOSLVL} = 15k\Omega$ , Note 7    |     | 13  |      | mV <sub>PP</sub>  |
| HYS∟                            | Low LOS Hysteresis                    | $R_{LOSLVL}$ = 15k $\Omega$ , Note 8 |     | 3.2 |      | dB                |
| LOSAM                           | Medium LOS Assert Level               | $R_{LOSLVL} = 5k\Omega$ , Note 7     |     | 17  |      | mV <sub>PP</sub>  |
| LOS <sub>DM</sub>               | Medium LOS De-assert Level            | $R_{LOSLVL} = 5k\Omega$ , Note 7     |     | 25  |      | mV <sub>PP</sub>  |
| HYS <sub>M</sub>                | Medium LOS Hysteresis                 | $R_{LOSLVL} = 5k\Omega$ , Note 8     |     | 3.3 |      | dB                |
| LOS <sub>AH</sub>               | High LOS Assert Level                 | $R_{LOSLVL}$ = 100 $\Omega$ , Note 7 |     | 47  |      | mV <sub>PP</sub>  |
| LOS <sub>DH</sub>               | High LOS De-assert Level              | $R_{LOSLVL}$ = 100 $\Omega$ , Note 7 |     | 70  |      | $mV_{PP}$         |
| HSY <sub>H</sub>                | High LOS Hysteresis                   | $R_{LOSLVL}$ = 100 $\Omega$ , Note 8 |     | 3.4 |      | dB                |
| B-3dB                           | 3dB Bandwidth                         |                                      |     | 2.0 |      | GHz               |
| $A_{V(\text{Diff})}$            | Differential Voltage Gain             |                                      |     | 38  |      | dB                |
| S <sub>21</sub>                 | Single-Ended Small-Signal Gain        |                                      | 26  | 32  |      | dB                |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Package Thermal Resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\psi_{JB}$  uses a 4-layer and  $\theta_{JA}$  in still-air number, unless otherwise stated.
- 4. Amplifier in limiting mode. Input is a 200MHz square wave.
- 5. Deterministic jitter measured using 2.5Gbps K28.5 pattern,  $V_{ID}$  = 10m $V_{PP}$ .
- 6. Random jitter measured using 2.5Gbps K28.7 pattern,  $V_{ID}$  = 10m $V_{PP}$ .
- 7. See "Typical Operating Characteristics" for a graph showing how to choose a particular R<sub>LOSLVL</sub> for a particular LOS assert and its associated de-assert amplitude.
- This specification defines electrical hysteresis as 20log (LOS De-Assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 1dB-4.5 dB, shown in the AC characteristics table, will be 0.5dB-3dB Optical Hysteresis.
- In real world applications, the LOS Release/Assert time can be strongly influenced by the RC time constant of the AC-coupling cap and the 50Ω input termination. To keep this time low, use a decoupling cap with the lowest value that is allowed by the data rate and the number of consecutive identical bits in the application. Typical values are in the range of 0.001µF to 1.0µF.

### **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V,  $T_A$  = 25°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V, unless otherwise stated.



### **Functional Characteristics**

 $V_{CC}$  = 3.3V,  $T_{A}$  = 25°C,  $R_{L}$  = 50 $\Omega$  to  $V_{CC}\text{-}2V,$  unless otherwise stated.





## Functional Block Diagram



### **Detailed Description**

The SY88353L limiting post amplifier operates from a single +3.3V power supply, over temperatures from  $-40^{\circ}$ C to +85°C. Signals with data rates from 155Mbps up to 3.2Gbps, and as small as  $10mV_{pp}$ , can be amplified. Figure 1 shows the allowed input voltage swing. The SY88353L generates a LOS output that can be feedback to /EN for output stability in the absence of a signal at the input.  $LOS_{LVL}$  sets the sensitivity of the input amplitude detection. The amplifier features a signal crossing adjustment for BER optimization in optical links using optical amplifiers such in WDM applications.

### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the input stage. The input amplifier allows signals as small as  $10mV_{pp}$  to be detected and amplified. The input amplifier allows input signals as large as  $1800mV_{pp}$ . Input signals are linearly amplified with a typical 38dB differential voltage gain. Since it is a limiting amplifier, the SY88353BL outputs typically  $800mV_{pp}$  voltage-limited waveforms for input signals that are greater than  $12mV_{pp}$ . Applications requiring the SY88353BL to operate with high gain should have the upstream TIA placed as close as possible to the SY88353BL's input pins to ensure the best performance of the device.

#### Output Buffer

The SY88353BL's CML output buffer is designed to drive 50 $\Omega$  lines and is internally terminated with 50 $\Omega$  to  $V_{CC}.$  Figure 3 shows a simplified schematic of the output stage.

### Loss-of-Signal

The SY88353L generates a chatter-free loss-of-signal (LOS) open-collector, TTL output, as shown in Figure 4. LOS is used to determine if the input amplitude is too small to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold set by LOSLVL and de-asserts low otherwise. LOS can be fed back to the enable (/EN) input to maintain output stability under a loss of signal condition. /EN de-asserts low the true output signal without removing the input signals. Typically, 3.3dB LOS hysteresis is provided to prevent chattering.

#### Loss-of-Signal-Level Set

A programmable LOS level set pin  $(LOS_{LVL})$  sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{CC}$  and  $LOS_{LVL}$  sets the voltage at  $LOS_{LVL}$ . This voltage ranges from  $V_{CC}$  to  $V_{CC}$ -1.3V. The external resistor creates a voltage divider between  $V_{CC}$  and  $V_{CC}$ -1.3V, as shown in Figure 5.

#### Hysteresis

The SY88353L typically provides 3.3dB LOS electrical hysteresis, which is defined as 20log (VIN<sub>LOS-De-assert</sub>/VIN<sub>LOS-Assert</sub>). Since the relationship between the voltage out of the ROSA and optical power at its input is linear, the optical hysteresis will be typically half of the electrical hysteresis reported in the datasheet. In practice, the ratio between electrical and optical hysteresis is found to be within the range 1.5 to 1.8dB. Thus, 3.3dB electrical hysteresis will correspond to an optical hysteresis within the range 1.8 to 2.2dB.

#### **Signal Crossing Adjustment**

In order to optimize the decision threshold level and hence, the BER of the optical link, the SY88353L provides two pins for output signal crossing control. The signal crossing can be adjusted by connecting VTHN (pin 5) to VTHREF (pin 6), and applying a DC signal at VTHP (pin 16). By varying the DC signal at VTHP from – 0V to 2.5V – while the input signal to the post amplifier is less than 100mVpp, the crossing of the output signal will change from 20% to 80% reaching 50% when VTHP = VTHREF = 1.25V. If the crossing control function is not needed, VTHN and VTHP must be connected to ground.

The zero crossing vs. VTHP plot, shown on page 6, shows how the crossing of the output signal changes with the voltage applied at VTHP (pin 16) while VTHN (pin 5) is tied to VTHREF (pin 6) for different input signal levels.



Figure 1. V<sub>IS</sub> and V<sub>ID</sub> Definition



Figure 2. Input Structure

Figure 3. Output Structure



Figure 4. LOS Output Structure



Figure 5. LOS<sub>LVL</sub> Setting Circuit

Note: Recommended value for  $R_{LOSLVL}$  is  $15k\Omega$  or less.

# **Related Product and Support Documentation**

| Part Number | Function                                                         | Data Sheet Link                                          |
|-------------|------------------------------------------------------------------|----------------------------------------------------------|
| AN-45       | Notes on Sensitivity and Hysteresis in Micrel<br>Post Amplifiers | http://www.micrel.com/product-info/app_hints+notes.shtml |

### **Package Information**



16-Pin (3mm x 3mm) MLF<sup>®</sup> (MLF-16)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel. Incorporated.