### **Product Overview** TRC105 is a single chip, multi-channel, low power UHF transceiver. It is designed for low cost, high volume, two-way short range wireless applications in the 300 to 510 MHz frequency range. The TRC105 is FCC & ETSI certifiable. All critical RF and base-band functions are integrated in the TRC105, minimizing external component count and simplifying and speeding design-ins. A microcontroller, RF SAW filter, 12.8 MHz crystal and a few passive components are all that is needed to create a complete, robust radio function. The TRC105 incorporates a set of low-power states to reduce current consumption and extend battery life. The small size and low power consumption of the TRC105 make it ideal for a wide variety of short range radio applications. The TRC105 complies with Directive 2002/95/EC (RoHS). # **TRC105** # 300-510 MHz RF Transceiver ### **Key Features** - Modulation: FSK or OOK with frequency hopping spread spectrum capability - Frequency range: 300 to 510 MHz - High sensitivity: -112 dBm in circuit - High data rate: up to 200 kb/s - Low receiver current: 2.7 mA typical - Low sleep current: 0.1 µA typical - Up to +13 dBm in-circuit transmit power - Operating supply voltage: 2.1 to 3.6 V - Programmable preamble - Programmable packet start pattern - Integrated RF, PLL, IF and base-band circuitry - Integrated data & clock recovery - Programmable RF output power - PLL lock output - Transmit/receive FIFO size programmable up to 64 bytes - · Continuous, buffered and packet data modes - · Packet address recognition - Packet handling features: - · Fixed or variable packet length - · Packet filtering - · Packet formatting - · Standard SPI interface - TTL/CMOS compatible I/O pins - Programmable clock output frequency - Low Battery Detection - Low cost 12.8 MHz crystal reference - Integrated RSSI - Integrated crystal oscillator - · Host processor interrupt pins - · Programmable data rate - External wake-up event inputs - Integrated packet CRC error detection - Integrated DC-balanced data scrambling - · Integrated Manchester encoding/decoding - Interrupt signal mapping function - Support for multiple channels - Four power-saving modes - Low external component count - TQFN-32 SMT package - Standard 13 inch reel, 3K pieces ### **Applications** - Active RFID tags - Automated meter reading - Home & industrial automation - Security systems - Two-way remote keyless entry - Automobile immobilizers - Sports performance monitoring - Wireless toys - Medical equipment - · Low power two-way telemetry systems - Wireless mesh sensor networks - Wireless modules # **Table of Contents** | 1.0 Pin Configuration | 4 | |--------------------------------------------------------------|----| | 1.1 Pin Description | 4 | | 2.0 Functional Description | 5 | | 2.1 RF Port | 7 | | 2.2 Transmitter | 7 | | 2.3 Receiver | 8 | | 2.4 Crystal Oscillator | | | 2.5 Frequency Synthesizer | | | 2.6 PLL Loop Filter | | | 3.0 Operating Modes | | | 3.1 Receiving in Continuous Data Mode | | | 3.2 Continuous Mode Data and Clock Recovery | | | 3.3 Continuous Mode Start Pattern Detect | | | 3.4 RSSI | | | 3.5 Receiving in Buffered Data Mode | | | 3.6 Transmitting in Continuous or Buffered Data Modes | | | 3.7 IRQ0 and IRQ1 Mapping | | | 3.8 Buffered Clock Output | 19 | | 3.9 Packet Data Mode | | | 3.9.1 Fixed Length Packet Mode | 19 | | 3.9.2 Variable Length Packet Mode | | | 3.9.3 Extended Variable Length Packet Mode | 20 | | 3.9.4 Packet Payload Processing in Transmit and Receive | | | 3.9.5 Packet Filtering | | | 3.9.6 Cyclic Redundancy Check | | | 3.9.7 Manchester Encoding | | | 3.9.8 DC-Balanced Scrambling | | | 3.10 SPI Configuration Interface | | | 3.11 SPI Data FIFO Interface | | | 4.0 Configuration Register Memory Map | | | 4.1 Main Configuration Registers (MCFG) | | | 4.2 Interrupt Configuration Registers (IRQCFG) | | | 4.3 Receiver Configuration Registers (RXCFG) | | | 4.4 Start Pattern Configuration Registers (SYNCFG) | | | 4.5 Transmitter Configuration Registers (TXCFG) | | | 4.6 Oscillator Configuration Register (OSCFG) | | | 4.7 Packet Handler Configuration Registers (PKTCFG) | | | 4.8 Page Configuration Register (PGCFG) | | | 4.9 Low Battery Configuration Registers (LBCFG) | | | 5.0 Electrical Characteristics | | | 5.1 DC Electrical Characteristics | | | 5.2 AC Electrical Characteristics | | | 6.0 TRC105 Design-In Steps | | | 6.1 Determining Frequency Specific Hardware Component Values | | | 6.1.1 SAW Filters and Related Component Values | | | 6.1.2 Voltage Controlled Oscillator Component Values | | | | | | 6.2 Determining Configuration Values for FSK Modulation | 46 | |------------------------------------------------------------------|----| | 6.2.1 Bit Rate Related FSK Configuration Values | 46 | | 6.2.2 Determining Transmitter Power Configuration Values | 48 | | 6.3 Determining Configuration Values for OOK Modulation | 49 | | 6.3.1 Bit Rate Related OOK Configuration Values | | | 6.3.2 OOK Demodulator Related Configuration Values | 51 | | 6.3.3 OOK Transmitter Related Configuration Values | 52 | | 6.4 Frequency Synthesizer Channel Programming for FSK Modulation | | | 6.5 Frequency Synthesizer Channel Programming for OOK Modulation | 54 | | 6.6 TRC105 Data Mode Selection and Configuration | 55 | | 6.6.1 Continuous Data Mode | 55 | | 6.6.2 Buffered Data Mode | 57 | | 6.6.3 Packet Data Mode | 59 | | 6.7 Battery Power Management Configuration Values | | | 7.0 Package Dimensions and Typical PCB Footprint - QFN-32 | 65 | | 8.0 Tape and Reel Dimensions | | | 9.0 Solder Reflow Profile | 67 | # 1.0 Pin Configuration # 1.1 Pin Description | PIN | TYPE | NAME | DESCRIPTION | |-----|------|------------|----------------------------------------------------| | 1 | - | GND | CONNECT TO GND | | 2 | - | GND | CONNECT TO GND | | 3 | 0 | VDD_VCO | REGULATED SUPPLY FOR VCO | | 4 | I/O | TANK- | VCO TANK | | 5 | I/O | TANK+ | VCO TANK | | 6 | I/O | PLL- | PLL LOOP FILTER OUTPUT | | 7 | I/O | PLL+ | PLL LOOP FILTER INPUT | | 8 | - | GND | CONNECT TO GND | | 9 | i | GND | CONNECT TO GND | | 10 | I/O | XTAL- | CRYSTAL CONNECTION (OSCILLATOR OUTPUT) | | 11 | I/O | XTAL+ | CRYSTAL CONNECTION (OSCILLATOR INPUT) | | 12 | i | GND | CONNECT TO GND | | 13 | i | NC | NO CONNECTION - FLOAT PIN | | 14 | _ | nSS_CONFIG | SLAVE SELECT FOR SPI CONFIGURATION DATA | | 15 | - 1 | nSS_DATA | SLAVE SELECT FOR SPI TX/RX DATA | | 16 | 0 | SDO | SERIAL DATA OUT | | 17 | _ | SDI | SERIAL DATA IN | | 18 | _ | SCK | SERIAL SPI CLOCK IN | | 19 | 0 | CLKOUT | BUFFERED CLOCK OUTPUT | | 20 | I/O | DATA | TRANSMIT/RECEIVE DATA | | 21 | 0 | IRQ0 | INTERRUPT OUTPUT | | 22 | 0 | IRQ1/DCLK | INTERRUPT OUTPUT/RECOVERED DATA CLOCK (CONT MODE) | | 23 | 0 | PLL_LOCK | PLL LOCKED INDICATOR | | 24 | 0 | nLOW_BATT | LOW BATTERY DETECT (LEAVE UNCONNECTED IF NOT USED) | | 25 | - | GND | CONNECT TO GND | | 26 | _ | VDD | MAIN 3.3 V SUPPLY VOLTAGE | | 27 | 0 | VDD_ANA | REGULATED SUPPLY FOR ANALOG CIRCUITRY | | 28 | 0 | VDD_DIG | REGULATED SUPPLY FOR DIGITAL CIRCUITRY | | 29 | 0 | VDD_PA | REGULATED SUPPLY FOR RF POWER AMP | | 30 | - | GND | CONNECT TO GND | | 31 | I/O | RF- | RF I/O | | 32 | I/O | RF+ | RF I/O | | PAD | ı | GROUND | GROUND PAD ON PKG BOTTOM | Table 1 ### 2.0 Functional Description The TRC105 is a single-chip transceiver that can operate in the 300-510 MHz frequency range. The TRC105 supports two modulation schemes - FSK and OOK. The TRC105's highly integrated architecture requires a minimum of external components, while maintaining design flexibility. All major RF communication parameters are programmable and most can be dynamically set. The TRC105 is optimized for very low power consumption (2.7 mA typical in receiver mode). It complies with European ETSI, FCC Part 15 and Canadian RSS-210 regulatory standards. Advanced digital features including the TX/RX FIFO and the packet handling data mode significantly reduce the load on the host microcontroller. # **TRC105 Block Diagram** DAC DAG SDI RX LO2-SDO nSS\_CONFIG > DATA → IRQ1/DCLK → IRQ0 → PLL LOCK vco → TX LO2-I Divide by 8 → TX LO2-Q Divider → TX LO1-I FIFO → TX LO1-Q 1 & Q vco > RX LO2-Q Ė 8 8 XT/L Figure 1 The receiver is based on a superheterodyne architecture. It is composed of the following major blocks: - An LNA that provides low noise RF gain followed by an RF band-pass filter. - A first mixer which down-converts the RF signal to an intermediate frequency equal to 1/9th of the carrier frequency. - A variable gain first IF preamplifier followed by two second mixers which down convert the first IF signal to I and Q signals at a low frequency (zero-IF for FSK, low-IF for OOK). - A two-stage IF filter followed by an amplifier chain for both the I and Q channels. Limiters at the end of each chain drive the I and Q inputs to the FSK demodulator function. An RSSI signal is also derived from the I and Q IF amplifiers to drive the OOK detector. The second filter stage in each channel can be configured as either a third-order Butterworth low-pass filter for FSK operation or an image reject polyphase band-pass filter for OOK operation. - An FSK arctangent type demodulator driven from the I and Q limiter outputs, and an OOK demodulator driven by the RSSI signal. Either detector can drive a data and clock recovery function that provides matched filter enhancement of the demodulated data. The transmitter chain is based on the same double-conversion architecture and uses the same intermediate frequencies as the receiver chain. The main blocks include: - A digital waveform generator that provides the I and Q base-band signals. This block includes digital-toanalog converters and anti-aliasing low-pass filters. - A compound image-rejection mixer to up convert the base-band signal to the first IF at 1/9th of the carrier frequency, and a second image-rejection mixer to up-convert the IF signal to the RF frequency - Transmitter driver and power amplifier stages to drive the antenna port The frequency synthesizer is based on an integer-N PLL having a typical frequency step size of 12.5 kHz. Two programmable frequency dividers in the feedback loop of the PLL and one programmable divider on the reference oscillator allow the LO frequency to be adjusted. The reference frequency is generated by a crystal oscillator running at 12.8 MHz. The TRC105 is controlled by a digital block that includes registers to store the configuration settings of the radio. These registers are accessed by a host microcontroller through an SPI style serial interface. The microcontroller's serial connections to the TRC105's SDI, SDO and SCK pins are shown in Figure 2 (component values shown are for 418.00-434.79 MHz operation; see Tables 57 and 58 for other frequency bands). On-chip regulators provide stable supply voltages to sensitive blocks and allow the TRC105 to be used with supply voltages from 2.1 to 3.6 V. Most blocks are supplied with a voltage below 1.6 V. ### 2.1 RF Port The receiver and the transmitter share the same RF pins. Figure 3 shows the implementation of the common front-end. In transmit mode, the PA and the PA regulator are on; the voltage on VDD\_PA pin is the nominal voltage of the regulator, about 1.8 V. The external inductances L1 and L4 are used for the PA. In receive mode, both PA and PA regulator are off, and VDD\_PA is tied to ground. The external inductances L1 and L4 are used for biasing and matching the LNA, which is implemented as a common gate amplifier. ### **Internal RF Port Detail** ### 2.2 Transmitter The TRC105 is set to transmit mode when MCFG00\_Chip\_Mode[7..5] bits are set to 100. In Continuous data mode the transmitted data is sent directly to the modulator. The host microcontroller is provided with a bit rate clock by the TRC105 to clock the data; using this clock to send the data synchronously is mandatory in FSK configuration and optional in OOK configuration. In Buffered and Packet data modes the data is first written into the 64-byte FIFO via the SPI interface; data from the FIFO is then used by the modulator. At the front end of the transmitter, I and Q signals are generated by the base-band circuit which contains a digital waveform generator, two D/A converters and two anti-aliasing low-pass filters. The I and Q signals are two quadrature sinusoids whose frequency is the selected frequency deviation. In FSK mode, the phase shift between I and Q is switched between +90° and -90° according to the input data. The modulation is then performed at this stage, since the information contained in the phase shift will be converted into a frequency shift when the I and Q signals are combined in the first mixers. In OOK mode, the phase shift is kept constant whatever the data. The combination of the I and Q signals in the first mixers creates a fixed frequency signal at a low intermediate frequency which is equal to the selected frequency deviation. After D/A conversion, both I and Q signals are filtered by anti-aliasing filters whose bandwidth is programmed with the register **TXCFG1A\_TXInterpfilt[7..4]**. Behind the filters, a set of four mixers combines the I and Q signals and converts them into two I and Q signals at the second intermediate frequency which is equal to 1/8 of the LO frequency, which in turn is equal to 8/9 of the RF frequency. These two new I and Q signals are then combined and up-converted to the desired RF frequency by two quadrature mixers fed by the LO signals. The signal is then amplified by a driver and power amplifier stage. | MCFG05_PA_Ramp[76] | T <sub>PA</sub> (µs) | Rise/fall (µs) | |--------------------|----------------------|----------------| | 00 | 3 | 2.5/2 | | 01 | 8.5 | 5/3 | | 10 | 15 | 10/6 | | 11 | 23 | 20/10 | Table 2 OOK modulation is performed by switching on and off the power amplifier and its regulator. The rise and fall times of the OOK signal can be configured in register **MCFG05\_PA\_Ramp[7..6]**, which controls the charge and discharge time of the regulator. Figure 4 shows the time constants set by **MCFG05\_PA\_Ramp[7..6]**. Table 2 gives typical values of the rise and fall times as defined in Figure 4 when the capacitance connected to the output of the regulator is 0.047 µF. ### 2.3 Receiver The TRC105 is set to receive mode when **MCFG00\_Chip\_Mode[7..5]** is set to 011. The receiver is based on a double-conversion architecture. The front-end is composed of an LNA and a mixer whose gains are constant. The mixer down-converts the RF signal to an intermediate frequency which is equal to 1/8 of the LO frequency, which in turn is equal to 8/9 of the RF frequency. Behind this first mixer there is a variable gain IF amplifier that can be programmed from maximum gain to 13.5 dB less in 4.5 dB steps with the **MCFG01\_IF\_Gain[1..0]** register. After the variable gain IF amplifier, the signal is down-converted into two I and Q base-band signals by two guadrature mixers which are fed by reference signals at 1/8 the LO frequency. These I and Q signals are then filtered and amplified before demodulation. The first filter is a second-order passive R-C filter whose bandwidth can be programmed to 16 values with the register RXCFG10\_LP\_filt[7..4]. The second filter can be configured as either a third-order Butterworth active filter which acts as a low-pass filter for the zero-IF FSK configuration, or as a polyphase band-pass filter for the low-IF OOK configuration. To select Butterworth low-pass filter operation, bit RXCFG12 PolyFilt En[7] is set to 0. The bandwidth of the Butterworth filter can be programmed to 16 values with the register RXCFG10 BW Filt[3..0]. The low-IF configuration must be used for OOK modulation. This configuration is enabled when the bit RXCFG12\_PolyFilt\_En[7] is set to 1. The center frequency of the polyphase filter can be programmed to 16 values with the register RXCFG11 PolyFilt[7..4]. The bandwidth of the filter can be programmed with the register RXCFG10 BW Filt[3..0]. In OOK mode, the value of the low-IF is equal to the deviation frequency defined in register MCFG02\_Freq\_dev. In addition to channel filtering, the function of the polyphase filter is to reject the image. Figure 5 below shows the two configurations of the second IF filter. In the Butterworth configuration, F<sub>CBW</sub> is the 3 dB cutoff frequency. In the polyphase band-pass configuration F<sub>OPP</sub> is the center frequency given by RXCFG11\_PolyFilt[7..4], and F<sub>CPP</sub> is the upper 3 dB bandwidth of the filter whose offset, referenced to F<sub>OPP</sub>, is given by **RXCFG10 BW Filt[3..0]**. ### **TRC105 Second IF Filter Details** **Butterwoth Low-pass Filter for FSK** Figure 5 After filtering, the I and Q signals are each amplified by a chain of 11 amplifiers having 6 dB of gain each. The outputs of these amplifiers and their intermediate 3 dB nodes are used to evaluate the received signal strength (RSSI). Limiters are located behind the 11 amplifiers of the I and Q chains and the signals at the output of these limiters are used by the FSK demodulator. The RSSI output is used by the OOK demodulator. The global bandwidth of the whole base-band chain is given by the bandwidths of the passive filter, the Butterworth filter, the amplifier chain and the limiter. The maximum achievable global bandwidth when the bandwidths of the first three blocks are programmed at their upper limit is about 350 kHz. ### 2.4 Crystal Oscillator Crystal specifications for the TRC105 reference oscillator are given in Table 3. Murata recommends the XTL1020P crystal which is specifically designed for use with the TRC105. Note that crystal frequency error will directly trans-late to carrier frequency, bit rate and frequency deviation error. | Specification | Min | Typical | Max | Units | |----------------------------------------------------|------|---------------------------|------|---------| | Nominal frequency | 1 | 12.80000<br>(fundamental) | 1 | MHz | | Load capacitance for Fs | 13.5 | 15 | 16.5 | pF | | Motional resistance | - | - | 50 | Ω | | Motional capacitance | 5 | - | 20 | fF | | Shunt capacitance | 1 | - | 7 | pF | | Calibration tolerance at 25 °C | 1 | | ±10 | ppm (1) | | Stability over temperature range (-40 °C to 85 °C) | 1 | - | ±15 | ppm | | Aging in first 5 years | - | - | ±2 | ppm/yr | Table 3 ### 2.5 Frequency Synthesizer The TRC105 VCO operating frequency range is covered in six bands. Operation in each band requires a specific VCO inductor value and configuration parameter setting, as shown in Table 4 below: | MCFG00_Band[42] | Frequency Band MHz | |-----------------|--------------------| | 000 | 300-330 | | 001 | 330-365 | | 010 | 365-400 | | 011 | 400-440 | | 100 | 440-470 | | 101 | 470-510 | | 110 to 111 | not used | Table 4 Each of these bands is divided into four subbands to provide a low phase noise VCO frequency trimming mechanism. Subbands are selected as shown in Table 5 below: | MCFG00_Subband[10] | Subband | 400-440 MHz example | |--------------------|-------------------------|---------------------| | 00 | 1 <sup>st</sup> quarter | 400-410 | | 01 | 2 <sup>nd</sup> quarter | 410-420 | | 10 | 3 <sup>rd</sup> quarter | 420-430 | | 11 | 4 <sup>th</sup> quarter | 430-440 | Table 5 Using the VCO as discussed above, the frequency synthesizer generates the local oscillator (LO) signal for the receiver and transmitter sections. The core of the synthesizer is implemented with an integer-N PLL architecture. The frequency is set by three divider parameters R, P and S. R is the frequency divider ratio in the reference frequency path. P and S set the frequency divider ratio in the feedback loop of the PLL. The frequency synthesizer includes a crystal oscillator which provides the frequency reference for the PLL. The equations giving the relationships between the reference crystal frequency, the local oscillator frequency and RF carrier frequency are given below: $F_{LO}$ = $F_{XTAL}^*(75^*(P+1)+S)/(R+1)$ , with P and S in the range 0 to 255, S less than (P+1), R in the range 64 to 169, and $F_{LO}$ and $F_{XTAL}$ in MHz. $F_{RF}$ = 1.125\* $F_{LO}$ , where $F_{RF}$ and $F_{LO}$ are in MHz $F_{LO}$ is the first local oscillator (VCO) frequency, $F_{XTAL}$ is the reference crystal frequency and $F_{RF}$ is the RF channel frequency. $F_{LO}$ is the frequency used for the first down-conversion of the receiver and the second up-conversion of the transmitter. The intermediate frequency used for the second down-conversion of the receiver and the first up-conversion of the transmitter is equal to 1/8 of $F_{LO}$ . As an example, with a crystal frequency of 12.8 MHz and an RF frequency of 434 MHz, $F_{LO}$ is 385.8 MHz and the first IF of the receiver is 48.2 MHz. There are two sets of divider ratio registers: SynthR1[7..0], SynthP1[7..0], SynthS1[7..0], and SynthR2[7..0], SynthP2[7..0], SynthP2[7..0]. The MCFG05\_RF\_Freq[0] bit is used to select which set of registers to use as the current frequency setting. For frequency hopping applications, this reduces the programming and synthesizer settling time when changing frequencies. While the data is being transmitted, the next frequency is programmed and ready. When the current transaction is complete, the MCFG05\_RF\_Freq[0] bit is complemented and the frequency shifts to the next freq according to the contents of the divider ratio registers. This process is repeated for each frequency hop. ### 2.6 PLL Loop Filter The loop filter for the frequency synthesizer is shown in Figure 6. ### **PLL Loop Filter** Figure 6 ### **PLL Loop Filter Components** | Name | Value | Tolerance | |------|---------|-----------| | C8 | 1000 pF | ±10% | | C9 | 6800 pF | ±10% | | R1 | 6.8 kΩ | ±5% | Table 6 Recommended component values for the frequency synthesizer loop filter are provided in Table 6. The loop filter settings are not dependent on the frequency band, so they can be used on all designs. PLL lock status can be provided on Pin 23 by setting the **IRQCFG0E\_PLL\_LOCK\_EN[0]** bit to a 1. Pin 23 goes high when the PLL is locked. The lock status of the PLL can also be checked by reading the **IRQCFG0E\_PLL\_LOCK\_ST[1]** bit. This bit latches high each time the PLL locks and must be reset by writing a 1 to it. ### 3.0 Operating Modes The TRC105 has 5 possible chip-level modes. The chip-level mode is set by **MCFG00\_Chip\_Mode[7..5]**, which is a 3-bit pattern in the configuration register. Table 7 summarizes the chip-level modes: | MCFG00_Chip_Mode[75] | Chip-level Mode | Enabled Functions | |----------------------|-----------------|------------------------------------------------| | 0 0 0 | Sleep | None | | 0 0 1 | Standby | Crystal oscillator | | 010 | Synthesizer | Crystal and frequency synthesizer | | 011 | Receive | Crystal, frequency synthesizer and receiver | | 100 | Transmit | Crystal, frequency synthesizer and transmitter | Table 7 Table 8 gives the state of the digital pins for the different chip-level modes and settings: | PIN Function | Sleep<br>Mode | Standby<br>Mode | Synthesizer<br>Mode | Receive<br>Mode | Transmit<br>Mode | |--------------|---------------|-----------------|---------------------|-----------------|------------------| | nSS_CONFIG* | I | 1 | 1 | 1 | 1 | | nSS_DATA* | I | 1 | 1 | 1 | 1 | | IRQ0 | TRI | 0 | 0 | 0 | 0 | | IRQ1 | TRI | 0 | 0 | 0 | 0 | | DATA | TRI | TRI | TRI | 0 | 1 | | CLKOUT | TRI | 0 | 0 | 0 | 0 | | SDO** | TRI/O | TRI/O | TRI/O | TRI/O | TRI/O | | SDI | Ī | Ī | ĺ | Ī | 1 | | SCK | ı | I | I | I | 1 | I = Input, O = Output, TRI = High Impedance Table 8 <sup>\*</sup>nSS CONFIG has priority OVER nSS DATA <sup>\*\*</sup>SDO is an output if nSS CONFIG = 0 and/or nSS DATA = 0 The TRC105 transmitter and receiver sections support three data handling modes of operation: - Continuous mode: each bit transmitted or received is accessed directly at the DATA input/output pin. - Buffered mode: a 64-byte FIFO is used to store each data byte transmitted or received. This data is written to and read from the FIFO through the SPI bus. - Packet handling mode: in addition to using the FIFO, this data mode builds the complete packet in transmit mode and extracts the useful data from the packet in receive mode. The packet includes a preamble, a start pattern (network address), an optional node address and length byte and the data. Packet data mode can also be configured to perform additional operations like CRC error detection and DCbalanced Manchester encoding or data scrambling. The buffered and packet handling modes allow the host microcontroller overhead to be significantly reduced. The DATA pin is bidirectional and is used in both transmit and receive modes. In receive mode, DATA represents the demodulated received data. In transmit mode, input data is applied to this pin. The working length of the FIFO can set to 16, 32, 48 or 64 bytes through the **MCFG0C\_FIFO\_depth[7..6]** register. In the discussions below describing the FIFO behavior, the explanations are given with an assumption of 64 bytes, but the principle is the same for the four possible FIFO sizes. The status of the FIFO can be monitored via interrupts which are described in Section 3.7. In addition to the straightforward nFIFOEMPY and FIFOFULL interrupts, additional configurable interrupts Fifo\_Int\_Tx and Fifo\_Int\_Rx are also available. A low-to-high transition occurs on Fifo\_Int\_Rx when the number of bytes in the FIFO is greater than or equal to the threshold set by **MCFG0C\_FIFO\_thresh[5..0]** (number of bytes ≥ FIFO\_thresh). A low-to-high transition occurs on Fifo\_Int\_Tx when the number of bytes in the FIFO is less than or equal to the threshold set by $MCFG0C\_FIFO\_thresh[5..0]$ (number of bytes $\leq$ FIFO\_thresh). ### 3.1 Receiving in Continuous Data Mode The receiver operates in Continuous data mode when the MCFG01\_Mode[7..6] bits are set to 00. In this mode, the receiver has two output signals indicating recovered clock, DCLK and recovered NRZ bit DATA. DCLK is connected to output pin IRQ1 and DATA is connected to pin DATA configured in output mode. The data and clock recovery controls the recovered clock signal, DCLK. Data and clock recovery is enabled by RXCFG12\_DCLK\_Dis[6] to 0 (default value). The clock recovered from the incoming data stream appears at DCLK. When data and clock recovery is disabled, the DCLK output is held low and the raw demodulator output appears at DATA. The function of data and clock recovery is to remove glitches from the data stream and to provide a synchronous clock at DCLK. The output DATA is valid at the rising edge of DCLK as shown in Figure 8. ### **TRC105 Continuous Mode Demodulation** Figure 7 As shown in Figure 7, the demodulator section includes the FSK demodulator, the OOK demodulator, data and clock recovery and the start pattern detection blocks. If FSK is selected, the demodulation is performed by analyzing the phase between the I and Q limited signals at the output of the base-band channels. If OOK is selected, the demodulation is performed by comparing the RSSI output value stored in **RXCFG14\_RSSI[7..0]** register to the threshold which can be either a fixed value or a time-variant value depending on the past history of the RSSI output. Table 9 gives the three main possible procedures, which can be selected via the register **MCFG01\_RX\_OOK[3..2]**: | Mode | MCFG01_RX_OOK[32] | Description | | |--------------------|-------------------|---------------------------------------------------------------------|--| | First Three should | | RSSI output is compared with a fixed threshold stored in | | | Fixed Threshold | 00 | RXCFG13_OOK_thresh | | | Peak 01 | | RSSI output is compared with a threshold which is at a fixed offset | | | | | below the maximum RSSI. | | | Average 10 | | RSSI output is compared with the average of the last RSSI values. | | Table 9 If the end-user application requires direct access to the output of the demodulator, then the **RXCFG12\_DCLK\_Dis[6]** bit is set to 1 disabling the clock recovery. In this case the demodulator output is directly connected to the DATA pin and the IRQ1 pin (DCLK) is set to low. For proper operation of the TRC105 demodulator in FSK mode, the modulation index $\beta$ of the input signal should meet the following condition: $$\beta = \frac{2^* F_{\mathsf{DEV}}}{\mathsf{BR}} \ge 2$$ where $F_{DEV}$ is the frequency deviation in hertz (Hz) and BR is the data rate in bits per second (b/s). ### 3.2 Continuous Mode Data and Clock Recovery The raw output signal from the demodulator may contain jitter and glitches. Data and clock recovery converts the data output of the demodulator into a glitch-free bit-stream DATA and generates a synchronized clock DCLK to be used for sampling the DATA output as shown in Figure 8. DCLK is available on pin IRQ1 when the TRC105 operates in continuous mode. ### **Data & Clock Recovery Timing** Figure 8 To ensure correct operation of the data and clock recovery circuit, the following conditions have to be satisfied: - A 1-0-1-0... preamble of at least 24 bits is required for synchronization - The transmitted bit stream must have at least one transition from 0 to 1 or from 1 to 0 every 8 bits during transmission - The bit rate accuracy must be better than 2 %. Data and clock recovery is enabled by default. It is controlled by **RXCFG12\_DCLK\_Dis[6]**. If data and clock recovery is disabled, the output of the demodulator is directed to DATA and the DCLK output (IRQ1 Pin in continuous mode) is set to 0. The received bit rate is defined by the values of the **MCFG03** and **MCFG04** configuration registers, and is calculated as follows: BR = $F_{XTAI}/(2*(C + 1)*(D + 1))$ , with C in the range of 0 to 255, and D = 31 (suitable for most applications) with BR the bit rate in kb/s, $F_{XTAL}$ the crystal frequency in kHz, C the value in **MCFG03**, and D the value in **MCFG04**. For example, using a 12.8 MHz crystal (12,800 kHz), the bit rate is 25 kb/s when C = 7 and D = 31. ### 3.3 Continuous Mode Start Pattern Detection Start pattern detection is activated by setting the RXCFG12\_Recog[5] bit to 1. The demodulated signal is compared with a pattern stored in the SYNCFG registers. The Start Pattern Detect signal (PATTERN) is driven by the output of this comparator and is synchronized by DCLK. It is set to 1 when a pattern match is detected, otherwise set to 0. The pattern detect output is updated at the rising edge of DCLK. The number of bytes used for comparison is defined in the RXCFG12\_Pat\_sz[4..3] register and the number of tolerated bit errors for pattern detection is defined in the RXCFG12\_Ptol[2..1] register. Figure 9 illustrates the pattern detection process. ### **Start Pattern Detection Timing** Figure 9 Note that start pattern detection is enabled only if data and clock recovery is enabled. ### **3.4 RSSI** The received signal strength is measured in the amplifier chains behind the second mixers. Each amplifier chain is composed of 11 amplifiers each having a gain of 6 dB and an intermediate output at 3 dB. By monitoring the two outputs of each stage, an estimation of the signal strength with a resolution of 3 dB and a dynamic range of 63 dB is obtained. This estimation is performed 16 times over a period of the I and Q signals and the 16 samples are averaged to obtain a final RSSI value with a 0.5 dB step. The period of the I and Q signal is the inverse of the deviation frequency, which is the low-IF frequency in OOK mode. The RSSI effective dynamic range can be increased to 70 dB by adjusting **MCFG01 IF Gain[1..0]** for less gain on high signal levels. The RSSI block can also be used in interrupt mode by setting the bit IRQCFG0E\_RSSI\_Int[3] to 1. When RXCFG14\_RSSI is equal or greater than a predefined value stored in IRQCFG0F\_RSSI\_thId, bit IRQCFG0E\_SIG\_DETECT[2] goes high and an interrupt signal RSSI\_IRQ is generated on pin IRQ0 if IRQCFG0D\_RX\_IRQ0[7..6] is set to 01 (see Table 10). The interrupt is cleared by writing a 1 to bit IRQCFG0E\_SIG\_DETECT[2]. If the bit RSSI\_IRQ remains high, the process starts again. Figure 10 shows the timing diagram of RSSI in interrupt mode. ### TRC105 RSSI Interrupt Operation RSSI Threshold Set to 30 Figure 10 # 3.5 Receiving in Buffered Data Mode The receiver works in Buffered data mode when the **MCFG01\_Mode[7..6]** bits are set to 01. In this mode, the output of the data and clock recovery, i.e., the demodulated and resynchronized signal and the clock signal DCLK are not sent directly to the output pins DATA and IRQ1 (DCLK). These signals are used to store the demodulated data in blocks of 8 bits in a 64-byte FIFO. Figure 11 shows the receiver chain in this mode. The FSK and OOK demodulators, data and clock recovery circuit and start pattern detect block work as described for Continuous data mode, but they are used with two additional blocks, the FIFO and SPI. ### **TRC105 Bufferd & Packet Mode Demodulation** Figure 11 When the TRC105 is in receive mode and MCFG01\_Mode [7..6] bits are set to 01, all of the blocks described above are enabled. In a normal communication frame the data stream is comprised of a 24-bit preamble, a start pattern and data. Upon receipt of a matching start pattern the receiver recognizes the start of data, strips off the preamble and start pattern, and stores the data in the FIFO for retrieval by the host microcontroller. This automated data extraction reduces the loading on the host microcontroller. The IRQCFG0E\_Start\_Fill[7] bit determines how the FIFO is filled. If IRQCFG0E\_Start\_Fill[7] is set to 0, data only fills the FIFO when a start pattern is detected. Received data bits are shifted into the pattern recognition block which continuously compares the received data with the contents of the SYNCFG registers. If a match occurs, the start pattern detect block output is set for one bit period and the IRQCFG0E\_Start\_Det[6] bit is also set. This internal signal can be mapped to the IRQ0 output using interrupt signal mapping. Once a pattern match has occurred, the start pattern detect block will remain inactive until the IRQCFG0E\_Start\_Det[6] bit is reset. If IRQCFG0E\_Start\_Fill[7] is set to 1, FIFO filling is initiated by asserting IRQCFG0E\_Start\_Det[6]. Once 64 bytes have been written to the FIFO the IRQCFG0D\_FIFOFULL[1] signal is set. Data should then be read out. If no action is taken, the FIFO will overflow and subsequent data will be lost. If this occurs the IRQCFG0E\_FIFO\_OVR[4] bit is set to 1. The IRQCFG0D\_FIFOFULL[1] signal can be mapped to pin IRQ1 as an interrupt for a microcontroller if IRQCFG0D\_RX\_IRQ1[5..4] is set to 01. To recover from an overflow, a 1 must be written to IRQCFG0D\_FIFO\_OVR[4]. This clears the contents of the FIFO, resets all FIFO status flags and re-initiates pattern detection. Pattern detection can also be re-initiated during a FIFO filling sequence by writing a 1 to IRQCFG0E\_Start\_Det[6]. The details of the FIFO filling process are shown in Figure 12. As the first byte is written into the FIFO, signal IRQCFG0D\_nFIFOEMPY[0] is set indicating at least one byte is present. The host microcontroller can then read the contents of the FIFO through the SPI interface. When all data is read from the FIFO, IRQCFG0D\_ **nFIFOEMPY[0]** is reset. When the last bit of the 64<sup>th</sup> byte has been written into the FIFO, signal **IRQCFG0D\_ FIFOFULL[1]** is set. Data must be read before the next byte is received or it will be overwritten. The **IRQCFG0D\_nFIFOEMPY[0]** signal can be used as an interrupt signal for the host microcontroller by mapping to pin IRQ0 if **IRQCFG0D\_RX\_IRQ0[7..6]** is set to 10. Alternatively, the WRITE\_byte signal may also be used as an interrupt if **IRQCFG0D\_RX\_IRQ0[7..6]** is set to 01. Demodulation in buffered mode occurs in the same way as in continuous mode. Received data is directly read from the FIFO and the DATA and DCLK pins are not used. Data and clock recovery in buffered mode is automatically enabled. DCLK is not externally available. The pattern recognition block is automatically enabled in Buffered data mode. The Start Pattern Detect (PATTERN) signal can be mapped to pin IRQ0. In Buffered data mode RSSI operates the same way as in Continuous data mode. However, RSSI IRQ may be mapped to IRQ1 instead of to IRQ0 in Continuous data mode. # 3.6 Transmitting in Continuous or Buffered Data Modes The transmitter operates in Continuous data mode when the **MCFG01\_Mode** [7..6] bits are set to 00. Bit clock DCLK is available on pin IRQ1. Bits are clocked into the transmitter on the rising edge of this clock. Data must be stable 2 $\mu$ s before the rising edge of DCLK and must be held for 2 $\mu$ s following the rising edge of this clock ( $T_{SUDATA}$ ). To meet this requirement, data can be changed on the falling edge of DCLK. In FSK mode DCLK must be used but is optional in OOK mode. The transmitter operates in Buffered data mode when the MCFG01\_Mode [5] bit is set to 1. Data to be transmitted is written to the 64-byte FIFO through the SPI interface. FIFO data is loaded byte-by-byte into a shift register which then transfers the data bit-by-bit to the modulator. FIFO operation in transmit mode is similar to receive mode. Transmission can start immediately after the first byte of data is written into the FIFO or when the FIFO is full, as determined by the IRQCFG0E\_Start\_Full[4] bit setting. If the transmit FIFO is full, the interrupt signal IRQCFG0D\_FIFOFULL[2] is asserted on pin IRQ1. If data is written into the FIFO while it is full, the flag IRQCFG0D\_FIFO\_OVR[0] will be set to 1 and the previous FIFO contents will be overwritten. The IRQCFG0D\_FIFO\_OVR[0] flag is cleared by writing a 1 to it. At the same time the contents of the FIFO are cleared. Once the last data byte in the FIFO is loaded into the shift register driving the transmitter modulator, the flag IRQCFG0D\_nFIFOEMPY[1] is set to 0 on pin IRQ0. If new data is not written to the FIFO and the last bit has been transferred to the modulator, the IRQCFG0E\_TX\_STOP[5] bit goes high as the modulator starts to send the last bit. The transmitter must remain on one bit period after TX\_STOP to transmit the last bit. If the transmitter is switched off (switched to another mode), the transmission stops immediately even if there is still data in the shift register. In transmit mode the two interrupt signals are IRQ0 and IRQ1. IRQ1 is mapped to IRQCFG0D\_FIFOFULL[2] signal indicating that the transmission FIFO is full when IRQCFG0D\_TX\_IRQ1[3] is set to 0, or to IRQCFG0E\_TX\_ STOP[5] when IRQCFG0D\_TX\_IRQ1[3] is set to 1. IRQ0 is mapped to the IRQCFG0D\_nFIFOEMPY[1] signal. This signal indicates the transmitter FIFO is empty and must be refilled with data to continue transmission. ### 3.7 IRQ0 and IRQ1 Mapping Two TRC105 outputs are dedicated to host microcontroller interrupts or signaling. The interrupts are IRQ0 and IRQ1 and each have selectable sources. Tables 10, 11, 12 and 13 below summarize the interrupt mapping options. These interrupts are especially useful in Continuous or Buffered data mode operation. | IRQCFG0D_RX_IRQ0 | Data Mode | IRQ0 | IRQ0 Interrupt Source | |------------------|------------|--------|-----------------------------------------------| | 00 | Continuous | Output | Start Pattern Detect | | 01 | Continuous | Output | RSSI_IRQ | | 10 | Continuous | Output | Start Pattern Detect | | 11 | Continuous | Output | Start Pattern Detect | | 00 | Buffered | Output | None (set to 0) | | 01 | Buffered | Output | Write_byte | | 10 | Buffered | Output | nFIFOEMPY | | 11 | Buffered | Output | Start Pattern Detect | | 00 | Packet | Output | Data_Rdy | | 01 | Packet | Output | Write_byte | | 10 | Packet | Output | nFIFOEMPY | | 11 | Daalaat | Cutout | Node Address Match if ADDRS_cmp is enabled | | | Packet | Output | Start Pattern Detect if ADDRS_cmp is disabled | Table 10 | IRQCFG0D_RX_IRQ1 | Data Mode | IRQ1 | IRQ1 Interrupt Source | |------------------|------------|--------|-----------------------| | 00 | Continuous | Output | DCLK | | 01 | Continuous | Output | DCLK | | 10 | Continuous | Output | DCLK | | 11 | Continuous | Output | DCLK | | 00 | Buffered | Output | None (set to 0) | | 01 | Buffered | Output | FIFOFULL | | 10 | Buffered | Output | RSSI_IRQ | | 11 | Buffered | Output | FIFO_Int_Rx | | 00 | Packet | Output | CRC_OK | | 01 | Packet | Output | FIFOFULL | | 10 | Packet | Output | RSSI_IRQ | | 11 | Packet | Output | FIFO_Int_Rx | Table 11 Tables 12 and 13 describe the interrupts available in transmit mode: | IRQCFG0D_TX_IRQ0 | Data Mode | IRQ0 | IRQ0 Interrupt Source | |------------------|------------|--------|-----------------------| | 0 | Continuous | Output | None (set to 0) | | 1 | Continuous | Output | None (set to 0) | | 0 | Buffered | Output | FIFO_thresh | | 1 | Buffered | Output | nFIFOEMPY | | 0 | Packet | Output | FIFO_thresh | | 1 | Packet | Output | nFIFOEMPY | Table 12 | IRQCFG0D_TX_IRQ1 | Data Mode | IRQ1 | IRQ0 Interrupt Source | |------------------|------------|--------|-----------------------| | 0 | Continuous | Output | DCLK | | 1 | Continuous | Output | DCLK | | 0 | Buffered | Output | FIFOFULL | | 1 | Buffered | Output | TX_Stop | | 0 | Packet | Output | FIFOFULL | | 1 | Packet | Output | TX_Stop | Table 13 ### 3.8 Buffered Clock Output The buffered clock output is a signal derived from $F_{XTAL}$ . It can be used as a reference clock for the host microcontroller and is output on the CLKOUT pin. The **OSCFG1B\_Clkout\_En[7]** bit controls the CLKOUT pin. When this bit is set to 1, CLKOUT is enabled, otherwise it is disabled. The output frequency of CLKOUT is defined by the value of the **OSCFG1B\_Clk\_freq[6..2]** parameter which gives the frequency divider ratio applied to $F_{XTAL}$ . Refer to Table 42 for programming details. Note: CLKOUT is disabled when the TRC105 is in sleep mode. If sleep mode is used, the host microcontroller must have provisions to run from its own clock source. ### 3.9 Packet Data Mode The TRC105 provides optional on-chip RX and TX packet handling features. These features ease the development of packet oriented wireless communication protocols and free the MCU resources for other tasks. The options include enabling protocols based on fixed and variable packet lengths, data scrambling, CRC checksum calculations and received packet filtering. All the programmable parameters of the Packet data mode are accessible through the **PKTCFG** configuration registers of the device. The Packet data mode is enabled when the register bit **MCFG01\_Mode[7..6]** is set to 10 or 11. The packet handler supports three types of packet formats: fixed length packets, variable length packets, and extended variable length packets. The **PKTCFG1E\_Pkt\_mode[7]** bit selects either the fixed or the variable length packet formats. ### 3.9.1 Fixed Length Packet Mode The fixed length packet mode is selected by setting the **PKTCFG1E\_Pkt\_mode[7]** bit to 0. In this mode the length of the packet is set by the **PKTCFG1C\_Pkt\_len[6..0]** register up to the size of the FIFO which has been selected. The length stored in this register is the length of the payload which includes the message data bytes and optional address byte. The fixed length packet format shown in Figure 13 is made up of the following fields: - 1. Preamble - 2. Start pattern (network address) - 3. Node address byte (optional) - 4. Data bytes - 5. Two-byte CRC checksum (optional) ### **Fixed Length Packet Format** The Preamble, Start Pattern and CRC bytes are added to the packet by the TRC103 during transmit and removed from the packet during receive. Figure 13 ### 3.9.2 Variable Length Packet Mode The variable length packet mode is selected by setting bit **PKTCFG1E\_Pkt\_mode[7]** to 1. The packet format shown in Figure 14 is programmable and is made up of the following fields: - 1. Preamble - 2. Start pattern (network address) - 3. Length byte - 4. Node address byte (optional) - 5. Data bytes - 6. Two-byte CRC checksum (optional) ### Variable Length Packet Format The Preamble, Start Pattern and CRC bytes are added to the packet by the TRC103 during transmit and removed from the packet during receive. Figure 14 In variable length packet mode, the length of the rest of the payload is given by the first byte written to the FIFO. The length byte itself is not included in this count. The **PKTCFG1C\_Pkt\_len[6..0]** parameter is used to set the maximum received payload length allowed. Any received packet having a value in the length byte greater than this maximum is discarded. The variable length packet format accommodates payloads, including the length byte, up to the length of the FIFO. ### 3.9.3 Extended Variable Length Packet Mode The extended variable length packet mode is selected by setting bit **PKTCFG1E\_Pkt\_mode[7]** to 1 and setting **PKTCFG1C\_Pkt\_len[6..0]** to a value between 65 and 127. The packet format shown in Figure 15 is programmable and is made up of the following fields: - 1. Preamble - 2. Start pattern (network address) - 3. Length byte - 4. Node address byte (optional) - 5. Data bytes - 6. Two-byte CRC checksum (optional) ### Extended Variable Length Packet Format, 65 to 127 Bytes The Preamble, Start Pattern and CRC bytes are added to the packet by the TRC103 during transmit and removed from the packet during receive. Figure 15 In extended variable length packet mode, the length of the rest of the payload is given by the first byte written to the FIFO. The length byte itself is not included in this count. There are a number of ways to use the extended variable length packet capability. The most common way is outlined below: - 1. Set **PKTCFG1C\_Pkt\_len[6..0]** to a value between 65 (0x41) and 127 (0x7F). This sets the maximum allowed payload in extended packet mode. Any received packet having a value in the length byte greater than this maximum is discarded. - 2. Set PKTCFG1E\_Pkt\_mode[7] to 1 for variable length packet mode operation. Set the PKTCFG1E\_Pre-amb\_len[6..5] bits to 10 or 11 for a 3 or 4 byte preamble. Set the PKTCFG1E\_CRC\_En[3] bit to 1 to enable CRC processing. Set the PKTCFG1E\_Pkt\_ADDRS\_cmp[2..1] bits as required. Clear the PKTCFG1E\_ CRC\_stat[0] bit by writing a 1 to it. - 3. Set MCFG0C\_FIFO\_depth[7..6] bits to 11 for a 64 byte FIFO length. - 4. Set the **MCFG0C\_FIFO\_thresh[5..0]** to approximately 31(0x1F). This sets the threshold to 32, near the mid point of the FIFO. Provided the host microcontroller is relatively fast (usual case), this setting can be used for monitoring the FIFO in both transmit and receive. If the host microcontroller is relatively slow, set the threshold to a value lower than 31 for receive, and higher than 31 for transmit. - 5. Set the **IRQCFG0D\_RX\_IRQ1[5..4]** bits to 11. This maps FIFO\_Int\_Rx interrupt to IRQ1, which trips when the number of received bytes in the FIFO is equal to or greater than the value in MCFG05\_FIFO\_thresh. IRQ1 will then signal received bytes must be retrieved. If received bytes are not retrieved before the FIFO completely fills, data will be lost. - 6. Set the IRQCFG0D\_TX\_IRQ0[3] bit to 0. This causes a transmission to start when the number of transmit bytes in the FIFO is equal to or greater than the value in MCFG0C\_FIFO\_thresh. Also, the FIFO\_Int\_Tx interrupt is mapped to IRQ0 in transmit mode, and is set when the number of bytes in the FIFO is equal to or less than the value in MCFG0C\_FIFO\_thresh. IRQ0 will then signal more bytes can be added to the FIFO. If more message bytes are not added in time, the transmission will cease prematurely and data will be lost. Likewise, if more bytes are sent to the FIFO than it has room for, data will be lost. - 7. When receiving an extended variable length packet, monitor IRQ1. When IRQ1 trips, clock out some of the received bytes from the FIFO (leave at least one byte in the FIFO). Repeat the partial packet retrieval each time IRQ1 triggers. The first byte received is the number of message bytes, and can be used to tell when the last message byte has been retrieved. When it is determined that the remaining message bytes will not overflow the FIFO, the IRQCFG0D\_RX\_IRQ1[5..4] bits can be set to 00, which maps CRC\_OK to IRQ1. After the CRC is checked, the final bytes can be read from the FIFO and the IRQCFG0D\_RX\_IRQ1[5..4] bits can be reset to 11 to track FIFO\_Int\_Rx when the next packet is received. Note that CRC mapping to IRQ1 is not required if the CRC state is read from the **PKTCFG1E\_CRC\_stat[0]** bit prior to reading the final FIFO bytes. 8. When transmitting an extended variable length packet, begin filling the FIFO until IRQ0 trips, indicating the FIFO is half full. Add up to 32 bytes to the FIFO (64 - (MCFG05\_FIFO\_thresh +1)) when IRQ0 resets. Repeat the partial packet loading each time IRQ0 resets until all bytes to be transmitted have been clocked in. The IRQCFG0D\_TX\_IRQ1[3] bit can then be set to 1, which allows the TX\_STOP event to be mapped to IRQ1. TX\_STOP signals the last bit to be transmitted has been transferred the modulator. Allow one bit period for this bit to be transmitted before switching out of transmit mode. ### 3.9.4 Packet Payload Processing in Transmit and Receive The TRC105 packet handler constructs transmit packets using the payload in the FIFO. In receive, it processes the packets and extracts the payload to the FIFO. Packet processing in transmit and receive are detailed below. For transmit, the packet handler adds the following fields and processing to the payload in the FIFO: - 1. One automatic preamble byte - 2. One to four additional preamble bytes, programmable and usually set to 3 or 4 bytes - 3. One to four start pattern bytes, programmable and usually set to at least 2 bytes - 4. Optional CRC checksum calculated over the FIFO payload and appending to the end of the packet - 5. Optional Manchester encoding or DC-balanced scrambling The payload in the FIFO may contain one or both of the following optional fields: - 1. A length byte if the variable packet length mode is selected - 2. A node address byte If the FIFO is filled while transmit mode is enabled, and if IRQCFG0E\_Start\_Full[4] is set to 1, the modulator waits until the first byte is written into the FIFO, then it starts sending the programmed preamble bytes followed by the start pattern and the user payload. If IRQCFG0E\_Start\_Full[4] is set to 0 in the same conditions, the modulator waits until the number of bytes written in the FIFO is equal to the number defined in the register MCFG05\_FIFO\_thresh[5..0]. Note that the transmitter automatically sends preamble bytes in addition the number programmed while in transmit mode and waiting for the FIFO to receive the required number of bytes to start data transmission. Data to be transmitted can also be written into the FIFO during standby mode. In this case, the data is automatically transmitted when the transmit mode is enabled and the transmitter reaches its steady state. If CRC is enabled, the CRC checksum is calculated over the payload bytes. This 16-bit checksum is sent after the bytes in the FIFO. If CRC is enabled, the TX\_STOP bit is set when the last CRC bit is transferred to the TX modulator. If CRC is not enabled, the TX\_STOP bit is set when the last bit from the FIFO is transferred to the TX modulator. Note that the transmitter must remain on one bit period after the TX\_STOP bit is set while the last bit is being transmitted. If the transmitter remains on following the transmission of the last bit after TX\_STOP is set, the transmitter will send preamble bytes. If Manchester encoding or scrambling is enabled, all data except the preamble and start pattern is encoded or scrambled before transmission. Note that the length byte in the FIFO determines the length of the packet to be sent and the **PKTCFG1C\_Pkt\_len[6..0]** parameter is not used in transmit. In receive, the packet handler retrieves the payload by performing the following steps: - 1. Data and clock recovery synchronization to the preamble - 2. Start pattern detection - 3. Optional address byte check - 4. Error detection through CRC When receive mode is enabled, the demodulator detects the preamble followed by the start pattern. If fixed length packet format is enabled, then the number of bytes received as the payload is given by the PKTCFG1C\_Pkt\_len[6..0] parameter. In variable length and extended variable length packet modes, the first byte received after the start pattern is interpreted as the length of the balance of the payload. An internal length counter is initialized to this length. The PKTCFG1C\_Pkt\_len[6..0] register must be set to a value which is equal to or greater than the maximum expected length byte value of the received packet. If the length byte value of a received packet is greater than the value in the PKTCFG1C\_Pkt\_len[6..0] register, the packet is discarded. Otherwise the packet payload begins loading into the FIFO. If address match is enabled, the second byte received in a variable length mode or the first byte in the fixed length mode is interpreted as the node address. If this address matches the byte in PKTCFG1D\_Node\_Addrs[7..0], reception of the packet continues, otherwise it is stopped. A CRC check is performed if PKTCFG1E\_CRC\_En[3] is set to 1. If the CRC check is successful, a 1 is loaded in the PKTCFG1E\_CRC\_stat[0] bit, and CRC\_OK and Dat\_Rdy interrupts are simultaneously generated on IRQ1 and IRQ0 respectively. This signals that the payload or balance of the payload can be read from the FIFO. In receive mode, address match, Dat\_Rdy, and CRC\_OK interrupts and the CRC\_stat bit are reset when the last byte in the FIFO is read. Note the FIFO can be read in standby mode by setting PGCFG1F\_RnW\_FIFO[6] bit to 1. In standby, reading the last FIFO byte does not clear CRC\_OK and the CRC\_stat bit. They are reset once the TRC103 is put in receive mode again and a start pattern is detected. If the CRC check fails, the FIFO is cleared and no interrupts are generated. This action can be overridden by setting **PGCFG1F\_CRCcIr\_auto[7**] to 1, which forces a Data\_Rdy interrupt and preserves the payload in the FIFO even if the CRC fails. If address checking is enabled, the second byte received in a variable length mode or the first byte in the fixed length mode is interpreted as the node address. If this address matches the byte in PKTCFG1D\_Node\_ Addrs[7..0], reception of the packet continues, otherwise it is stopped. A CRC check is performed if PKTCFG1E\_ CRC\_En[3] is set to 1. If the CRC check is successful, a 1 is loaded in the PKTCFG1E\_CRC\_stat[0] bit, and CRC\_OK and Dat\_Rdy interrupts are simultaneously generated on IRQ1 and IRQ0 respectively, signaling the payload or balance of the payload can be read from the FIFO. Note the FIFO can be read in standby mode by setting PGCFG1F\_RnW\_FIFO[6] bit to 1. If the CRC check fails, the FIFO is cleared and no interrupts are generated. This action can be overridden by setting PGCFG1F\_CRCcIr\_auto[7] to 1, which forces a Data\_Rdy interrupt and preserves the payload in the FIFO even if the CRC fails. ### 3.9.5 Packet Filtering Received packets can be filtered based on two criteria: length filtering and address filtering. In variable length or extended variable length packet formats, **PKTCFG1C\_Pkt\_len[6..0]** stores the maximum packet length permitted. If the received packet length is greater than this value, then the packet is discarded. Node address filtering is enabled by setting parameter **PKTCFG1E\_Addrs\_cmp[2..1]** to any value other than 00, i.e., 01, 10 or 11. These settings enable the following three options: **PKTCFG1E\_Addrs\_cmp[2..1]** = 01: This configuration activates the address filtering function on the packet handler and the received address byte is compared with the address in the **PKTCFG1D\_Node\_Addrs[7..0]** register. If both address bytes are the same, the received packet is for the current destination and is stored in FIFO. Otherwise it is discarded. An interrupt can also be generated on IRQ0 if the address comparison is successful. **PKTCFG1E\_Addrs\_cmp[2..1]** = 10: In this configuration the received address is compared to both the **PKTCFG1D\_Node\_Addrs[7..0]** register and constant 0x00. If the received address byte matches either value, the packet is accepted. An interrupt can also be generated on IRQ0 if the address comparison is successful. The 0x00 address is useful for sending broadcast packets. **PKTCFG1E\_Addrs\_cmp[2..1]** = 11: In this configuration the packet is accepted if the received address matches either the **PKTCFG1D\_Node\_addrs[7..0]** register, 0x00 or 0xFF. An interrupt can also be generated on IRQ0 if the address comparison is successful. The 0x00 and 0xFF addresses are useful for sending two types of broadcast packets. ### 3.9.6 Cyclic Redundancy Check CRC check is enabled by setting the **PKTCFG1E\_CRC\_En[3]** bit to 1. A 16-bit CRC checksum is calculated on the payload part of the packet and is appended to the end of the transmitted message. The CRC checksum is calculated on the received payload and compared to the transmitted CRC. The result of the comparison is stored in the **PKTCFG1E\_CRC\_stat[0]** bit and an interrupt can also be generated on IRQ1. The CRC is based on the CCITT polynomial as shown in Figure 16. The CRC also detects errors due to leading and trailing zeros. All 16 shift registers preset to 1 before each CRC calculation Figure 16 ### 3.9.7 Manchester Encoding Manchester encoding is enabled by setting the **PKTCFG1C\_Man\_en[7]** bit to 1, and can only be used in Packet data mode. Figure 17 illustrates Manchester encoding. NRZ data is converted to Manchester by encoding 1 bits as 10 chip sequences, and 0 bits as 01 chip sequences. Manchester encoding guarantees DC-balance and frequent data transitions in the encoded data. Note the maximum Manchester chip rate corresponds to the maximum bit rate given in the specifications in Table 52. ### **TRC105 Manchester Data Encoding** Figure17 In transmit, Manchester encoding is applied only to the payload and CRC parts of the packet. The receiver decodes the payload and CRC before performing other packet processing tasks. ### 3.9.8 DC-Balanced Scrambling A payload may contain long sequences of 1 or 0 bits. These sequences would introduce DC biases in the transmitted signal, causing a non-uniform power distribution spectrum. These sequences would also degrade the performance of the demodulation and data and clock recovery functions in the receiver. System performance can be enhanced if the payload bits are randomized to reduce DC biases and increase the number of bit transitions. As discussed above, DC-balanced data can be obtained by using Manchester encoding, which ensures that there are no more than two consecutive 1's or 0's in the transmitted data. However, this reduces the effective bit-rate of the system because it doubles the amount of data to be transmitted. Another technique called scrambling (whitening) is widely used for randomizing data before radio transmission. The data is scrambled using a random sequence on the transmit side and then descrambled on the receive side using the same sequence. The TRC105 packet handler provides a mechanism for scrambling the packet payload. A 9-bit LFSR is used to generate a random sequence. The payload and the 16-bit CRC checksum are XOR'd with this random sequence as shown in Figure 18. The data is descrambled on the receiver side by XORing with the same random sequence. The scrambling/descrambling process is enabled by setting the **PKTCFG1E\_Scrmb\_En[4]** bit to 1. # TRC105 Data Scrambling Implementation X<sup>9</sup> + X<sup>5</sup> + 1 All 9 shift registers preset to 1 before each scrambling (DC balancing) calculation Figure 18 ### 3.10 SPI Configuration Interface The TRC105 contains two SPI-compatible interfaces, one to read and write the configuration registers, the other to read and write FIFO data. Both interfaces are configured in slave mode and share the same pins: SDO (SPI Slave Data Out), SDI (SPI Slave Data In), and SCK (Serial Clock). Two pins are provided to select the SPI connection. The nSS\_CONFIG pin allows access to the configuration registers and the nSS\_DATA pin allows access to the FIFO. Figure 19 shows a typical connection between a host microcontroller and the SPI interface. **TRC105 - Microcontroller Signal Connections** Figure 19 A byte transmission can be seen as a rotate operation between the value stored in an 8-bit shift register in the master device (host microcontroller) and the value stored in an 8-bit shift register in the transceiver. The SCK line is used to synchronize both SPI bit transfers. Data is transferred full-duplex from master to slave through the SDI line and from slave to master through the SDO line. The most significant bit is always sent first. In both directions the rising SCK edge is used to sample a bit, and the falling SCK edge shifts the bits through the shift register. The nSS\_CONFIG or nSS\_DATA signals are asserted by the master device and should remain low during a byte transmission. The transmission is synchronized by these nSS\_CONFIG or nSS\_DATA signals. While the nSS\_CONFIG or nSS\_DATA is set to 1, the counters controlling transmission are reset. Reception starts with the first clock cycle after the falling edge of nSS\_CONFIG or nSS\_DATA. If either signal goes high during a byte transmission the counters are reset and the byte must be retransmitted. The configuration interface is selected if nSS\_CONFIG is low even if the TRC105 is in buffered mode and nSS\_DATA is low (nSS\_CONFIG has priority). To configure the transceiver two bytes are required. The first byte contains a 0 start bit, R/W information (1 = read, 0 = write), 5 bits for the address of the register and a 0 stop bit. The second byte contains the data to be sent in write mode or the new address to read from in read mode. Figure 20 Figure 20 shows the timing diagram for a single byte write sequence to the TRC105 through the SPI configuration interface. Note that nSS\_CONFIG must remain low during the transmission of the two bytes (address and data). If it goes high after the first byte, then the next byte will be considered as an address byte. When writing to more than one register successively, nSS\_CONFIG does not need to have a high-to-low transition between two write sequences. The bytes are alternatively considered as an address byte followed by a data byte. The read sequence through the SPI configuration interface is similar to the write sequence. The host microcontroller sends the address during the first SPI communication and then reads the data during a second SPI communication. Note that 0 bits can be input to the SDI during the second SPI communication for a single byte read. Figure 21 shows the timing diagram for a single byte read sequence from the TRC105 through the SPI. Single Byte Configuration Register Read Figure 21 ### **Multi-byte Configuration Register Read** Figure 22 Multiple configuration register reads are also possible by sending a series of register addresses into the SPI port, as shown in Figure 22. ### 3.11 SPI Data FIFO Interface SCK When the transceiver is used in Buffered or Packet data mode, data is written to and read from the FIFO through the SPI interface. Two interrupts, IRQ0 and IRQ1, are used to manage the transfer procedure. When the transceiver is operating in Buffered or Packet data mode, the FIFO interface is selected when nSS\_DATA is set to 0 and nSS\_CONFIG is set to 1. SPI operations with the FIFO are similar to operations with the configuration registers with two important exceptions. First, no addresses are used with the FIFO, only data bytes are exchanged. Second, nSS\_DATA *must be toggled high and back low* between data bytes when writing to the FIFO or reading from the FIFO. Toggling nSS\_DATA indexes the access pointer to each byte in the FIFO in lieu of using explicit addressing. Figure 23 shows the timing diagram for a multiple-byte write sequence to the TRC105 during transmit, and Figure 24 shows the timing for a multi-byte read sequence. ### **TRC105 Data Write to FIFO** Figure 23 ### **TRC105 Data Read from FIFO** Figure 24 # 4.0 Configuration Register Memory Map Register names are based on the function name and address location for easy reference. The page 0 (default) register memory map is shown in Table 14 below. The two configuration registers for low battery detection are located in the page 1 register memory map. See Tables 47 and 48 for details of these registers. | Hex | <b>Function</b> | |---------|-----------------| | Address | Name | | 0x1F | PGCFG1F | | | PKTCFG1E | | | PKTCFG1D | | 0x1C | PKTCFG1C | | 0x1B | OSCFG1B | | 0x1A | TXCFG1A | | | SYNCFG19 | | | SYNCFG18 | | | SYNCFG17 | | 0x16 | SYNCFG16 | | | RXCFG15 | | | RXCFG14 | | | RXCFG13 | | | RXCFG12 | | | RXCFG11 | | 0x10 | RXCFG10 | | | IRQCFG0F | | | IRQCFG0E | | | IRQCFG0D | | 0x0C | IRQCFG0C | | | MCFG0B | | | MCFG0A | | | MCFG09 | | | MCFG08 | | | MCFG07 | | | MCFG06 | | | MCFG05 | | | MCFG04 | | | MCFG03 | | | MCFG02 | | | MCFG01 | | 0x00 | MCFG00 | Table 14 # 4.1 Main Configuration Registers (MCFG) Power-up default settings are shown in **bold**: 0x00 - MCFG00 [default 0x2F] | OXUU - MICI GUU | _ | | • | |-----------------|-------|-----|-------------------------------------------------------------| | Name | Bits | R/W | Description | | | | | Transceiver chip mode: | | | | | 000 → Sleep | | | | | 001 → Standby | | Chip_Mode | 7,6,5 | r/w | 010 → Synthesizer | | | | | 011 → Receive | | | | | 100 → Transmit | | | | | 101, 100, 111 → not used | | | | | Frequency band: | | | | r/w | $000 \rightarrow 300\text{-}330 \text{ MHz}$ | | | | | 001 → 330-365 MHz | | Band | 4,3,2 | | 010 → 365-400 MHz | | Danu | 4,5,2 | | $\textbf{011} \rightarrow \textbf{400-440} \; \textbf{MHz}$ | | | | | 100 → 440-470 MHz | | | | | 101 → 470-510 MHz | | | | | 110, 111 → not used | | | | | Frequency subband: | | | | | $00 \rightarrow 1^{st}$ (lowest) quarter of selected band | | Subband | 1,0 | r/w | $01 \rightarrow 2^{nd}$ quarter of selected band | | | | | $10 \rightarrow 3^{rd}$ quarter of selected band | | | | | $11 \rightarrow 4^{th}$ (highest) quarter of selected band | Table 15 ### 0x01 - MCFG01 [default 0x24] | Name | Bits | R/W | Description | |---------|------|-------|-----------------------------| | | | | Data mode: | | Mode | 7,6 | r/w | 00 → Continuous | | Mode | 7,0 | 17 VV | 01 → Buffered | | | | | 10, 11→ Packet | | | | | TX/RX modulation: | | | | | 00 → Reset | | FSK_OOK | 5,4 | r/w | 01→ OOK | | | | | 10 → FSK | | | | | 11 → not used | | | | | RX OOK threshold mode: | | | | | 00 → Fixed Threshold | | RX_OOK | 3,2 | r/w | 01 → Peak Mode | | | | | 10 → AVG Mode | | | | | 11 → not used | | | | | Gain (AGC) on IF chain: | | | | | 00 → maximum IF gain | | IF_Gain | 1,0 | r/w | 01 → -4.5 dB below maximum | | | | | 10 → -9 dB below maximum | | | | | 11 → -13.5 dB below maximum | Table 16 ### 0x02 - MCFG02 [default 0x03] | Name | Bits | R/W | Description | |----------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Freq_Dev | 70 | r/w | Frequency deviation: $F_{DEV} = F_{XTAL}/(32\cdot(R+1)) \text{ where R is the Freq_Dev register value, } F_{DEV} \text{ and } F_{XTAL} \text{ are in kHz,} \\ 0 \le R \le 255 \\ \text{Freq_Dev default} = 3, F_{DEV} = \pm 100 \text{ kHz for } F_{XTAL} = 12,800 \text{ kHz}$ | ### Table 17 # 0x03 - MCFG03 [default 0x07] | Name | Bits | R/W | Description | |------------|------|-----|--------------------------------------------------------------------------------------------------| | | | | BR = $F_{XTAL}/(2*(C+1)*(D+1))$ , where C and D are the bit rate parameters, and bit rate BR and | | Bit_Rate_C | 70 | r/w | $F_{XTAL}$ are in kHz, $0 \le C \le 255$ , D = 31 for standard applications | | | | | Bit_Rate_C default = 7, BR = 25 kb/s for F <sub>XTAL</sub> = 12,800 kHz | ### Table 18 # 0x04 - MCFG04 [default 0x1F] | Name | Bits | R/W | Description | |------------|------|-----|--------------------------------------------------------------------------------------------------------| | | | | BR = $F_{XTAL}/(2*(C+1)*(D+1))$ , where C and D are the bit rate parameters, and bit rate BR and | | Bit_Rate_D | 70 | r/w | $F_{XTAL}$ are in kHz, $15 \le D \le 255$ . The default value of 31 is suitable for most applications. | | | | | Bit_Rate_D default = 31, BR = 25 kb/s for F <sub>XTAL</sub> = 12,800 kHz | ### Table 19 ### 0x05 - MCFG05 [default 0xC6] | Name | Bits | R/W | Description | |------------|------|-----|---------------------------------------------------------------------------------------------| | | | | Rise/fall time control of Power Amplifier in OOK mode: | | | | | $00 \rightarrow 3 \mu s$ | | PA_Ramp | 7,6 | r/w | 01 →8.5 μs | | | | | $10 \rightarrow 15 \mu s$ | | | | | 11 → 23 µs | | | | | Enables receiver low power mode by reducing LNA current | | RX_Low_Pwr | 5 | r/w | $0 \rightarrow \text{Low power mode off}$ | | | | | 1 → Low power mode on (suitable for most applications) | | Reserved | 4,3 | r/w | Not used | | | | | VCO trimming: | | | | | $00 \rightarrow 0 \text{ mV}$ | | Trim | 2,1 | r/w | $01 \rightarrow 60 \text{ mV}$ | | | | | $10 \rightarrow 120 \text{ mV}$ | | | | | 11 → 180 mV | | | | | Selection between two RF frequencies as defined by SynthRx, SynthPx, and SynthSx registers: | | RF_Freq | 0 | r/w | 0 → Frequency 1 | | | | | 1 → Frequency 2 | ### Table 20 ### 0x06 - MCFG06 [default 0x6B] | Name | Bits | R/W | Description | |------------|------|-------|----------------------------------| | SynthR1 70 | | r/w | RF frequency 1, R counter | | | 70 | 17 VV | R1 = 0x6B (01101011) for 434 MHz | Table 21 ### 0x07 - MCFG07 [default 0x2A] | Name | Bits | R/W | Description | |---------|------|-------|----------------------------------| | SvnthP1 | 70 | r/w | RF frequency 1, P counter | | Synther | 70 | 17 VV | P1 = 0x2A (00101010) for 434 MHz | ### Table 22 ### 0x08 - MCFG08 [default 0x1E] | Name | Bits | R/W | Description | |---------|------|-------|----------------------------------| | SvnthS1 | 7 0 | r/w | RF frequency 1, S counter | | Synthon | 70 | 17 VV | S1 = 0x1E (00011110) for 434 MHz | ### Table 23 ### 0x09- MCFG09 [default 0x77] | Name | Bits | R/W | Description | |----------|------|-------|-----------------------------------| | SynthR2 | 70 | r/w | RF frequency 2, R counter | | Synthicz | 70 | 17 VV | R2 = 0x77 (01110111b) for 435 MHz | ### Table 24 ### 0x0A - MCFG0A [default 0x2F] | Name | Bits | R/W | Description | |---------|------|--------|-----------------------------------| | SvnthP2 | 7.0 | r/w | RF frequency 2, P counter | | Synth 2 | 70 | 1 / VV | P2 = 0x2F (00101111b) for 435 MHz | ### Table 25 ### 0x0B - MCFG0B [default 0x19] | Name | Bits | R/W | Description | |---------|------|-------|-----------------------------------| | SvnthS2 | 70 | r/w | RF frequency 2, S counter | | Gynthoz | 70 | 17 VV | S2 = 0x19 (00011001b) for 435 MHz | ### Table 26 ### 0x0C - MCFG0C [default 0x0F] | Name | Bits | R/W | Description | |-------------|------|-----|---------------------------------------------------------------------------------------------------| | | | | Configures the size of the FIFO: | | | | | $00 \rightarrow 16$ bytes | | FIFO_depth | 7,6 | r/w | $01 \rightarrow 32$ bytes | | | | | $10 \rightarrow 48$ bytes | | | | | $11 \rightarrow 64$ bytes | | | | | Number of bytes to be written in the FIFO to activate the FIFO_Int_Tx and FIFO_Int_Rx interrupts. | | FIFO_thresh | 50 | r/w | Number of bytes = B + 1, where B is the register value. | | | | | FIFO_thresh default = 15, Number of bytes = 16 | Table 27 # 4.2 Interrupt Configuration Registers (IRQCFG) 0x0D - IRQCFG0D [default 0x00] | Name | Bits | R/W | Description | |------------|------|-------|-------------------------------------------------------------------------------| | | | | IRQ0 source in receive mode: | | | | | Continuous data mode - | | | | | 00 → IRQ0 mapped to pattern signal | | | | | 01 → IRQ0 mapped to RSSI_IRQ | | | | | 10,11 → IRQ0 mapped to start pattern detect | | | | | Buffered data mode - | | | | | 00 → IRQ0 set to 0 | | | | | 01 → IRQ0 mapped to Write byte | | RX_IRQ0 | 7,6 | r/w | 10 → IRQ0 mapped to nFIFOEMPY (also in Standby mode) | | | | | 11 → IRQ0 mapped to start pattern detect | | | | | Packet data mode - | | | | | 00 → IRQ0 mapped to Data_Rdy signal | | | | | 01 → IRQ0 mapped to Write_byte | | | | | 10 → IRQ0 mapped to nFIFOEMPY (also in Standby mode) | | | | | 11 → IRQ0 mapped to Node Address Match if ADDRS_cmp is enabled | | | | | 11 → IRQ0 mapped to Start Pattern Detect if ADDRS_cmp is not enabled | | | | | IRQ1 source in receive mode. | | | | | Continuous data mode - | | | | | 00 → IRQ1 mapped to DCLK signal | | | | | 01,10,11 → IRQ1 mapped to DCLK | | | | | Buffered data mode - | | | | | 00 → IRQ1 set to 0 | | RX_IRQ1 | 5,4 | r/w | 01 → IRQ1 mapped to FIFOFULL | | 10/_11/0/1 | 3,4 | 17 VV | 10 → IRQ1 mapped to RSSI_IRQ | | | | | 11 → IRQ1 mapped to FIFO_Int_Rx (also in Standby mode) | | | | | Packet data mode - | | | | | 00 → IRQ1 mapped to CRC_OK | | | | | 01 → IRQ1 mapped to FIFOFULL (also in Standby mode) | | | | | 10 → IRQ1 mapped to RSSI_IRQ | | | | | 11 → IRQ1 mapped to FIFO_Int_Rx (also in Standby mode) | | | | | IRQ0 source in transmit mode: | | | | | Continuous data mode - | | TX_IRQ0 | 3 | r/w | $0,1 \rightarrow IRQ0$ set to 0 | | _ | | | Buffered or Packet data modes - | | | | | 0 → IRQ0 mapped to FIFO_thresh (transmission starts when IRQ0 switches high) | | | | | 1 → IRQ0 is mapped to nFIFOEMPY (transmission starts when IRQ0 switches high) | | | | | IRQ1 source in transmit mode. | | | | | Continuous data mode - | | TX_IRQ1 | 2 | r | 0, 1→ IRQ_1 mapped to DCLK | | | | | Buffered or Packet data modes - | | | | | 0 → IRQ1 mapped to FIFOFULL | | FIFOFULL | 1 | r | 1 → IRQ1 is mapped to TX_Stop | | | - | r | FIFO full (IRQ source) | | nFIFOEMPY | 0 | r | low when FIFO empty (IRQ source). | Table 28 ### 0x0E - IRQCFG0E [default 0x01] | Name Bits RW Description Start_Fill 7 r/w FIFO fill mode selection: Start_Fill 7 r/w 0 → FIFO fills as long as Start_Det is 1 Start_Det 7 r/w/c Start of FIFO fill: If Start_Fill = 0, goes high when start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. Write a 1 to reset the start pattern recognized. | xue - inquirige [default 0x01] | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|--------|--------------------------------------------------------------------------------------------------------|--|--| | Start_Fill 7 | Name | Bits | R/W | Description | | | | Start_Det Start_Det Start_Det Start_Fill = 0, goes high when start pattern recognized. Write a 1 to reset the start pattern recognition. If Start_Fill = 1 0 → Stop filling FIFO 1 → Start filling FIFO 1 → Start filling FIFO Transmit state: TX_Stop 5 r Transmit state: 1 → Last bit transferring bits to the TX modulator 1 → Last bit transferred to the TX modulator FIFO_OVR 4 r/w/c In Buffered data mode, writing a 1 to this bit clears the FIFO. In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. RSSI_Int 3 r/w SIG_DETECT 2 r/w/c FIFO_OVER 4 r/w/c Triw/c Detects a signal above the RSSI_thid: 0 → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thid level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL_lock status: 0 → PLL_locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_lock signal on Pin 23 PLL_LOCK_EN 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | FIFO fill mode selection: | | | | Start_Det Start_Det Start_of FIFO fill: If Start_Fill = 0, goes high when start pattern recognized. Write a 1 to reset the start pattern recognition. If Start_Fill = 1 0 - Stop filling FIFO 1 - Start filling FIFO Transmit state: 0 - Transferring bits to the TX modulator FIFO_OVR FIFO_OVR FIFO_OVR FIFO overflow: In Buffered data mode, writing a 1 to this bit clears the FIFO. In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thld is tripped: 0 - Disable interrupt 1 - Enable interrupt 1 - Enable interrupt Detects a signal above the RSSI_thld: 0 - Signal lower than threshold 1 - Signal equal or greater than the RSSI_thld level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 - PLL not locked 1 - PLL lock signal on Pin 23 PLL_LOCK_EN FIRO_OVR FIFO_OVR | Start_Fill | 7 | r/w | $0 o \mathbf{FIFO}$ starts filling when start pattern is recognized | | | | Start_Det Start_Det 6 | | | | 1 → FIFO fills as long as Start_Det is 1 | | | | Start_Det 6 r/w/c roughtion. If Start_Fill = 1 | | | | Start of FIFO fill: | | | | Start_Det Fistart_Fill = 1 0 → Stop filling FIFO 1 → Start filling FIFO 1 → Start filling FIFO 1 → Start filling FIFO 1 → Start filling FIFO 1 → Last bit transferring bits to the TX modulator 1 → Last bit transferred to the TX modulator 1 → Last bit transferred to the TX modulator FiFO overflow: | | | | If Start_Fill = 0, goes high when start pattern recognized. Write a 1 to reset the start pattern | | | | If Start_Fill = 1 | Start Det | 6 | r/w/c | recognition. | | | | TX_Stop 5 | Otalt_Det | | 17 W/C | If Start_Fill = 1 | | | | TX_Stop 5 r O → Transferring bits to the TX modulator 1 → Last bit transferred to the TX modulator FIFO_OVR FIFO_OVR FIFO_OVR FIFO overflow: In Buffered data mode, writing a 1 to this bit clears the FIFO. In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thid is tripped: O → Disable interrupt 1 → Enable interrupt 1 → Enable interrupt Detects a signal above the RSSI_thid: O → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thid level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: O → PLL not locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | 0 → Stop filling FIFO | | | | TX_Stop 5 r 0 → Transferring bits to the TX modulator 1 → Last bit transferred to the TX modulator FIFO_OVR 4 r/w/c | | | | 1 → Start filling FIFO | | | | TIFO_OVR 4 | | | | Transmit state: | | | | FIFO_OVR 4 r/w/c In Buffered data mode, writing a 1 to this bit clears the FIFO. In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thld is tripped: 5 r/w/c SIG_DETECT 2 r/w/c PLL_LOCK_ST 1 r/w/c FIFO overflow: In Buffered data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thld is tripped: 1 → Enable interrupt Detects a signal above the RSSI_thld: 0 → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thld level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | TX_Stop | 5 | r | 0 → Transferring bits to the TX modulator | | | | FIFO_OVR 4 r/w/c In Buffered data mode, writing a 1 to this bit clears the FIFO. In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thld is tripped: 1 | | | | 1 → Last bit transferred to the TX modulator | | | | FIFO_OVR 4 | | | | FIFO overflow: | | | | In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted or received immediately. Enables SIG_DETECT when RSSI_thld is tripped: O → Disable interrupt Detects a signal above the RSSI_thld: O → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thld level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: O → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN O r/w O → PLL_LOCK signal on Pin 23 PLL_LOCK_Signal disabled, Pin 23 set high | EIEO OVP | 1 | r/w/c | In Buffered data mode, writing a 1 to this bit clears the FIFO. | | | | RSSI_Int 3 r/w Disable interrupt 1→ Enable interrupt Detects a signal above the RSSI_thId: O→ Signal lower than threshold 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: O→ PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN O r/w O→ PLL_LOCK signal on Pin 23 PLL_LOCK_EN O→ PLL_LOCK signal disabled, Pin 23 set high | TII O_OVK | - | | In Packet data mode, writing a 1 to this bit clears the FIFO and allows a new packet to be transmitted | | | | RSSI_Int 3 r/w 0 → Disable interrupt 1 → Enable interrupt Detects a signal above the RSSI_thId: 0 → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 r/w 1 r/w/c Tris bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | or received immediately. | | | | 1 → Enable interrupt Detects a signal above the RSSI_thId: 0 → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | Enables SIG_DETECT when RSSI_thld is tripped: | | | | SIG_DETECT 2 r/w/c | RSSI_Int | 3 | r/w | 0 → Disable interrupt | | | | SIG_DETECT 2 r/w/c 0 → Signal lower than threshold 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | 1→ Enable interrupt | | | | This bit latches high and must be cleared by writing a 1 to its location. PLL_LOCK_ST 1 r/w/c 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | Detects a signal above the RSSI_thld: | | | | 1 → Signal equal or greater than the RSSI_thId level This bit latches high and must be cleared by writing a 1 to its location. Detects the PLL lock status: 0 → PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal on Pin 23 0 → PLL_LOCK signal disabled, Pin 23 set high | SIG DETECT | 2 | r/w/c | 0 → Signal lower than threshold | | | | PLL_LOCK_ST 1 r/w/c PLL not locked 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal on Pin 23 0 → PLL_LOCK signal disabled, Pin 23 set high | SIG_DETECT | | 1700/0 | 1 → Signal equal or greater than the RSSI_thld level | | | | PLL_LOCK_ST 1 $r/w/c$ 0 $\rightarrow$ PLL not locked 1 $\rightarrow$ PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. PLL_LOCK_EN 0 $r/w$ 0 $\rightarrow$ PLL_LOCK signal on Pin 23 $r/w$ 0 $\rightarrow$ PLL_LOCK signal disabled, Pin 23 set high | | | | This bit latches high and must be cleared by writing a 1 to its location. | | | | PLL_LOCK_ST 1 | | | | Detects the PLL lock status: | | | | 1 → PLL locked This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | DII LOCK ST | 1 | r/w/c | 0 → PLL not locked | | | | Enables the PLL_LOCK signal on Pin 23 PLL_LOCK_EN 0 r/w 0 → PLL_LOCK signal disabled, Pin 23 set high | PLL_LOCK_51 | ' | 1/W/C | 1 → PLL locked | | | | PLL_LOCK_EN $0 r/w 0 \to PLL_LOCK$ signal disabled, Pin 23 set high | | | | This bit latches high each time the PLL locks and must be cleared by writing a 1 to its location. | | | | | | | | Enables the PLL_LOCK signal on Pin 23 | | | | 1 → PLL_LOCK signal enabled | PLL_LOCK_EN | 0 | r/w | 0 → PLL_LOCK signal disabled, Pin 23 set high | | | | | | | | 1 → PLL_LOCK signal enabled | | | ### Table 29 ### 0x0F - IRQCFG0F [default 0x00] | OXOI IIXQOI O | to interior con [acidan oxoo] | | | | | | | |---------------|-------------------------------|-----|-------------------------------------|--|--|--|--| | Name | Bits | R/W | Description | | | | | | RSSI_thld(70) | 70 | r/w | RSSI threshold level for interrupt. | | | | | | | | | RSSI_thId default is 0x00 | | | | | Table 30 # 4.3 Receiver Configuration Registers (RXCFG) ### 0x10 - RXCFG10 [default 0xA3] | Name | Bits | R/W | Description | |-------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------| | | | | Bandwidth of the low-pass filter. | | | | | 0000 → 65 kHz | | | | | 0001 → 82 kHz | | | | | 0010 → 109 kHz | | | | | 0011 → 137 kHz | | | | | 0100 → 157 kHz | | | | | 0101 → 184 kHz | | | | | 0110 → 211 kHz | | LP_filt(74) | 7,6,5,4 | r/w | 0111 → 234 kHz | | | | | 1000 → 262 kHz | | | | | 1001 → 321 kHz | | | | | 1010 → 378 kHz | | | | | 1011 → 414 kHz | | | | | 1100 → 458 kHz | | | | | 1101 → 514 kHz | | | | | 1110 → 676 kHz | | | | | 1111 → 987 kHz | | | | | Cutoff frequency of the receiver FSK Butterworth low-pass filters: | | | | | $F_{CBW} = 200*(F_{XTAL}/12800)*((J + 1)/8)$ , where $F_{CBW}$ is the 3 dB cutoff frequency of the Butterworth filters in | | | | | kHz, and J is the integer value of BW_filt with a range of 0 to 15. | | | | | or | | BW_filt(30) | 3,2,1,0 | r/w | Upper cutoff frequency of the OOK polyphase band-pass filters: | | | | | $F_{CPP} = F_{OPP} + 200*(F_{XTAL}/12800)*((J + 1)/8)$ , where $F_{CPP}$ is the upper cutoff frequency of polyphase filters in | | | | | kHz , F <sub>OPP</sub> is the center frequency of the OOK polyphase filters in kHz (see <b>RXCFG11</b> below), F <sub>XTAL</sub> is the | | | | | crystal frequency in kHz, and J is the integer value of BW_filt with the usable range of 0 to 1. | | | | | BW_filt default = 0011b, F <sub>CBW</sub> = 100 kHz for a 12,800 kHz crystal | ### Table 31 ## 0x11 - RXCFG11 [default 0x38] | Name | Bits | R/W | Description | |-----------------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------| | | | | Center frequency of the polyphase filter: | | Polyfilt(74) | 7,6,5,4 | r/w | $F_{OPP} = 200*(F_{XTAL}/12800)*((L + 1)/8)$ , where $F_{OPP}$ is the center frequency of the OOK polyphase filter in | | PolyIIII(74) 7,0,5, | 7,0,5,4 | 1 / VV | kHz, F <sub>XTAL</sub> is the crystal frequency in kHz, and L is the integer value of Polyfilt. | | | | | Polyfilt default = 0011b, F <sub>OPP</sub> = 100 kHz for a 12,800 kHz crystal | | | | 3 r/w | Power Amp Step regulation mode: | | PA_reg 3 | 3 | | 0 → Regulation disabled | | | | | 1 → Regulation enabled | | - | 2,1,0 | | Not used | Table 32 ### 0x12 - RXCFG12 [default 0x18] | Name | Bits | R/W | Description | |-------------|------|-----|-----------------------------------------------------------------| | | | | Polyphase filter enable: | | Polyfilt_En | 7 | r/w | 0 → Polyphase filter disabled | | | | | 1 → Polyphase filter enabled | | | | | Data and clock recovery enable: | | DCLK_Dis | 6 | r/w | $0 \rightarrow Enabled$ | | | | | 1 → Disabled | | | | | Start pattern detect (recognition) enable: | | Recog | 5 | r/w | 0 o Disabled | | | | | 1 → Enabled | | | | | Start pattern size: | | | | | 00 → 1 byte (SYNCGF16 byte) | | Pat_sz | 4,3 | r/w | 01 → 2 bytes (SYNCGF16 and SYNCGF17 bytes) | | | | | 10 → 3 bytes (SYNCGF16, SYNCGF17 and SYNCGF18 bytes) | | | | | 11 → 4 bytes (SYNCGF16, SYNCGF17, SYNCGF18, and SYNCGF19 bytes) | | | | | Start pattern bit error tolerance: | | | | | $00 \rightarrow 0 \text{ errors}$ | | Ptol | 2,1 | r/w | $01 \rightarrow 1 \text{ error}$ | | | | | $10 \rightarrow 2 \text{ errors}$ | | | | | $11 \rightarrow 3 \text{ errors}$ | | - | 0 | - | Not used | ### Table 33 ### 0x13 - RXCFG13 [default 0x0C] | | kio inter o io [aciaali okoo] | | | | | | | |------------|-------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Name | Bits | R/W | Description | | | | | | OOK_Thresh | 70 | r/w | OOK fixed threshold or minimum threshold in peak mode. Default is 6 dB. $00000000b \rightarrow 0$ dB $00000001b \rightarrow 0.5$ dB $00001100b \rightarrow 6$ dB $11111111b \rightarrow 127$ dB | | | | | ### Table 34 ### 0x14 - RXCFG14 [default 0x00] | Name | Bits | R/W | Description | |------|------|-----|-------------| | RSSI | 70 | r | RSSI Output | Table 35 # 0x15 - RXCFG15 [default 0x00] | DX 13 - NACEG 13 [default 0x00] | | | | |---------------------------------|-------|-----|-------------------------------------------------------------------------------------------------------------| | Name | Bits | R/W | Description | | | | | Reduction of max RSSI level in peak mode for OOK: | | | | | $000 \rightarrow 0.5 \text{ dB}$ | | | | | $001 \rightarrow 1.0 \text{ dB}$ | | | | | $010 \rightarrow 1.5 \text{ dB}$ | | OOK_step | 7,6,5 | r/w | $011 \rightarrow 2.0 \text{ dB}$ | | | | | $100 \rightarrow 3.0 \text{ dB}$ | | | | | $101 \rightarrow 4.0 \text{ dB}$ | | | | | $110 \rightarrow 5.0 \text{ dB}$ | | | | | $111 \rightarrow 6.0 \text{ dB}$ | | | | | OOK peak mode update period: | | | | | $\textbf{000} \rightarrow \textbf{once per chip period}$ | | | | | $001 \rightarrow \text{once per 2 chip periods}$ | | | | | $010 \rightarrow$ once per 4 chip periods | | OOK_length | 4,3,2 | r/w | $011 \rightarrow$ once per 8 chip periods | | | | | $100 \rightarrow 2x$ per chip period | | | | | $101 \rightarrow 4x$ per chip period | | | | | $110 \rightarrow 8x$ per chip period | | | | | 111 → 16x per chip period | | | | | OOK IIR filter coefficients in AVG mode. F <sub>CAG</sub> is the cutoff frequency for the averaging filter. | | | | | $00 \rightarrow F_{CAG}$ = chip rate / $32*\pi$ | | OOK_IIR_coeff | 1,0 | r/w | $01 \rightarrow F_{CAG}$ = chip rate / $8^*\pi$ | | | | | 10 $ ightarrow$ F <sub>CAG</sub> = chip rate / 4* $\pi$ | | | | | $11 \rightarrow F_{CAG}$ = chip rate / $2*\pi$ | Table 36 # 4.4 Start Pattern Configuration Registers (SYNCFG) ### 0x16 - SYNCFG16 [default 0x00] | Name | Bits | R/W | Description | |------------|------|-------|-----------------------------------------------------------------------------------------------------------| | Svnc Pat3 | 7.0 | r/w | Start pattern most significant byte. This byte is sent first if one or more start pattern bytes are used. | | Oyno_i ato | 70 | 17 VV | Default: 00000000b | ### Table 37 ### 0x17 - SYNCFG17 [default 0x00] | Name | Bits | R/W | Description | |-------------|------|-------|-------------------------------------------------------------------------------------------| | Sync Pat2 | 7.0 | r/w | Start pattern byte. This byte is sent second if two or more start pattern bytes are used. | | Oyric_r atz | 70 | 17 VV | Default: 00000000b | ### Table 38 ### 0x18 - SYNCFG18 [default 0x00] | Nama | Dita | D/M | Parameter 1 | |-----------|------|-----|--------------------------------------------------------------------------------------------| | Name | Bits | R/W | Description | | Sync_Pat1 | 7.0 | | Start pattern byte. This byte is sent third if three or more start pattern bytes are used. | | | 70 | | Default: 00000000b | ### Table 39 ## 0x19 - SYNCFG19 [default 0x00] | | | | • | |------------|------|-------|----------------------------------------------------------------------------------------------------| | Name | Bits | R/W | Description | | Sync Pat0 | 70 | r/w | Start pattern least significant byte. This byte is sent last if four start pattern bytes are used. | | Cyno_r ato | 70 | 17 ** | Default: 00000000b | ### Table 40 # 4.5 Transmitter Configuration Registers (TXCFG) # 0x1A - TXCFG1A [default 0x70h] | Name | Bits | R/W | Description | |---------------|---------|-------|-----------------------------------------------------------------------------------------------------------------------| | | | | Transmitter anti-aliasing filter cutoff frequency: | | TxInterpfilt | 7,6,5,4 | r/w | $F_{CTX} = 200*(F_{XTAL}/12800)*((K + 1)/8)$ , where $F_{CTX}$ is the 3 dB bandwidth of the transmitter anti-aliasing | | TAITITETPIIIT | 7,0,5,4 | 17 VV | filters in kHz, F <sub>XTAL</sub> is the crystal frequency in kHz, and K is the integer value of TxInterpfilt,. | | | | | TxInterpfilt default = 0111b, F <sub>CTX</sub> = 200 kHz | | | | | Transmitter output power (approx 3 dB steps): | | | | r/w | 000 → 13 dBm | | | | | 001 → 10 dBm | | | | | 010 → 7 dBm | | Pout | 3,2,1 | | 011 → 4 dBm | | | | | 100 → 1 dBm | | | | | 101 → -2 dBm | | | | | 110 → -5 dBm | | | | | 111→ -8 dBm | | - | 0 | | Not used | Table 41 # 4.6 Oscillator Configuration Register (OSCFG) ### 0x1B - OSCFG1B [default 0xBC] | Name | Bits | R/W | Description | |-----------|------|-----|-------------------------------------------------------------------------------------------------------------------------| | | | | Buffered Clock Output Enable: | | Clkout_En | 7 | r/w | $0 \rightarrow Disabled$ | | | | | 1 → Enabled | | | | | Buffered clock output frequency on pin CLKOUT: | | Clk_Freq | 62 | r/w | $F_{BCO} = F_{XTAL}/(2^* M)$ , where $F_{BCO}$ is the buffered clock output frequency in kHz, $F_{XTAL}$ is the crystal | | | 02 | | frequency in kHz and M is the value of Clk_Freq except if Clk_Freq is 0, F <sub>BCO</sub> = F <sub>XTAL</sub> | | | | | Clk_Freq default: 01111, F <sub>BCO</sub> = 426.67 kHz for a 12,800 kHz crystal | | - | 1,0 | | Not used | ### Table 42 # 4.7 Packet Handler Configuration Registers (PKTCFG) # 0x1C - PKTCFG1C [default 0x00] | Name | Bits | R/W | Description | |---------|------|-----|-------------------------------------------------------------------------------------------------| | | | | Manchester encoding/decoding enable: | | Man_En | 7 | r/w | 0 → Manchester encoding/decoding OFF | | | | | 1 → Manchester encoding/decoding ON | | | | | Packet length: the payload size in fixed length mode, the maximum length byte value in variable | | Pkt_len | 60 | r/w | length mode, and the maximum length byte value in extended variable length packet mode. | | | | | Pkt_len default: 0000000b | ### Table 43 ### 0x1D - PKTCFG1D [default 0x00] | Name | Bits | R/W | Description | |------------|------|-----|---------------------------------------------------------------| | Node_Addrs | 70 | r/w | Node address used in filtering received packets in a network. | Table 44 ### 0x1E - PKTCFG1E [default 0x40] | Name | Bits | R/W | Description | |------------|------|-----|----------------------------------------------------------| | | | | Packet mode: | | Pkt_mode | 7 | r/w | 0 → Fixed length packet mode | | | | | 1 → Variable length packet mode | | | | | Preamble Length: | | | | | $00 \rightarrow 1$ byte | | Preamb_len | 6,5 | r/w | $01 \rightarrow 2$ bytes | | | | | 10 $\rightarrow$ 3 bytes | | | | | $11 \rightarrow 4$ bytes | | | | | DC-balanced scrambling enable: | | Scrmb_En | 4 | r/w | 0 → Scrambling OFF | | | | | 1 → Scrambling ON | | | | | Cyclic Redundancy Check processing enable: | | CRC_En | 3 | r/w | 0 o CRC OFF | | | | | 1 → CRC ON | | | | | Node address comparison for received packets: | | | | | 00 o No comparison | | ADDRS_cmp | 2,1 | r/w | 01 → Compare with Node_Addrs only | | | | | 10 → Compare with Node_Addrs and constant 0x00 | | | | | 11 → Compare with Node_Addrs and constants 0x00 or 0xFF | | | | | Calculate CRC and check result: | | CRC_stat | 0 | r | 0 → CRC failed | | ONO_stat | | ' | 1 → CRC successful | | | | | This bit must be cleared by writing a 1 to its location. | Table 45 # 4.8 Page Configuration Register (PGCFG) # 0x1F - PGCFG1F [default 0x00] | Name | Bits | R/W | Description | |-------------|---------|-----|-----------------------------------------------------------------------------------| | | | | Automatically clear FIFO if CRC fails (receive only): | | CRCclr_auto | 7 | r/w | 0 → Clear FIFO if CRC fails | | | | | 1 → Do not clear FIFO | | | | | Selects read or write FIFO while in standby mode: | | RnW_FIFO | 6 | r/w | 0 → Write FIFO | | | | | 1 → Read FIFO | | - | 5,4,3,2 | | Not used | | | | | Register page select (leave set to Page 0 unless configuring low battery detect): | | | | | 00 → Page 0 | | PAGE | 1,0 | r/w | 01 → Page 1 | | | | | 10 → Not used | | | | | 11 → Not used | Table 46 # 4.9 Low Battery Configuration Registers (LBCFG) Page 0x01, 0x05 - LBCFG05 [default 0xB1] | Name | Bits | R/W | Description | |----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | 7,6,5,4 | r/w | Do not change default bit pattern: 1011 → default bit pattern | | LB_En | 3 | r/w | Low battery detection enable: 0 → Detection off 1 → Detection on | | LB_Thres | 2,1,0 | r/w | Low battery detection threshold: $000 \rightarrow 1.79 \text{ V}$ $001 \rightarrow 1.84 \text{ V}$ $010 \rightarrow 1.90 \text{ V}$ $011 \rightarrow 1.97 \text{ V}$ $100 \rightarrow 2.02 \text{ V}$ $101 \rightarrow 2.08 \text{ V}$ $110 \rightarrow 2.14 \text{ V}$ $111 \rightarrow 2.20 \text{ V}$ | Table 47 Page 0x01, 0x06 - LBCFG06 [default 0x96] | Name | Bits | R/W | Description | |-----------|-----------------|-----|-------------------------------------| | | | | Low battery status: | | LB_Status | 7 | r | 0 → battery voltage below threshold | | | | | 1 → battery voltage above threshold | | | | | Map low battery detect to pin 24: | | LB_Out | 6 | r/w | $0 o not \ mapped$ | | | | | 1 → mapped | | | 5.40 | | Do not change default bit pattern: | | Reserved | 5,4,3,<br>2,1,0 | r/w | 010110 → default bit pattern | | 1 | 2,1,0 | | | Table 48 Note: take care to immediately return to configuration register memory map page 0 following a read or write to the low battery configuration registers in page 1. Page configuration register **PGCFG1F** is mapped into all pages at the same address of 0x1F. Bits 0..1 of this register control page selection. See Table 46. # 5.0 Electrical Characteristics #### **Absolute Maximum Ratings** | SYMBOL | PARAMETER | NOTES | MIN | MAX | UNITS | |------------------|----------------------------|-------|------|------|-------| | $V_{DD}$ | Supply Voltage | | -0.3 | 3.7 | V | | T <sub>STG</sub> | Storage Temperature | | -55 | +125 | °C | | ESD | JEDEC 22-A114 Class Rating | 1,2 | | | V | | RF <sub>IN</sub> | Input Level | | | 0 | dBm | Table 49 ### Recommended Operating Range | SYMBOL | PARAMETER | NOTES | MIN | MAX | UNITS | |----------|-------------------------|-------|-----|-----|-------| | $V_{DD}$ | Positive Supply Voltage | | 2.1 | 3.6 | V | | Тор | Operating Temperature | | -40 | +85 | °C | | RFIN | Input Level | | - | 0 | dBm | #### NOTES: - 1. Pins 3,4,5,27,28,29,31 comply with Class 1A. - 2. All other pins comply with Class 2. ### Table 50 # **5.1 DC Electrical Characteristics** Minimum/maximum values are valid over the recommended operating range $V_{DD}$ = 2.1-3.6V. Typical conditions: $T_o$ = 25°C; $V_{DD}$ = 3.3 V. The electrical specifications given below are valid for a crystal having the specifications given in Table 3. | PARAMETER | SYM | NOTES | MIN | TYP | MAX | UNITS | Test Notes | |-----------------------------------------------------|-----------------|------------------|---------------------|------|---------------------|-------|------------------------------------------| | Sleep Mode Current | Is | | | 0.1 | 1 | μA | | | Standby Mode Current, Crystal Oscillator Running | I <sub>SB</sub> | 12.8 MHz Crystal | | 65 | 85 | μΑ | | | Synthesizer Mode Current, | | 300-434 MHz | | 1.3 | 1.7 | | | | Oscillator and | $I_{FM}$ | 440-470 MHz | | 1.4 | | mA | | | Synthesizer Running | | 470-510 MHz | | 1.7 | | | | | | | 300-434 MHz | | 2.7 | 3.0 | | | | Receiver Mode Current, All Receiver Blocks Running | $I_{RX}$ | 440-470 MHz | | 2.7 | | mA | RX_Low_Pwr<br>bit = 1 | | All Receiver blocks Rullilling | | 470-510 MHz | | 2.7 | | | | | Towns with a Marks Ormans | | Pout = +10 dBm | | 25 | 30 | mA | | | Transmitter Mode Current | I <sub>TX</sub> | Pout = +1 dBm | | 16 | 21 | IIIA | | | Reset Threshold | $V_{POR}$ | | | 1.37 | | ٧ | | | Digital Input Low Level | Vil | | | | 0.2*V <sub>DD</sub> | ٧ | | | Digital Input High Level | Vih | | 0.8*V <sub>DD</sub> | | | V | | | Digital Input Current Low | lil | | -1 | | 1 | μA | Vil = 0 V | | Digital Input Current High | lih | | -1 | | 1 | μΑ | $Vih = V_{DD},$ $V_{DD} = 3.3 \text{ V}$ | | Digital Output Low Level | Vol | | | | 0.1*V <sub>DD</sub> | V | Iol = -1 mA | | Digital Output High Level | Voh | | 0.9*V <sub>DD</sub> | | | V | loh = +1 mA | Table 51 # **5.2 AC Electrical Characteristics** Minimum/maximum values are valid over the recommended operating range $V_{DD}$ = 2.1-3.6V. Typical conditions: $T_o$ = 25°C; $V_{DD}$ = 3.3 V. The electrical specifications given below are valid for a crystal having the specifications given in Table 3. | | RECEIVER | | | | | | | |------------------------------------|----------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------|--| | PARAMETER | SYM | MIN | TYP | MAX | UNITS | Test Notes | | | RF Input Impedance | | | 150 | | ohms | differential input | | | RF Input Power | | | | 0 | dBm | above 0 dBm receiver input may be damaged | | | Receiver Noise Figure | | | 8 | | dB | IC noise figure | | | FSK Receiver Bandwidth | | 50 | | 250 | kHz | Butterworth filter mode | | | OOK Receiver Bandwidth | | 50 | | 400 | kHz | polyphase filter mode | | | FSK Sensitivity, 2 kb/s* | | | -110 | | | 300-330 MHz | | | 10 <sup>-3</sup> BER, BW = 100 kHz | | | -112 | -110 | dBm | 434 MHz | | | $F_{DEV} = \pm 50 \text{ kHz}$ | | | -110 | | | 470-510 MHz | | | FSK Sensitivity, 25 kb/s* | | | -102 | | | 300-330 MHz | | | 10 <sup>-3</sup> BER, BW = 100 kHz | | | -104 | -102 | dBm | 434 MHz | | | $F_{DEV} = \pm 50 \text{ kHz}$ | | | -102 | | | 470-510 MHz | | | | | | -108 | | | 300-330 MHz | | | OOK Sensitivity, 2 kb/s* | | | -110 | -108 | dBm | 434 MHz | | | 10 <sup>-3</sup> BER, BW = 50 kHz | | | -108 | | | 470-510 MHz | | | Blocking Immunity* | | | 53 | | dBc | signal strength of unmodulated blocking signal relative to desired signal, 1 MHz offset | | | Co-channel Rejection* | | | -12 | | dBc | signal strength of modulated co-channel signal relative to desired signal | | | Adjacent Channel Rejection* | | 38 | 42 | | dBc | signal strength of adjacent signal relative to<br>desired signal, 600 kHz offset, modulation<br>same as desired signal | | | FSK Bit Rate | | 1.56 | | 200 | kb/s | NRZ | | | OOK Bit Rate | | 1.56 | | 32 | kb/s | NRZ | | | RSSI Resolution | | | 0.5 | | dB | | | | RSSI Accuracy | | | ±3 | | dB | | | | D001 D : D | | | 63 | | dB | at maximum IF gain | | | RSSI Dynamic Range | | | 70 | | aB | at minimum IF gain | | | Local Oscillator (LO) Emission | | | -65 | | dBm | | | <sup>\*</sup>Receiver in-circuit performance with Murata recommended SAW filter and crystal. Table 52 | TRANSMITTER | | | | | | | | | | |---------------------------------------------|-----|-----|------|------|--------|-----------------------------------------|--|--|--| | PARAMETER | SYM | MIN | TYP | MAX | UNITS | Test Notes | | | | | RF Output Impedance | | | 150 | | ohms | differential output | | | | | Maximum RF Output Power* | | | +13 | | dBm | including SAW filter insertion loss | | | | | RF Output Power Range* | | | 21 | | dB | programmable | | | | | Spurious* | | | | -46 | dBc | => 150 kHz from carrier, no modulation, | | | | | 2 <sup>nd</sup> & 3 <sup>rd</sup> Harmonic* | | | | -40 | dBm | no modulation | | | | | 4 <sup>th</sup> and Higher Harmonics* | | | | -40 | dBm | no modulation | | | | | Phase Noise | | | -112 | -105 | dBc/Hz | at 600 kHz offset | | | | | FSK Deviation | | ±33 | ±50 | ±200 | kHz | programmable | | | | <sup>\*</sup>Transmitter in-circuit performance with Murata recommended SAW filter and crystal. Table 53 | TIMING | | | | | | | | | |---------------------------------------|-----|-----|-----|------|-------|---------------------------------|--|--| | PARAMETER | SYM | MIN | TYP | MAX | UNITS | Test Condition | | | | TX to RX Switch Time | | | 500 | 1000 | μs | osc & freq synthesizer running | | | | RX to TX Switch Time | | | 400 | 1000 | μs | osc & freq synthesizer running | | | | Sleep to RX | | | | 5 | ms | SPI command to RX bit | | | | Sleep to TX | | | | 5 | ms | SPI command to TX bit | | | | Sleep to Standby | | | 1.5 | 5 | ms | oscillator started | | | | Standby to Synthesizer | | | 500 | 800 | μs | oscillator running | | | | Synthesizer to RX | | | 500 | | μs | osc & freq synthesizer running | | | | Synthesizer to TX | | | 500 | | μs | osc & freq synthesizer running | | | | Freq Hop Time | | | 180 | 500 | μs | 200 kHz hop | | | | TX Rise/Fall Time | | | | 3 | μs | programmable | | | | T <sub>SUDATA</sub> (continuous mode) | | 2 | - | - | μs | setup and hold time for TX data | | | Table 54 | PLL CHARACTERISTICS | | | | | | | | | |----------------------------------|-----|------|------|------|---------|------------------------------------------|--|--| | PARAMETER | SYM | MIN | TYP | MAX | UNITS | Test Condition | | | | Crystal Oscillator Frequency | | 10 | 12.8 | 15 | MHz | | | | | | | | 180 | | μs | 200 kHz step | | | | | | | 200 | | μs | 1 MHz step | | | | PLL Lock Time, 10 kHz Settle | | | 250 | | μs | 5 MHz step | | | | | | | 280 | | μs | 10 MHz step | | | | | | | 320 | | μs | 20 MHz step | | | | Frequency Synthesizer Step | | | 12.5 | | kHz | varies depending on frequency | | | | Crystal Load Capacitance | | 13.5 | 15 | 16.5 | pF | | | | | Crystal Oscillator Start-up Time | | | 1.5 | 5 | ms | from sleep mode | | | | Synthesizer Wake-up Time | | | 0.5 | 0.8 | ms | crystal running, settling time to 10 kHz | | | | | | 300 | - | 330 | | | | | | | | 330 | - | 365 | | | | | | _ | | 365 | - | 400 | MHz | different external components | | | | Frequency Range | | 400 | - | 440 | IVII IZ | required for each band | | | | | | 440 | - | 470 | | | | | | | | 470 | - | 510 | | | | | Table 55 | SPI TIMING | | | | | | | | | |--------------------------------|-----|-----|-----|-----|-------|----------------------------------------------------------------------------|--|--| | PARAMETER | SYM | MIN | TYP | MAX | UNITS | DESCRIPTION | | | | SCK for SPI_CONFIG | | - | ı | 6 | MHz | Max clock freq | | | | SCK for SPI_DATA | | - | - | 1 | MHz | Max clock freq | | | | SPI_CONFIG T <sub>SU_SDI</sub> | | 250 | - | - | ns | SPI_CONFIG setup time | | | | SPI_DATA T <sub>SU_SDI</sub> | | 312 | - | - | ns | SPI_DATA setup time | | | | T <sub>SSCFG_L</sub> | | 500 | - | - | ns | nSS_CONFIG low to SCK rising edge.<br>SCK falling edge to nSS_CONFIG high. | | | | T <sub>SSDAT_L</sub> | | 625 | - | - | ns | nSS_DATA low to SCK rising edge.<br>SCK falling edge to nSS_DATA high. | | | | T <sub>SSCFG_H</sub> | | 500 | - | - | ns | nSS_CONFIG rising to falling edge | | | | T <sub>SSDAT_H</sub> | | 625 | - | - | ns | nSS_DATA rising to falling edge | | | Table 56 ## 6.0 TRC105 Design-In Steps Designing a TRC105 into an application consists of seven steps: - Select the frequency band for operation from the left column in Table 57 below. This allows the frequency specific hardware components for the TRC105 to be determined. These include the SAW filter and its matching components and the VCO tank inductors. - 2. Select the modulation type, FSK or OOK, and the RF data bit rate. This allows the configuration of the TRC105 on-chip filters, the data and clock recovery circuitry and related parameters to be determined. - Select the radio regulation under which to operate. This allows the transmitter power level to be determined. - 4. Select the frequency channel or channels to be used. This allows the configuration values for the frequency synthesizer to be tabulated. - 5. Select the operating mode to be used: continuous, buffered or packet. For continuous mode, determine if the TRC105 internal data and clock recovery feature will be used. This allows the configuration of a number of mode-related registers in the TRC105 to be determined. For packet or buffered mode, select the data encoding, preamble length, start pattern, FIFO length and the mapping of the TRC105 host processor interrupts. For packet mode, select packet filtering options (address, CRC, etc.). From these decisions, values for the related configuration registers in the TRC105 can be determined. - 6. If needed, prepare a battery power management strategy and determine when various system radios may be configured for low power consumption. - Based on the selections and determinations above, compile the configuration data to be stored in the host microcontroller to support TRC105 operation. The details of each of these steps are discussed below. ## 6.1 Determining Frequency Specific Hardware Component Values #### 6.1.1 SAW Filters and Related Component Values Murata offers a low-loss SAW RF filter for each of the TRC105's operating bands listed in Table 57. The part num-bers for these SAW filters and the values of the related tuning components are referenced to Figure 2. The SAW filters are designed to take advantage of the TRC105's differential output to achieve low insertion loss and high out-of-band rejection. | Operating Band <sup>1</sup> | SAW Filter | VCO Band | L1 | L2 & L3 | C4 | L7 | L8 | C16 | C17 | |-----------------------------|------------|-------------|-------------------|---------|-----|--------|--------|-------|--------| | 303.325-307.300 MHz | RF3602D | 300-330 MHz | bead <sup>2</sup> | 68 nH | DNP | 220 nH | short | DNP | DNP | | 310.000-319.500 MHz | RF3603D | 300-330 MHz | bead <sup>2</sup> | 68 nH | DNP | 220 nH | short | DNP | DNP | | 342.000-348.000 MHz | RF3604D | 330-365 MHz | bead <sup>2</sup> | 56 nH | DNP | 220 nH | 3.3 nH | DNP | 15 pF | | 365.000-380.000 MHz | RF3605D | 365-400 MHz | bead <sup>2</sup> | 47 nH | DNP | 220 nH | 33 nH | DNP | DNP | | 382.000-398.000 MHz | RF3606D | 365-400 MHz | bead <sup>2</sup> | 47 nH | DNP | 220 nH | 68 nH | DNP | DNP | | 402.000-407.300 MHz | RF3607D | 400-440 MHz | bead <sup>2</sup> | 39 nH | DNP | 10 nH | 5.6 nH | 15 pF | 1.2 pF | | 418.000-434.790 MHz | RF3608D | 400-440 MHz | bead <sup>2</sup> | 33 nH | DNP | 220 nH | 5.6 nH | DNP | 1.2 pF | | 447.000-451.000 MHz | RF3609D | 440-470 MHz | bead <sup>2</sup> | 18 nH | DNP | 220 nH | 56 nH | DNP | DNP | <sup>1.</sup> XTL1020P crystal recommended as frequency reference for all operating bands. Table 57 <sup>2.</sup> Bead is Fair-Rite 2506033017Y0 or equivalent. #### 6.1.2 Voltage Controlled Oscillator Component Values The TRC105 VCO requires four external components for operation, two tank circuit inductors and two power supply decoupling capacitors. It is important to use high-Q chip inductors in the tank circuit. This assures low phase noise VCO operation and minimum interference from signals near the TRC105's operating frequency due to phase noise reciprocal mixing. The two tank circuit inductors have the same value which depends on the VCO operating band and the PCB layout. Typical values are given in Table 58 (location of L5 & L6 shown in Figure 2): | Band | L5 & L6 | Tolerance | |-------------|---------|-----------| | 300-330 MHz | 39 nH | ±5% | | 330-365 MHz | 27 nH | ±5% | | 365-400 MHz | 27 nH | ±5% | | 400-440 MHz | 22 nH | ±5% | | 440-470 MHz | 15 nH | ±5% | | 470-510 MHz | TBD | ±5% | Table 58 The tank circuit inductors should be mounted close to their IC pads with the long axis of the coil at right angles to the edge of the IC where the pads are located. The decoupling capacitors should be positioned on each side of the tank circuit inductors. Other RF chokes and coils should be spaced somewhat away from the tank inductors and positioned at right angles to minimize coupling. VCO frequency centering is checked by looking at the voltage between pads 6 and 7. The voltage should be 150 ±50 mV when the TRC105 is in transmit mode at a frequency near the center of the operating band and subband. VCO frequency centering can be adjusted by changing the value of the tuning inductors and/or adjusting the VCO trim bits 1 and 2 in configuration register **MCFG05**. The trim bits adjust the tuning voltage in increments of about 60 mV. Increasing the value of the tuning inductors increases the tuning voltage between pads 6 and 7. ### 6.2 Determining Configuration Values for FSK Modulation #### 6.2.1 Bit Rate Related FSK Configuration Values The TRC105 supports RF bit rates (data rates) from 1.5625 to 200 kb/s for FSK modulation. There are several considerations in choosing a bit rate. The sensitivity of the TRC105 decreases with increasing data rate. A bit rate should be chosen that is adequate but not higher than the application requires. The exception to this rule is when the TRC105 is operated as a frequency hopping spread spectrum transceiver in a noisy or crowded band. Running at a higher bit rate will allow a higher channel hopping rate, which provides more robust operation in a crowded band in tradeoff for less range under guiet band conditions. The TRC105 RF bit rate is set by the value of the bytes loaded in **MCFG03** and **MCFG04**. For the standard crystal frequency of 12.8 MHz: BR = 12800/(2\*(C+1)\*(D+1)), with C in the range of 0 to 255, and D = 31 (default value) Where BR is the bit rate in kb/s, $F_{XTAL}$ the crystal frequency in kHz, C the value in **MCFG03**, and D is the value in **MCFG04**. This bit rate value supports both the data and clock recovery circuit in the receiver and the bit rate clocking in the transmitter modulator. Using the default value of D and solving the equation above for C: C = (12800 - 64\*BR)/64\*BR C must be an integer value, so BR is limited to 256 discrete values. If the value of C given in the above equation is not an integer for your desired bit rate, round the value of C down to the nearest integer. You can then calculate the nearest available bit rate equal to or greater than your desired bit rate. Selection of the RF data rate allows a suitable FSK deviation to be determined. This, in turn, allows the configuration value for the anti-aliasing filters in the transmitter and the configuration values for the R-C and Butterworth low-pass filters in the receiver to be determined. The minimum required deviation for good TRC105 FSK performance is: $$F_{DEV} = BR$$ Where $F_{DEV}$ is the deviation in kHz and BR is the bit rate in kb/s. Specific to the TRC105, the minimum recommended deviation is ±33 kHz, even at low data rates. $F_{DEV}$ is configured with an integer R stored in **MCFG02**. For the standard crystal frequency of 12.8 MHz: $$F_{DEV}$$ = 12800/(32\*(R + 1)), with the useable range of R 1 to 11 Where F<sub>DEV</sub> is the deviation in kHz. Solving the equation above for R: $$R = (12800 - 32*F_{DEV})/32*F_{DEV}$$ R must be an integer value, so F<sub>DEV</sub> is limited to 11 discrete values. If the value of R given in the above equation is not an integer for your desired deviation, round the value of R down to the nearest integer and use this value to meet or exceed the minimum required deviation for the bit rate you are using. Once BR and F<sub>DEV</sub> have been determined, the bandwidths and related configuration values for the TRC105 filters can be determined. The recommended 3 dB bandwidth (cutoff frequency) for the transmitter anti-aliasing filters is: $$F_{CTX} = 3*F_{DFV} + 1.5*BR$$ Where $F_{CTX}$ is the 3 dB bandwidth of the transmitter anti-aliasing filters in kHz, $F_{DEV}$ is the frequency deviation in kHz and BR is the bit rate in kb/s. $F_{CTX}$ is configured with bits 7..4 in **TXCFG1A**. For the standard crystal frequency of 12.8 MHz: $$F_{CTX} = 200*(K + 1)/8$$ , with K in the range of 0 to 15 Where $F_{CTX}$ is the 3 dB bandwidth of the transmitter anti-aliasing filters in kHz and K is the integer value of the bit pattern in **TXCFG1A** bits 7..4. Solving the equation above for K: $$K = (F_{CTX} - 25)/25$$ K must be an integer value, so F<sub>CTX</sub> is limited to 16 discrete values. If the value of K given in the above equation is not an integer for your desired deviation, round the value of K down to the nearest integer and use this value to set the bandwidth of the transmitter anti-aliasing filters. For operation at 90 kb/s and above, use a value of 15 for K. The recommended 3 dB bandwidth for the receiver Butterworth filters is: $$F_{CBW} = 2*F_{DFV} + BR$$ Where $F_{CBW}$ is the 3 dB bandwidth of the Butterworth filters in kHz, $F_{DEV}$ is the frequency deviation in kHz and BR is the bit rate in kb/s. This equation assumes use of the high accuracy, low drift XTL1020P crystal. If an alternative crystal is used, add ½ the expected drift due to temperature and aging to the equation above. $F_{CBW}$ is configured with bits 3..0 in **RXCFG10**. For the standard crystal frequency of 12.8 MHz: $$F_{CBW} = 200*(J + 1)/8$$ , with J in the range of 0 to 15 Where $F_{CBW}$ is the 3 dB bandwidth of the receiver Butterworth filters in kHz and J is the integer value of the bit pattern in **RXCFG10** bits 3..0. Using a standard 12.8 MHz crystal, the equation for determining J is: $$J = (F_{CBW} - 25)/25$$ J must be an integer value, so F<sub>CBW</sub> is limited to 16 discrete values. If the value of J given in the above equation is not an integer for your deviation and bit rate, round the value of J down to the nearest integer and use this value to set the bandwidth of the receiver Butterworth filters for the bit rate you are using. For operation at 133 kb/s and above, use a value of 15 for J. The recommended 3 dB bandwidth for the receiver R-C filters is: $$F_{CRC} = 3.25*F_{CBW}$$ Where $F_{CRC}$ and $F_{CBW}$ are in kHz. The bandwidth of $F_{CRC}$ is set by bits 7..4 in **RXCFG10**. The relationship of the R-C filter bandwidth to the integer value in **RXCFG10** bits 7..4 is given in Table 59. Where the calculated value for $F_{CRC}$ falls between table values, use the higher table value. For operation at 100 kb/s and above, use the 987 kHz R-C filter bandwidth. | Pattern of Bits 74 | R-C Filter Bandwidth | |--------------------|----------------------| | 0000 | 65 kHz | | 0001 | 82 kHz | | 0010 | 109 kHz | | 0011 | 137 kHz | | 0100 | 157 kHz | | 0101 | 184 kHz | | 0110 | 211 kHz | | 0111 | 234 kHz | | 1000 | 262 kHz | | 1001 | 321 kHz | | 1010 | 378 kHz | | 1011 | 414 kHz | | 1100 | 458 kHz | | 1101 | 514 kHz | | 1110 | 676 kHz | | 1111 | 987 kHz | Table 59 #### **6.2.2 Determining Transmitter Power Configuration Values** European ETSI EN 300 220-1 regulates unlicensed radio operation in the 433.05 to 434.97 MHz band. A transmitter power level up to 10 dBm can be used in this band, subject to certain restrictions. See EN 300 220-1 for details. FCC Part 15 and Canadian RSS-210 regulate unlicensed radio operation in several bands covered by the TRC105. The allowed transmitter power level (field strength) depends on the operating frequency and application. See these documents for details. The use of the TRC105 is supported by various radio regulations in almost every geographic location in the world. Please contact RFM's local Field Application Engineer for additional information. The relationship of the transmitter power level to the integer value of **TXCFG1A** bits 3..1 is given in Table 60. There are eight available power settings (approximate): | Pattern of Bits 31 | Transmitter Power | |--------------------|-------------------| | 000 | 13 dBm | | 001 | 10 dBm | | 010 | 7 dBm | | 011 | 4 dBm | | 100 | 1 dBm | | 101 | -2 dBm | | 110 | -5 dBm | | 111 | -8 dBm | Table 60 The highest power setting allowed under the governing radio regulations is usually chosen unless the application operates at short range and minimum DC power consumption is critical. ## 6.3 Determining Configuration Values for OOK Modulation #### 6.3.1 Bit Rate Related OOK Configuration Values The TRC105 supports RF bit rates (data rates) from 1.5625 to 33.33 kb/s for OOK modulation. As with FSK modulation, there are several considerations in choosing an OOK data rate. The sensitivity of the TRC105 decreases with increasing bit rate. A bit rate should be chosen that is adequate but not higher than the application requires. The exception to this rule is when the TRC105 is operated as a frequency hopping spread spectrum transceiver in a noisy or crowded band. Running at a higher bit rate will allow a higher channel hopping rate, which provides more robust operation in a crowded band in tradeoff for less range under guiet band conditions. The TRC105 RF bit rate is set by the value of the bytes loaded in **MCFG03** and **MCFG04**. For the standard crystal frequency of 12.8 MHz: BR = $$12800/(2*(C+1)*(D+1))$$ , with C in the range of 0 to 255, and D = 31 (default value) Where BR is the bit rate in kb/s, $F_{XTAL}$ the crystal frequency in kHz, C the value in **MCFG03**, and D is the value in **MCFG04**. This bit rate value supports both the data and clock recovery circuit in the receiver and the bit rate clocking in the transmitter modulator. Using the default value of D and solving the equation above for C: $$C = (12800 - 64*BR)/64*BR$$ C must be an integer value, so BR is limited to 256 discrete values. If the value of C given in the above equation is not an integer for your desired bit rate, round the value of C down to the nearest integer. You can then calculate the nearest available bit rate equal to or greater than your desired bit rate. In OOK mode, the second IF frequency $F_{IF2}$ is normally set to 100 kHz. The discussion in the rest of this section assumes $F_{IF2}$ is 100 kHz. Once BR and $F_{IF2}$ has been determined, the bandwidths and related configuration values for the TRC105 filters can be determined. The recommended 3 dB bandwidth for the transmitter anti-aliasing filters is: $$F_{CTX} = 3*F_{IF2} = 300 \text{ kHz}$$ F<sub>CTX</sub> is configured with bits 7..4 in **TXCFG1A**. For the standard crystal frequency of 12.8 MHz: $$F_{CTX} = 200*(K + 1)/8$$ , with K in the range of 0 to 15 Where $F_{CTX}$ is the 3 dB bandwidth of the transmitter anti-aliasing filters in kHz and K is the integer value of the bit pattern in **TXCFG1A** bits 7..4. The equation for determining K is: $$K = (F_{CTX} - 25)/25 = 11 \text{ for } F_{CTX} = 300 \text{ kHz}$$ For OOK operation, the receiver filters are configured as polyphase band-pass filters by setting **RXCFG12** bit 7 to 1. The center frequency of the polyphase filters is set to 100 kHz to match the second IF frequency. The center frequency, F<sub>OPP</sub>, is configured with bits 7..4 in **RXCFG11**. For the standard crystal frequency of 12.8 MHz: $$F_{OPP}$$ = 200\*(L + 1)/8, with L in the range of 0 to 15 Where $F_{OPP}$ is the center frequency of the OOK polyphase filter in kHz, L is the integer value of the bit pattern in **RXCFG11** bits 7..4. The equation for determining L is: $$L = (F_{OPP} - 25)/25 = 3$$ for $F_{OPP} = 100$ kHz The recommended upper cutoff frequency for the receiver polyphase band-pass filters is: $$F_{CPP} = F_{OPP} + BR$$ Where $F_{CPP}$ is the upper cutoff frequency of the polyphase filters in kHz and BR is the bit rate in kb/s. This equation assumes use of the high accuracy, low drift XTL1020P crystal. If an alternative crystal is used, add ½ the expected drift due to temperature and aging to the equation above. $F_{CPP}$ is configured with bits 3..0 in **RXCFG10**. For the standard crystal frequency of 12.8 MHz: $$F_{CPP}$$ = 100 + 200\*(J + 1)/8, with the usable range of J 0 to 1 Where $F_{CPP}$ is the upper cutoff frequency of the receiver OOK polyphase filter in kHz and J is the integer value of the bit pattern in **RXCFG10** bits 3..0. The equation for determining J is: $$J = (F_{CPP} - 125)/25$$ J must be an integer value, so $F_{CPP}$ is limited to 2 discrete values: 125 kHz and 150 kHz. Choose the value of J that provides the $F_{CCP}$ value that is nearest to the value calculated for the bit rate you are using. The recommended 3 dB bandwidth for the receiver R-C filters is: $$F_{CRC} = 3.25*F_{CPP}$$ Where $F_{CRC}$ and $F_{CPP}$ are in kHz. The bandwidth of $F_{CRC}$ is set by bits 7..4 in **RXCFG10**. The relationship of the R-C filter bandwidth to the integer value in **RXCFG10** bits 7..4 is given in Table 61. The matching values for the 125 and 150 kHz $F_{CCP}$ values are shown in bold: | Pattern of Bits 74 | R-C Filter Bandwidth | |--------------------|----------------------| | 0000 | 65 kHz | | 0001 | 82 kHz | | 0010 | 109 kHz | | 0011 | 137 kHz | | 0100 | 157 kHz | | 0101 | 184 kHz | | 0110 | 211 kHz | | 0111 | 234 kHz | | 1000 | 262 kHz | | 1001 | 321 kHz | | 1010 | 378 kHz | | 1011 | 414 kHz | | 1100 | 458 kHz | | 1101 | 514 kHz | | 1110 | 676 kHz | | 1111 | 987 kHz | Table 61 ### 6.3.2 OOK Demodulator Related Configuration Values OOK demodulation in the TRC105 is accomplished by comparing the RSSI to a threshold value. An RSSI value greater than the threshold is "sliced" to a logic 1, and an RSSI value equal or less than the RSSI value is sliced to a logic 0. The TRC105 provides three threshold options - fixed threshold, average-referenced threshold, and peak-referenced threshold. **MCFG01** bits 3..2 select the OOK threshold as shown in Table 62: | Pattern of Bits 32 | Threshold | |--------------------|--------------------| | 00 | fixed | | 01 | peak referenced | | 10 | average referenced | | 11 | not used | Table 62 The configuration settings for each of these threshold options depend directly or indirectly on the bit rate. The fixed-threshold value is configured in **MCFG13**. The fixed threshold can be adjusted in 0.5 dB increments over a range of 128 dB. Also, the gain of the IF can be adjusted over a range of 13.5 dB to reduce the RSSI value under no signal conditions. **MCFG01** bits 1..0 select the IF gain as shown in Table 63: | Pattern of Bits 10 | IF Gain | |--------------------|----------| | 00 | maximum | | 01 | -4.5 dB | | 10 | -9.0 dB | | 11 | -13.5 dB | Table 63 The useable threshold setting depends on the RF operating band, the bandwidths of the receiver filters, the RF noise generated by host circuitry, the RF noise generated in the application environment, and the antenna efficiency. The fixed threshold is adjusted heuristically by incrementing the threshold while monitoring the data output pin with an oscilloscope. The threshold is adjusted upward under no signal conditions until noise spikes on the data output are reduced to an average of one spike every five or more seconds. Because the fixed threshold has no automatic adjustment capability, it should only be used in applications where incidental RF noise generators such as PCs, switchgear, etc., are not present. The average-referenced threshold is generated by passing the RSSI signal through a low-pass filter. Four cutoff frequencies can be configured for this filter with **RXCFG15** bits 1..0, as shown in Table 64 below: | Pattern of Bits 10 | Cutoff Frequency | |--------------------|------------------| | 00 | chip rate/32*π | | 01 | chip rate/8*π | | 10 | chip rate/4*π | | 11 | chip rate/2*π | Table 64 The chip rate is equal to the bit rate except when Manchester encoding is used. For Manchester encoding, the chip rate is equal to twice the bit rate. An adequately long 1-0-1-0... preamble must be transmitted to center the average-referenced threshold. A preamble of at least 24 bits is recommended. The average-referenced threshold should be used in conjunction with a mechanism to avoid transmitting a long sequence of bits of the same value. such as the TRC105's data scrambling or Manchester encoding options. The average-referenced threshold running with a chip rate/ $2^*\pi$ cutoff frequency is a good choice for the majority of OOK applications. The peak-referenced threshold is generated from the RSSI signal using a fast attack, slow decay peak detector emulation. The slicer threshold is immediately set to 6 dB below the peak value of the RSSI signal anytime the RSSI value exceeds the threshold by 6 dB. The threshold then decays by a configurable dB step when a configurable interval passes without the RSSI signal peaking 6 dB above the threshold. The decay step is configured with **RXCFG15** bits 7..5 as shown in Table 65: | Pattern of Bits 75 | Decay Step | |--------------------|------------| | 000 | 0.5 dB | | 001 | 1.0 dB | | 010 | 1.5 dB | | 011 | 2.0 dB | | 100 | 3.0 dB | | 101 | 4.0 dB | | 110 | 5.0 dB | | 111 | 6.0 dB | Table 65 The decay interval is configured with **RXCFG15** bits 4..2 as shown in Table 66: | Pattern of Bits 42 | Decay Interval | |--------------------|---------------------| | 000 | once per chip | | 001 | once per 2 chips | | 010 | once per 4 chips | | 011 | once per 8 chips | | 100 | twice per chip | | 101 | four times per chip | | 110 | 8 times per chip | | 111 | 16 times per chip | Table 66 The chip period $t_{CP}$ is equal to the bit period except when Manchester encoding is used. For Manchester encoding, the chip period is equal to $\frac{1}{2}$ the bit period: $t_{CP}$ = 1/BR without Manchester encoding, $t_{CP}$ = 1/(2\*BR) with Manchester encoding Where $t_{CP}$ is in ms and BR is in kb/s. The default values of 0.5 dB per decay step and 1 decay interval per chip provide a good starting point for most applications. For application environments that contain pulse noise, such as operation in a band where other FHSS systems are operating, using Manchester encoding and decreasing the decay interval to twice or four times per chip and/or increasing the decay step to 1 dB will reduce the "blinding" effect of pulse noise. Multipath flutter tolerance is also improved by using Manchester encoding and decreasing the decay interval and/or increasing the decay step size. #### 6.3.3 OOK Transmitter Related Configuration Values **MCFG05** bits 7..6 allow the rise and fall time of the power amplifier regulator to be adjusted. Using the default component values for R6 and C5 as shown in Figure 2, the rise and fall times for the power amplifier regulator and the OOK modulation are given in Table 67: | Pattern of Bits 43 | Regulator Rise/Fall Times | OOK Rise/Fall Time | |--------------------|---------------------------|--------------------| | 00 | 3/3 µs | 2.5/2 µs | | 01 | 8.5/8.5 µs | 5/3 µs | | 10 | 15/15 µs | 10/6 µs | | 11 | 23/23 µs | 20/10 μs | Table 67 It is generally a good practice to set the OOK rise and fall time to about 5% of a bit period to avoid excessive modulation bandwidth: $$t_{OOK} = 50/BR$$ Where $t_{OOK}$ is the nominal 5% OOK rise/fall time in $\mu$ s and BR is the bit rate in kb/s. At low OOK data rates the 20/10 $\mu$ s rise/fall times given in the table above are satisfactory. When operating in the 434 MHz band under ETSI EN300 220-1 regulations, check the modulation bandwidth carefully at bit rates above 8 kb/s to confirm compliance. For operation in certain parts of the 434 MHz band, the required rise and fall time may be greater than 5%. # 6.4 Frequency Synthesizer Channel Programming for FSK Modulation When using a standard 12.8 MHz reference crystal, the FSK RF channel frequency is: $F_{RF} = 14.4*(75*(P + 1) + S)/(R + 1)$ , with P and S in the range 0 to 255, R in the range 64 to 169 Where $F_{RF}$ is in MHz, and P, S, and R are divider integers with S less than (P + 1). There are two sets of three registers that hold the values of P, S and R: | Register | Divider Parameter | |----------|-------------------| | MCFG06 | R1 | | MCFG07 | P1 | | MCFG08 | S1 | | MCFG09 | R2 | | MCFG0A | P2 | | MCFG0B | S2 | Table 68 MCFG05 bit 0 selects the register set to use with the frequency synthesizer. A 0 value selects register set MCFG06-MCFG08 and a 1 value selects register set MCFG09-MCFG0B. In addition, MCFG00 bits 4..2 select the VCO operating band as follows: | MCFG00 bits 42 | Band, MHz | |----------------|-----------| | 000 | 300-330 | | 001 | 330-365 | | 010 | 365-400 | | 011 | 400-440 | | 100 | 440-470 | | 101 | 470-510 | Table 69 The dual register set allows a new frequency to be completely entered in one register set while operating on the other register set. It is important to load all three divider parameters into a register set before switching control to it. Otherwise, a transient out-of-band frequency shift can occur. The dual register set facilitates FHSS operation, as the operating frequency for the next hop can be loaded anytime during the current hop interval, making this programming task less time critical. The values of P, S and R for FSK operation on several common frequencies are given in Table 70. Software for determining P, S and R values for any in-band frequency is provided with the TRC105 development kit. | Configuration | 315 MHz | 434 MHz | 447 MHz | |----------------|---------|---------|---------| | MCFG00 bits 42 | 000 | 011 | 100 | | Р | 34 | 42 | 58 | | S | 0 | 30 | 45 | | R | 119 | 107 | 143 | Table 70 ## 6.5 Frequency Synthesizer Channel Programming for OOK Modulation When using a standard 12.8 MHz reference crystal the RF channel frequency for OOK receive is: $F_{TXRF} = (14.4*(75*(P + 1) + S)/(R + 1)) - F_{DEV}$ , with P, S in the range 0 to 255, R in the range of 64 to 169 Where $F_{TXRF}$ and transmitter deviation frequency $F_{DEV}$ are in MHz, and P, S, and R are divider integers where S must be less than (P+1). An $F_{DEV}$ value of 0.1 MHz is normally used, which must match the receiver low IF frequency $F_{IF2}$ . There are two sets of three registers that hold the values of P, S and R: | Register | Divider Parameter | |----------|-------------------| | MCFG06 | R1 | | MCFG07 | P1 | | MCFG08 | S1 | | MCFG09 | R2 | | MCFG0A | P2 | | MCFG0B | S2 | Table 71 MCFG05 bit 0 selects the register set to use with the frequency synthesizer. A 0 value selects register set MCFG06-MCFG08 and a 1 value selects register set MCFG09-MCFG0B. In addition, MCFG00 bits 4..2 select the VCO operating band as follows: | MCFG00 bits 42 | Band, MHz | |----------------|-----------| | 000 | 300-330 | | 001 | 330-365 | | 010 | 365-400 | | 011 | 400-440 | | 100 | 440-470 | | 101 | 470-510 | Table 72 The dual register set allows a new frequency to be completely entered in one register set while operating on the other register set. It is important to load all three divider parameters into a register set before switching control to it. Otherwise, a transient out-of-band frequency shift can occur. The dual register set facilitates FHSS operation, as the operating frequency for the next hop can be loaded anytime during the current hop interval, making this programming task less time critical. The values of P, S and R for OOK receive operation on several common frequencies are given in Table 73 for a 0.1 MHz $F_{IF2}$ . Software for determining P, S and R values for any in-band frequency is provided with the TRC105 development kit. | Configuration | 315 MHz | 434 MHz | 447 MHz | |----------------|---------|---------|---------| | MCFG00 bits 42 | 000 | 011 | 100 | | Р | 41 | 76 | 58 | | S | 1 | 13 | 46 | | R | 143 | 191 | 143 | Table 73 The RF channel frequency for OOK transmit is: $F_{RXRF} = (14.4*(75*(P + 1) + S)/(R + 1)) - F_{IF2}$ , with P, S in the range 0 to 255, R in the range of 64 to 169 Where $F_{RXRF}$ and the OOK $2^{nd}$ IF frequency $F_{IF2}$ are in MHz, and P, S, and R are divider integers where S must be less than (P+1), and R has a value in the range of 64 to 169. An $F_{IF2}$ value of 0.1 MHz is normally used. The values of P, S and R for OOK transmit operation on several common frequencies are given in Table 74 for a 0.1 MHz $F_{IF2}$ . Software for determining P, S and R values is provided with the TRC105 development kit. | Configuration | 315 MHz | 434 MHz | 447 MHz | |----------------|---------|---------|---------| | MCFG00 bits 42 | 000 | 011 | 100 | | Р | 41 | 76 | 58 | | S | 1 | 13 | 46 | | R | 143 | 191 | 143 | Table 74 # 6.6 TRC105 Data Mode Selection and Configuration The TRC105 supports three data modes: Continuous, Buffered and Packet. Continuous data mode provides the most formatting flexibility, but places the heaviest demand on host microcontroller resources and requires the most custom firmware development. In contrast, the Packet data mode unloads the host processor and the application firmware from handing tasks such as DC-balanced data encoding, packet frame assembly and disassembly, error detection, packet filtering and FIFO buffering. The trade-off for Packet data mode is limited flexibility in data formatting parameters such as packet frame design. Buffered data mode falls between Packet and Continuous data mode capabilities, providing FIFO buffering, but allowing considerable flexibility in the design of the packet frame. Packet data mode is generally preferred as it supports the fastest application development time and requires the smallest and least expensive host microcontroller. Buffered data mode covers applications that require a specific packet frame design to support features such as multi-hop routing. Continuous data mode is reserved for specialized requirements, such as compatibility with a legacy product. **MCFG01** bits 7..6 select the data mode. A 00 bit pattern selects Continuous data mode. A 01 bit pattern selects Buffered data mode. Bit patterns 10 or 11 select Packet data mode. The TRC105 configuration details for each data mode are discussed below. #### 6.6.1 Continuous Data Mode In Continuous data mode operation, transmitted data streams are applied to DATA Pin 20, and received data streams are output on Pin 20. IRQ1 Pin 22 is usually configured to supply a clock signal to the host microcontroller to pace the transmitted and received data steams. The clock signal is generated at the configured bit rate. When transmitting, bits are clocked into Pin 20 on the low-to-high clock transitions at Pin 22. Received bits are valid (clocked out) on Pin 20 on low-to-high clock transitions on Pin 22. The clock signal is controlled by **RXCFG12** bit 6. Setting this bit to 0 enables bit clocking and setting this bit to 1 disables bit clocking. Clocking must be used for FSK transmissions. It is optional for OOK transmissions. While clocking is optional for FSK and OOK reception, enabling clocking provides additional bit stream filtering and regeneration, even if the clock signal is not used by the microcontroller. To effectively use the data and clock recovery feature, data must be transmitted with a bit rate accuracy of better than ±2%, and a 1-0-1-0... training preamble of at least 24 bits must be sent at the beginning of a transmission. When clocking is enabled, continuous mode will optionally support the detection of a start-of-packet (start) pattern when receiving. The start pattern must be generated by the host microcontroller when transmitting. Start pattern detection is enabled by setting **RXCFG12** bit 5 to 1. The length of the start pattern is set by **RXCFG12** bits 4..3 as follows: | RXCFG12 bits 43 | Pattern Length | |-----------------|----------------| | 00 | 8 bits | | 01 | 16 bits | | 10 | 24 bits | | 11 | 32 bits | Table 75 The number of allowed bit errors in the start pattern is configured by RXCFG12 bits 2..1 as follows: | RXCFG12 bits 21 | Error Tolerance | |-----------------|-----------------| | 00 | none | | 01 | 1 bit | | 10 | 2 bits | | 11 | 3 bits | Table 76 For most applications, a start pattern length of 24 to 32 bits is recommended with the error tolerance set to none. The start pattern is stored in registers **SYNCFG16** through **SYNCFG19**. Received bits flow through a shift register for pattern comparison with the most significant bit of **SYNCFG16** compared to the earliest received bit and the least significant bit of the last register (selected by the pattern length) compared to the last received bit. Pattern detection is usually output on IRQ0, as discussed below. Refer to Figure 9 for pattern detection output timing. A well designed pattern should contain approximately the same number of 1 and 0 bits to achieve DC-balance, it should include frequent bit transitions, and it should be a pattern that is unlikely to occur in the encoded data following it. As shown in Figure 19, two interrupt (control) outputs, IRQ0 and IRQ1, are provided by the TRC105 to coordinate data flow to and from the host microcontroller. In Continuous data mode, one of two signals can be mapped to IRQ0. This mapping is configured in register **IRQCFG0D**. Bits 7..6 select the signal for IRQ0 in the receive mode. The mapping options for Continuous data mode are summarized in Table 77, where X denotes a don't care bit value. Note that IRQ1 always outputs DCLK in Continuous data mode when clocking is enabled. | IRQCFG0D bits | Cfg | State | IRQ | Source | |---------------|--------|-------|-----|----------------------| | 76 | 00, 1X | RX | 0 | Start Pattern Detect | | 76 | 01 | RX | 0 | RSSI | | 3 | Х | TX | 0 | no signal (0) | | 54 | XX | RX | 1 | DCLK | | 2 | Х | TX | 1 | DCLK | Table 77 The motivation for disabling clocking when transmitting or receiving OOK is that non-standard bit rates can be used. However, the host microcontroller must handle the data and clock recovery functions. When using continuous mode with or without clocking enabled, data should be encoded to provide DC-balance (same number of 1 and 0 bits) and limited run lengths of the same bit value. Manchester encoding, 8-to-12 bit symbolizing or scrambling must be applied to the data before transmitting and removed after receiving to achieve good RF transmission performance. The preamble, start pattern and error checking bits must also be generated by the host microcontroller to establish robust data communications. #### 6.6.2 Buffered Data Mode In Buffered data mode operation, the transmitted and received data bits pass through the SPI port in groups of 8 bits to the internal TRC105 FIFO. Bits flow from the FIFO to the modulator for transmission and are loaded into the FIFO as data is received. As discussed in Sections 3.10 and 3.11, the SPI port can address the data FIFO or the configuration registers. Asserting a logic low on the nSS\_DATA input addresses the FIFO, and asserting a logic low on the nSS\_CONFIG addresses the configuration registers. If both of these inputs are asserted, nSS\_CONFIG will override nSS\_DATA. The TRC105 acts as an SPI slave and receives clocking from its host microcontroller. SPI read/write details are provided in Sections 3.10 and 3.11. As shown in Figure 19, two interrupt (control) outputs, IRQ0 and IRQ1, are provided by the TRC105 to coordinate SPI data flow to and from the host microcontroller. One to four signals can be selected or mapped to each interrupt output. This mapping is configured in register IRQCFG0D. Bits 7..6 select the signal for IRQ0 in the receive mode, and Bit 3 selects the IRQ0 signal in transmit mode. Bits 5..4 select the signal for IRQ1 in the receive mode, and Bit 2 selects the IRQ1 signal in transmit mode. The mapping options for Buffered data mode are summarized in Table 78: | IRQCFG0D bits | Cfg | State | IRQ | Source | |---------------|-----|-------|-----|------------------------------------------------------------| | 76 | 00 | RX | 0 | no signal (0) | | 76 | 01 | RX | 0 | Write_byte (high pulse when received byte written to FIFO) | | 76 | 10 | RX | 0 | nFIFOEMPTY | | 76 | 11 | RX | 0 | Start Pattern Detect | | 3 | 1 | TX | 0 | FIFO_Int_Tx | | 3 | 0 | TX | 0 | nFIFOEMPTY | | 54 | 00 | RX | 1 | no signal (0) | | 54 | 01 | RX | 1 | FIFOFULL | | 54 | 10 | RX | 1 | RSSI_IRQ | | 54 | 11 | RX | 1 | FIFO_Int_Rx | | 2 | 0 | TX | 1 | FIFOFULL | | 2 | 1 | TX | 1 | TX_Stop | Table 78 In addition, IRQCFG0E allows several internal interrupts to be configured. See Table 79 below: | IRQCFG0E bits | Cfg | Internal Interrupt Control | |---------------|-----|-----------------------------------------------------------------| | 7 | 0 | Start FIFO fill when start pattern detected | | 7 | 1 | Control FIFO with bit 6 | | 6 | 0 | Stop filling FIFO (if bit 7 is 0, this is start pattern detect) | | 6 | 1 | Start filling FIFO | | 5 | 0 | Transmitting all pending bits in FIFO | | 5 | 1 | All bits in FIFO transmitted | | 4 | 0 | FIFO OK | | 4 | 1 | FIFO overflow (write 1 to reset FIFO) | | 3 | 0 | Disable RSSI interrupt (bit 2) | | 3 | 1 | Enable RSSI interrupt (bit 2) | | 2 | 1 | RF signal ≥ RSSI threshold | | 2 | 0 | RF signal < RSSI Threshold | | 1 | 1 | PLL not locked | | 1 | 0 | PLL locked | | 0 | 1 | PLL_LOCK signal disabled (bit 1 above), Pin 23 set high | | 0 | 0 | PLL_LOCK signal enabled | Table 79 **MCFG0C** bits 7..6 set the length of the FIFO as shown in Table 80: | MCFG0C bits 76 | FIFO Length | |----------------|-------------| | 00 | 16 bytes | | 01 | 32 bytes | | 10 | 48 bytes | | 11 | 64 bytes | Table 80 The integer value of **MCFG0C** bits 5..0 plus 1 sets the FIFO interrupt threshold. When receiving in Buffered data mode, FIFO\_Int\_Rx is triggered when the number of bytes in the FIFO is equal to or greater than the threshold. The FIFO threshold facilitates sending and receiving messages longer than the chosen FIFO length, by signaling when additional bytes should be added to the FIFO during a packet transmission and retrieved from the FIFO during a packet reception. Two additional interrupts, nFIFOEMPY and FIFOFULL provide signaling that a packet transmission is complete or a full packet has been received respectively. The following is a typical Buffered data mode operating scenario. There are many other ways to configure this very flexible data mode. - 1. Switch to standby mode by setting **MCFG00** bits 7..5 to 001. - 2. Set the FIFO to a suitable size for the application in **MCFG0C** bits 7..6. - 3. Set the start pattern length in **RXCFG12** bits 4..3. - 4. Load the start pattern in registers SYNCFG16 up through SYNCFG19 as required. - 5. Set IRQCFG0E bit 7 to 0. In receive, the FIFO will start filling when a start pattern is detected. - 6. Set IRQCFG0D bit 7..6 to 01. In receive, IRQ0 will flag each time a byte is ready to be retrieved. - 7. Set **IRQCFG0D** bit 5..4 to 00. IRQ1 signaling will not be required in receive mode. - 8. In transmit mode, IRQ0 will flag when the FIFO is empty. - 9. Set IRQCFG0D bit 3 to 1. IRQ1 will flag when the last bit starts to be transmitted. - 10. Load the operating frequency into register set MCFG06-MCFG08 or MCFG09-MCFG0B. - 11. Select the register set to use by setting **MCFG05** bit 0. A 0 value selects register set **MCFG06-MCFG08** and a 1 value selects register set **MCFG09-MCFG0B**. - 12. When ready to transmit, place the TRC105 in synthesizer mode by setting **MCFG00** bits 7..5 to 010. Monitor the TRC105 Pin 23 to confirm PLL lock. - 13. Place TRC105 in transmit mode by setting **MCFG00** bits 7..5 set to 100. - 14. Load the message in the FIFO through the SPI port. In Buffered data mode, the transmitted message must include the 1-0-1-0... training preamble, the start pattern and the data. A length byte at the beginning of the data or a designated end-of-message character is normally used to indicate message length. - 15. Monitor IRQ1. It sets when the when the last bit starts to be transmitted. Allow one bit period for the last bit to be transmitted and then switch to standby mode by setting **MCFG00** bits 7..5 to 001. - 16. To prepare for receive mode, write a 1 to **IRQCFG0E** bit 6. This arms the start pattern detection. - 17. Switch the TRC105 from standby mode to synthesizer mode by setting **MCFG00** bits 7..5 set to 010. Monitor the TRC105 Pin 23 to confirm PLL lock. - 18. Switch from synthesizer mode to receive mode by setting **MCFG00** bits 7..5 to 011. - 19. Following a start pattern detection, the FIFO will start filling. Note that the preamble and start pattern are not loaded in the receive FIFO. - 20. As each data byte is loaded into the FIFO, IRQ0 will pulse to alert the host microcontroller to retrieve the byte. - 21. The host microcontroller can use a countdown on the length byte or detection of the end-of-message byte to determine when all of the message data has been retrieved. - 22. As soon as all the message has been retrieved, switch the TRC105 to standby mode by setting **MCFG00** bits 7..5 to 001. - 23. From standby mode, enter another transmit cycle as outlined in steps 12 through 15, or enter another receive cycle as outlined in steps 16 through 23. It is possible to transmit messages longer than the FIFO in Buffered data mode by monitoring the nFIFOEMPY flag and immediately loading additional data bytes. However, messages sent by low power radios such as the TR103 are normally 127 bytes or less to reduce the chances of corruption due to noise, fading or interference. ### 6.6.3 Packet Data Mode The Packet data mode is built on top of the Buffered data mode, and adds a number of standard and optional features: - Fixed or variable length packet options - Generation of preamble and start pattern (network ID) in transmit mode - DC-balancing of data by scrambling (whitening) or Manchester encoding - Generation of a 16-bit error detection CRC - Optional 1-byte node address and/or 1-byte length address - Recognition of start pattern in receive mode - Automatic removal of preamble and start pattern in receive mode (payload only in FIFO) - Flagging of received packets with errors or flagging and discard of packets with errors - Filtering of received packets based on address byte address match only, address byte plus 0x00 broadcast address or address byte plus 0x00 and 0xFF broadcast addresses - New IRQ0 and IRQ1 mapping options The SPI interface is used with Packet data mode as with Buffered data mode. IRQ0 and IRQ1 mapping is configured in register **IRQCFG0D**. Bits 7..6 select the signal for IRQ0 in the receive mode. In transmit mode, IRQ0 mapping is set by **IRQCFG0D** bit 3. **IRQCFG0D** bits 5..4 select the signal for IRQ1 in the receive mode. Bit 3 selects the IRQ1 signal in transmit mode. The mapping options for Packet data mode are summarized in Table 81 below: | IRQCFG0D bits | Cfg | State | IRQ | Source | |---------------|-----|-------|-----|------------------------------------------------------------| | 76 | 00 | RX | 0 | Data_Rdy (CRC OK) | | 76 | 01 | RX | 0 | Write_byte (high pulse when received byte written to FIFO) | | 76 | 10 | RX | 0 | nFIFOEMPY (low when FIFO is empty) | | 76 | 11 | RX | 0 | Start Pattern Detect or Node Address Match | | 3 | 1 | TX | 0 | FIFO_Int_Tx | | 3 | 0 | TX | 0 | nFIFOEMPY | | 54 | 00 | RX | 1 | CRC_OK | | 54 | 01 | RX | 1 | FIFOFULL | | 54 | 10 | RX | 1 | RSSI_IRQ | | 54 | 11 | RX | 1 | FIFO_Int_Rx | | 3 | 0 | TX | 1 | FIFOFULL | | 3 | 1 | TX | 1 | TX_Stop | Table 81 In addition, IRQCFG0E allows several internal interrupts to be configured. See Table 82 below: | IRQCFG0E bits | Cfg | Internal Interrupt Control | |---------------|-----|-----------------------------------------------------------------| | 7 | 0 | Start FIFO fill when start pattern detected | | 7 | 1 | Control FIFO with bit 6 | | 6 | 0 | Stop filling FIFO (if bit 7 is 0, this is Start Pattern Detect) | | 6 | 1 | Start filling FIFO | | 5 | 0 | Transmitting all pending bits in FIFO | | 5 | 1 | All bits in FIFO transmitted | | 4 | 0 | FIFO OK | | 4 | 1 | FIFO overflow (write 1 to reset FIFO) | | 3 | 0 | Disable RSSI interrupt (bit 2) | | 3 | 1 | Enable RSSI interrupt (bit 2) | | 2 | 1 | RF signal ≥ RSSI threshold | | 2 | 0 | RF signal < RSSI Threshold | | 1 | 1 | PLL not locked | | 1 | 0 | PLL locked | | 0 | 1 | PLL_LOCK signal disabled (bit 1 above), Pin 23 set high | | 0 | 0 | PLL_LOCK signal enabled | Table 82 **MCFG0C** bits 7..6 set the length of the FIFO as shown in Table 83. The length of the FIFO must be equal to or greater than the maximum payload length set in **PKTCFG1C**, as discussed below. | MCFG0C bits 76 | FIFO Length | |----------------|-------------| | 00 | 16 bytes | | 01 | 32 bytes | | 10 | 48 bytes | | 11 | 64 bytes | Table 83 The integer value of **MCFG0C** bits 5..0 + 1 sets the FIFO interrupt threshold. When receiving in Packet data mode, FIFO\_Int\_Rx is triggered when the number of bytes in the FIFO is equal to or greater than the threshold. FIFO\_Int\_Tx is triggered when the number of bytes in the FIFO is equal to or less than the threshold value. Two additional interrupts, nFIFOEMPY and FIFOFULL provide signaling that a packet transmission is complete or a full packet has been received respectively. Packet data mode formats are discussed in Section 3.9. Packet data mode options are configured in registers PKTCFG1C through PKTCFG1F. Setting PKTCFG1C bit 7 to 1 selects Manchester encoding/decoding. Manchester encoding provides excellent DC-balance and other characteristics that support robust communications, but effectively doubles the number of bits needed to transmit the packet payload. Scrambling provides adequate DC-balance in many applications without doubling the number of bits in the payload. It is not necessary to enable both Manchester encoding and scrambling. PKTCFG1C bits 6..0 configure the payload size (not including the preamble and start pattern) in fixed format and maximum allowed length byte value in variable length and extended variable length formats. In a variable length format, a received packet with a length byte value greater than the maximum allowed is discarded. PKTCFG1D bits 7..0 hold the node address byte used to identify a specific radio in a network. **PKTCFG1D** bits 7..0 hold the node address byte used to identify a specific radio in a network. **PKTCFG1E** bit 7 configures the basic packet format. Setting this bit to 0 selects the fixed-length format, and setting this bit to 1 selects the variable length format. **PKTCFG1E** bits 6..5 set the preamble length: | PKTCFG1E bits 65 | Preamble Length | |------------------|-----------------| | 00 | 1 byte | | 01 | 2 bytes | | 10 | 3 bytes | | 11 | 4 bytes | Table 84 For most applications a preamble length of three or four bytes is recommended. **PKTCFG1E** bit 4 controls DC-balanced scrambling. Setting this bit to 1 enables scrambling. **PKTCFG1E** bit 3 controls CRC calculations. Setting his bit to 1 enables CRC calculations. **PKTCFG1E** bits 2..1 configure node address filtering: | PKTCFG1E bits 21 | Node Address Filtering | |------------------|--------------------------------------| | 00 | no filtering | | 01 | only node address accepted | | 10 | node address and 0x00 accepted | | 11 | node address, 0x00 and 0xFF accepted | Table 85 **PKTCFG1E** bit 0 is the result of the last CRC calculation. This bit is 1 when the CRC indicates no errors. **PKTCFG1F** bit 7 controls CRC packet filtering. If this bit is set to 0, the FIFO is cleared automatically if the CRC calculation on a received packet indicates an error. If set to 1, the FIFO data is preserved when the CRC calculation shows an error. **PKTCFG1F** bit 6 allows the FIFO to be written to or read when the TRC105 is in standby mode. Setting this bit to 0 allows the FIFO to be written and setting this bit to 1 allows it to be read. The following is a typical Packet data mode operating scenario. There are many other ways to configure this flexible data mode. - 1. Switch to standby mode by setting **MCFG00** bits 7..5 to 001. - 2. Set the FIFO to a suitable size for the application in **MCFG0C** bits 7..6. - 3. In **PKTCFG1C** set bit 7 to 0 to disable Manchester encoding and set the value in bits 6..0 to match the FIFO size 1. - 4. Load the chosen node address into PKTCFG1D. - 5. In **PKTCFG1E** set bit 7 to 1 to for variable length packets. - 6. Set the preamble length in **PKTCFG1E** bits 6..5. - 7. Set bit 4 in **PKTCFG1E** to 1 to enable DC-balanced scrambling. - 8. Set bits 2..1 in **PKTCFG1E** to 10 to accept packets to this node address and 0x00 broadcasts. - 9. Set bit 3 in **PKTCFG1E** to 1 to enable CRC calculations. - 10. In **PKTCFG1F** set bit 7 to 0 to enable FIFO clear on CRC error. - 11. Set the start pattern length in **RXCFG12** bits 4..3. - 12. Load the start pattern in registers SYNCFG16 up through SYNCFG19 as required. - 13. Set IRQCFG0E bit 7 to 0. In receive, the FIFO will start filling when a start pattern is detected. - 14. Set **IRQCFG0D** bit 7..6 to 00. In receive, IRQ0 will flag that a packet has been received with a good CRC calculation and is ready to retrieve. - 15. Set **IRQCFG0D** bit 3 to 1. In transmit, IRQ0 will clear to 0 when the FIFO is empty (optional). - 16. Set IRQCFG0D bit 5..4 to 00. In receive, IRQ1 will signal the CRC is OK (optional). - 17. Set IRQCFG0D bit 3 to 1. IRQ1 will flag when the last bit starts to be transmitted. - 18. Load the operating frequency into register set MCFG06-MCFG08 or MCFG09-MCFG0B. - 19. Select the register set to use by setting **MCFG05** bit 0. A 0 value selects register set **MCFG06-MCFG08** and a 1 value selects register set **MCFG09-MCFG0B**. - 20. When ready to transmit, Set bit 6 to 0 in **PKTCFG1F** to enable FIFO write in standby mode. - 21. Load the FIFO with the packet to be transmitted through the SPI port. - 22. Place the TRC105 in synthesizer mode by setting **MCFG00** bits 7..5 set to 010. Monitor the TRC105 Pin 23 to confirm PLL lock. - 23. Place TRC103 in transmit mode by setting **MCFG00** bits 7..5 set to 100. Monitor IRQ1. It sets when the when the last bit starts to be transmitted. Allow one bit period for the last bit to be transmitted and then switch to standby mode by setting **MCFG00** bits 7..5 to 001. - 24. When ready to receive, Place the TRC105 in synthesizer mode by setting **MCFG00** bits 7..5 set to 010. Monitor the TRC105 Pin 23 to confirm PLL lock. - 25. Switch from synthesizer mode to receive mode by setting MCFG00 bits 7..5 to 011. - 26. Monitor IRQ0. When an error free packet is received addressed to this node, IRQ0 will set. - 27. Switch the TRC105 to standby mode by setting **MCFG00** bits 7..5 to 001. - 28. Set bit 6 to 1 in PKTCFG1F to enable FIFO read in standby mode. - 29. Retrieve the received data from the FIFO through the SPI port. - 30. From standby mode, enter another transmit cycle as outlined in steps 20 through 23, or enter another receive cycle as outlined in steps 24 through 30. ## 6.7 Battery Power Management Configuration Values Battery life can be greatly extended in TRC105 applications where transmissions from field nodes are infrequent, or network communications can be concentrated into periodic time slots. For example, field nodes in many wireless alarm systems report operational status a few times a day, and can otherwise sleep unless an alarm condition occurs. Sensor networks that monitor parameters that change relatively slowly, such as air and soil temperature in agricultural settings, only need to transmit updates a few times an hour. At room temperature the TRC105 draws a maximum of 1 µA in sleep mode, with a typical value of 100 nA. To achieve minimum sleep mode current, nSS\_CONFIG (Pin 14), SDI (Pin 17) and SCK (Pin 18) must be held logic low, while nSS\_DATA (Pin 15) must be held logic high. Also, the external connection to SDO (Pin 16) must be configured as high impedance (tri-state or input). The TRC105 can go from sleep mode through standby mode and synthesizer mode to transmit (or receive) mode in less than 6 ms. At a data rate of 33.33 kb/s, a 32 byte packet with a 4 byte preamble and a 4 byte start pattern takes about 10 ms to transmit. Assume that the TRC105 then switches to receive mode for 1 second to listen for a response and returns to sleep. On the basis of reporting every six hours, the ON to sleep duty cycle is about 1:21,259, greatly extending battery life over continuous transmit-receive or even standby operation. Murata provides an Excel spreadsheet, battery\_life\_calculator.xls, in the Application Notes section of <a href="www.murata.com">www.murata.com</a> to support battery life for various operating scenarios. The required timing accuracy for the microcontrollers in a sleep-cycled application depends on several things: - The required "time-stamp" accuracy of data reported by sleeping field nodes. R-C sleep mode timers built into many microcontrollers have a tolerance of ±20% or more. Where more accurate time stamping is required, many microcontrollers can run on a watch crystal during sleep and achieve time stamp accuracies better than 1 second per 24 hours. - If the base station and any routing nodes present in a network must sleep cycle in addition to the field nodes, watch crystal control will usually be needed to keep all nodes accurately synchronized to the active time slots. - If the base station and any routing nodes present in a network can operate continuously (AC powered, solar charged batteries, etc.) and a loose time stamp accuracy is OK, the microcontrollers in sleeping field nodes can usually operated from internal low-accuracy R-C timers. NOTE: The host microcontroller usually cannot be operated from the TRC105 buffered clock output if sleep cycling is planned. In sleep mode, the TRC105 buffered clock output is disabled, which will disable the microcontroller unless it is capable of automatically switching to an internal clock source when external clocking is lost. TRC105 sleep related mode switching is configured in **MCFG00** bits 7..5 as follows: | MCFG bits 75 | Operating Mode | |--------------|--------------------------------------| | 000 | sleep mode - all oscillators off | | 001 | standby - crystal oscillator only on | | 010 | synthesizer - crystal and PLL on | | 011 | receive mode | | 100 | transmit mode | Table 86 When switching from sleep mode to standby, the crystal oscillator will be active in no more than 5 ms. Switching from standby to synthesizer mode, the PLL will lock in less than 0.5 ms. PLL lock can be monitored on Pin 23 of the TRC105. The radio can then be switched to either transmit or receive mode. When switching from any other mode back to sleep, the TRC105 will drop to its sleep mode current in less than 1 ms. # 7.0 Package Dimensions and Typical PCB Footprint - QFN-32 Figure 25 | D: | | Millimeters | 3 | Inches | | | | | | | |-----------|---------|-------------|---------|---------|----------|---------|--|--|--|--| | Dimension | Minimum | Nominal | Maximum | Minimum | Nominal | Maximum | | | | | | Α | 4.95 | 5.00 | 5.05 | 0.195 | 0.197 | 0.199 | | | | | | В | 4.95 | 5.00 | 5.05 | 0.195 | 0.197 | 0.199 | | | | | | С | 0.00 | 0.03 | 0.05 | 0.000 | 0.001 | 0.002 | | | | | | D | 0.70 | 0.75 | 0.80 | 0.028 | 0.030 | 0.031 | | | | | | Е | | 3.50 | | | 0.138 | | | | | | | F | | 0.50 | | | 0.020 | | | | | | | G | 0.20 | 0.25 | 0.30 | 0.008 | 0.010 | 0.012 | | | | | | Н | | 3.50 | | | 0.138 | | | | | | | ı | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 0. | | | | | | | J | 3.00 | 3.10 | 3.20 | 0.118 | 0.122 | 0.126 | | | | | | K | 3.00 | 3.10 | 3.20 | 0.118 | 0.122 | 0.126 | | | | | | L | | 5.90 | | | 0.232 | | | | | | | M | | 0.90 | | | 0.035 | | | | | | | N | | 4.10 | | | 0.161 | | | | | | | 0 | | 4.10 | | | 0.161 | | | | | | | Р | | 5.90 | | | 0.232 | | | | | | | Q | - | 0.30 | | - | 0.012 | - | | | | | | R | | 0.50 | | | 0.020 | | | | | | | S | | 3.30 | | | 0.130 | | | | | | | Т | - | 3.30 | | - | 0.130 | - | | | | | | U | | 0.90 | | | 0.035 | | | | | | | V | | 0.90 | | | 0.035 | | | | | | Table 82 # 8.0 Tape and Reel Dimensions Dimension $\mathbf{m}\mathbf{m}$ inches nominal nominal minimum maximum minimum maximum 5.05 5.25 5.45 0.199 0.207 0.215 Αo Во 5.05 5.25 5.45 0.199 0.207 0.215 330.2 D 13.0 -0.039 0.047 Ko 1.0 1.1 1.2 0.043 Ρ 7.9 8.0 8.1 0.311 0.315 0.319 Т 12.4 0.488 Table 83 12.3 0.461 0.472 0.484 W 11.7 12.0 # 9.0 Solder Reflow Profile # TRC105 Lead Free IR Reflow Profile (MLP/TQFN Package) | Ventilator: Off<br>Speed: 17 cm/min | | | | | | | | | |-------------------------------------|-------|-------|--|--|--|--|--|--| | Zones | Upper | Lower | | | | | | | | #1 | 380 | 380 | | | | | | | | #2 | 240 | 240 | | | | | | | | #3 | 320 | 320 | | | | | | | | #4 | 380 | 380 | | | | | | | Table 84 | Name -<br>Probe # | Max. Temp. Reached,<br>t = 0 s to 449 s<br>Temp Reached at Time above 200 °C<br>Reached at, Duration | | | Time above 217 °C<br>Reached at, Duration | | | Time above 260 °C<br>Reached at, Duration | | | Max Slope, T < 200 °C<br>Slope, Reached at, Duration | | | Max Slope, T < 200 °C<br>Slope, Reached at, Duration | | | | | | |---------------------|------------------------------------------------------------------------------------------------------|--------------------|--------|-------------------------------------------|--------------|----------------------------------|-------------------------------------------|-----------|------------------------|------------------------------------------------------|---------|--------------|------------------------------------------------------|---------|--------------|-----------|-----------|----------| | 2749-3-1<br>Curve 1 | 258 | 356.83 | 27 | 6.41 | 111.99 | 314 | 4.53 | 69.70 | | | - | - | 5.00 | 38 | 1 | -11.00 | 409 | 1 | | | Max. Slope, T = 200 °C to 217 °C | | | | | Max. Slope, T = 217 °C to 260 °C | | | Max. Slope, T > 260 °C | | | | | | | | | | | | Slope, Rea | ached at, Duration | Slope, | Reached | at, Duration | Slope, F | Reache | ed at, Du | uration | Slope, | Reached | at, Duration | Slope, | Reached | at, Duration | Slope, Re | ached at, | Duration | | | 1.50 | 315 2 | -5.00 | 387 | 1 | 1.50 | 315 | 5 | 2 | -5.00 | 379 | 1 | - | - | | | | - | Table 85