# Power MOSFET 4.4 Amps, 20 Volts # P-Channel TSOP-6 #### **Features** - Ultra Low R<sub>DS(on)</sub> - Higher Efficiency Extending Battery Life - Miniature TSOP-6 Surface Mount Package - These Devices are Pb-Free and are RoHS Compliant - NVGS Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable #### **Applications** • Power Management in Portable and Battery-Powered Products, i.e.: Cellular and Cordless Telephones, and PCMCIA Cards #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------|-------------------------------| | Drain-to-Source Voltage | $V_{DSS}$ | -20 | Volts | | Gate-to-Source Voltage - Continuous | $V_{GS}$ | ±12 | Volts | | Thermal Resistance Junction–to–Ambient (Note 1) Total Power Dissipation @ $T_A = 25^{\circ}C$ Drain Current – Continuous @ $T_A = 25^{\circ}C$ – Pulsed Drain Current ( $T_p < 10 \ \mu S$ ) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 244<br>0.5<br>-2.2<br>-10 | °C/W<br>Watts<br>Amps<br>Amps | | Thermal Resistance Junction-to-Ambient (Note 2) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current - Continuous @ T <sub>A</sub> = 25°C - Pulsed Drain Current (T <sub>p</sub> < 10 µS) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 128<br>1.0<br>-3.1<br>-14 | °C/W<br>Watts<br>Amps<br>Amps | | Thermal Resistance Junction-to-Ambient (Note 3) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current - Continuous @ T <sub>A</sub> = 25°C - Pulsed Drain Current (T <sub>p</sub> < 10 µS) | R <sub>θJA</sub><br>P <sub>d</sub><br>I <sub>D</sub> | 62.5<br>2.0<br>-4.4<br>-20 | °C/W<br>Watts<br>Amps<br>Amps | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>150 | °C | | Maximum Lead Temperature for Soldering Purposes for 10 Seconds | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Minimum FR-4 or G-10 PCB, operating to steady state. - Mounted onto a 2 in square FR-4 board (1 in sq, 2 oz. Cu. 0.06" thick single sided), operating to steady state. - 3. Mounted onto a 2 in square FR-4 board (1 in sq, 2 oz. Cu. 0.06'' thick single sided), t < 5.0 seconds. # ON Semiconductor® http://onsemi.com # 4.4 AMPERES 20 VOLTS $R_{DS(on)} = 65 \text{ m}\Omega$ # MARKING DIAGRAM & PIN ASSIGNMENT TSOP-6 CASE 318G STYLE 1 443 = Specific Device Code M = Date Code\* ■ Pb-Free Package (Note: Microdot may be in either location) \*Date Code orientation may vary depending upon manufacturing location. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | NTGS3443T1G | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel | | NVGS3443T1G | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) (Notes 4 & 5) | Characteristic | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-------------|-------------------------|-------------------------|------| | OFF CHARACTERISTICS | OFF CHARACTERISTICS | | | | | | | Drain-Source Breakdown Voltage $(V_{GS} = 0 \text{ Vdc}, I_D = -10 \mu\text{A})$ | | V <sub>(BR)DSS</sub> | -20 | _ | - | Vdc | | Zero Gate Voltage Drain Current ( $V_{GS} = 0 \text{ Vdc}, V_{DS} = -20 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, V_{DS} = -20 \text{ Vdc},$ | T <sub>J</sub> = 25°C)<br>T <sub>J</sub> = 70°C) | I <sub>DSS</sub> | -<br>- | -<br>- | -1.0<br>-5.0 | μAdc | | Gate-Body Leakage Current<br>(V <sub>GS</sub> = -12 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | _ | -100 | nAdc | | Gate-Body Leakage Current<br>(V <sub>GS</sub> = +12 Vdc, V <sub>DS</sub> = 0 Vdc) | | I <sub>GSS</sub> | - | _ | 100 | nAdc | | ON CHARACTERISTICS | | | | | | | | Gate Threshold Voltage ( $V_{DS} = V_{GS}$ , $I_D = -250 \mu Adc$ ) | | V <sub>GS(th)</sub> | -0.60 | -0.95 | -1.50 | Vdc | | Static Drain–Source On–State Res<br>( $V_{GS}$ = -4.5 Vdc, $I_D$ = -4.4 Add<br>( $V_{GS}$ = -2.7 Vdc, $I_D$ = -3.7 Add<br>( $V_{GS}$ = -2.5 Vdc, $I_D$ = -3.5 Add | s)<br>s) | R <sub>DS(on)</sub> | -<br>-<br>- | 0.058<br>0.082<br>0.092 | 0.065<br>0.090<br>0.100 | Ω | | Forward Transconductance<br>(V <sub>DS</sub> = -10 Vdc, I <sub>D</sub> = -4.4 Adc) | | 9FS | - | 8.8 | - | mhos | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 565 | - | pF | | Output Capacitance | $(V_{DS} = -5.0 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, f = 1.0 \text{ MHz})$ | C <sub>oss</sub> | - | 320 | - | pF | | Reverse Transfer Capacitance | , | C <sub>rss</sub> | - | 120 | - | pF | | SWITCHING CHARACTERISTICS | 3 | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 10 | 25 | ns | | Rise Time | (V <sub>DD</sub> = -20 Vdc, I <sub>D</sub> = -1.0 Adc, | t <sub>r</sub> | - | 18 | 45 | ns | | Turn-Off Delay Time | $V_{GS} = -4.5 \text{ Vdc}, R_g = 6.0 \Omega$ | t <sub>d(off)</sub> | - | 30 | 50 | ns | | Fall Time | | t <sub>f</sub> | - | 31 | 50 | ns | | Total Gate Charge | | Q <sub>tot</sub> | - | 7.5 | 15 | nC | | Gate-Source Charge | $(V_{DS} = -10 \text{ Vdc}, V_{GS} = -4.5 \text{ Vdc}, I_{D} = -4.4 \text{ Adc})$ | Q <sub>gs</sub> | - | 1.4 | - | nC | | Gate-Drain Charge | | Q <sub>gd</sub> | - | 2.9 | - | nC | | BODY-DRAIN DIODE RATINGS | | | | | | | | Diode Forward On-Voltage | $(I_S = -1.7 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$ | V <sub>SD</sub> | - | -0.83 | -1.2 | Vdc | | Reverse Recovery Time | $(I_S = -1.7 \text{ Adc}, dI_S/dt = 100 \text{ A/}\mu\text{s})$ | t <sub>rr</sub> | - | 30 | - | ns | | | | | | | | | <sup>4.</sup> Indicates Pulse Test: P.W. = 300 μsec max, Duty Cycle = 2%. 5. Handling precautions to protect against electrostatic discharge are mandatory. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage **Temperature** Figure 6. Drain-to-Source Leakage Current vs. Voltage ### TYPICAL ELECTRICAL CHARACTERISTICS Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Gate Threshold Voltage Variation with Temperature Figure 10. Diode Forward Voltage vs. Current # TYPICAL ELECTRICAL CHARACTERISTICS Figure 11. Single Pulse Power Figure 12. Normalized Thermal Transient Impedance, Junction-to-Ambient ### PACKAGE DIMENSIONS #### TSOP-6 CASE 318G-02 ISSUE V - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - DIMENSIONING AND TOLEHANCING PEH ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. - PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE. | | MILLIMETERS | | | | |-----|-------------|------|------|--| | DIM | MIN | NOM | MAX | | | Α | 0.90 | 1.00 | 1.10 | | | A1 | 0.01 | 0.06 | 0.10 | | | b | 0.25 | 0.38 | 0.50 | | | С | 0.10 | 0.18 | 0.26 | | | D | 2.90 | 3.00 | 3.10 | | | E | 2.50 | 2.75 | 3.00 | | | E1 | 1.30 | 1.50 | 1.70 | | | е | 0.85 | 0.95 | 1.05 | | | L | 0.20 | 0.40 | 0.60 | | | L2 | 0.25 BSC | | | | | М | 0° | - | 10° | | STYLE 1: PIN 1. DRAIN - 2. DRAIN 3. GATE - 4. SOURCE 5. DRAIN - 6. DRAIN RECOMMENDED SOLDERING FOOTPRINT\* DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for suspecific may which the failure of the SCILLC product could create a sixting when the failure of the SCILLC product could create a sixting when the failure of the SCILLC product could create a sixting when the representation when the second control of the science does not convey any license under its patient rights in the rights of others. SCILLC products are not designed, intended, or dustricted, or dustricted for use as components in systems intended to surport or surgical implant into the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and resandable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative