# **Automotive Grade Synchronous Buck** Controller

The NCV8851-1 is an adjustable output, synchronous buck controller, which drives dual N-channel MOSFETs, ideal for high power applications. Average current mode control is employed for very fast transient response and tight regulation over wide input voltage and output load ranges. The IC incorporates an internal fixed 6.0 V low-dropout linear regulator (LDO), which supplies charge to the switch mode power supply's (SMPS) bottom gate driver, limiting the power lost to excess gate drive. The IC is designed for operation over a wide input voltage range (4.5 V to 40 V) and is capable of 10 to 1 voltage conversion at 500 kHz.

Additional controller features include undervoltage lockout, internal soft-start, low quiescent current sleep mode, programmable frequency, SYNC function, average current limiting, cycle-by-cycle overcurrent protection and thermal shutdown.

### Features

- Average Current Mode Control
- 0.8 V ±2% Reference Voltage
- Wide Input Voltage Range of 4.5 V to 40 V
- Operates through Load Dump Conditions
- 6.0 V Low-dropout Linear Regulator (LDO)
- Input UVLO (Undervoltage Lockout)
- Internal Soft-start
- 1.0 µA Maximum Quiescent Current in Sleep Mode
- Adaptive Non–overlap Circuitry
- 180 ns Minimum High-side Gate Off-time
- Programmable Fixed Frequency 170 kHz to 500 kHz
- External Clock Synchronization up to 600 kHz
- Average Current Limiting (ACL)
- Cycle–by–Cycle Overcurrent Protection (OCP)
- Thermal Shutdown (TSD)
- This is a Pb–Free Device

#### Applications

- Automotive Systems Requiring High Current
- Pre-regulated Supply for Low-voltage SMPSs and LDOs



# **ON Semiconductor®**

www.onsemi.com



TSSOP-20 SUFFIX DB CASE 948E





= Year

А

L Υ

W

- = Work Week
  - = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device         | Package               | Shipping <sup>†</sup> |
|----------------|-----------------------|-----------------------|
| NCV8851-1DBR2G | TSSOP-20<br>(Pb-Free) | 2500 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 2. Application Schematic Note: This part is recommended for synchronous use only.

| Package Pin# | Pin Symbol         | Function                                                                                                                                                                                                           |
|--------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | SYNC               | External clock synchronization input.                                                                                                                                                                              |
| 2            | V <sub>IN_CS</sub> | Supply input for the internal current sense amplifier.                                                                                                                                                             |
| 3            | V <sub>IN_IC</sub> | Supply input for internal logic and analog circuitry.                                                                                                                                                              |
| 4            | BST                | Supply input for the floating top gate driver. An external diode, D <sub>BST</sub> , from 6V <sub>OUT</sub> and a 0.1 $\mu$ F to 1 $\mu$ F capacitor, C <sub>BST</sub> , to V <sub>SW</sub> forms a boost circuit. |
| 5            | GH                 | Gate driver output for the external high-side NMOS FET.                                                                                                                                                            |
| 6            | V <sub>SW</sub>    | Switch-node. This pin connects to the source of the high-side MOSFET and drain of the low-side MOSFET. This pin serves as the switch output to the inductor.                                                       |
| 7            | GL                 | Gate driver output for the external low-side NMOS FET.                                                                                                                                                             |
| 8            | PGND               | Power Ground. Ground reference for the high–current path including the NMOS FETs and output capacitor.                                                                                                             |
| 9            | 6V <sub>OUT</sub>  | Output of internal fixed 6.0 V LDO.                                                                                                                                                                                |
| 10           | AGND               | Analog Ground. Ground reference for the internal logic and analog circuitry as well as $R_{OSC}$ and the compensators.                                                                                             |
| 11           | EN                 | Enable input. When disabled, the LDO, internal logic and analog circuitry and gate drivers enter sleep mode, drawing under 1 $\mu A.$                                                                              |
| 12           | V <sub>IN</sub>    | Supply input for the SMPS.                                                                                                                                                                                         |
| 13           | V <sub>FB</sub>    | SMPS's voltage feedback. Inverting input to the voltage error amplifier. Connect to $V_{\mbox{OUT}}$ through a resistive divider.                                                                                  |
| 14           | V <sub>COMP</sub>  | SMPS's voltage error amplifier output and non-inverting input to the current error amplifier.                                                                                                                      |
| 15           | C <sub>COMP</sub>  | SMPS's current error amplifier output and inverting input to the PWM comparator.                                                                                                                                   |
| 16           | C <sub>FB</sub>    | SMPS's current feedback. Inverting input to the current error amplifier.                                                                                                                                           |
| 17           | CS <sub>OUT</sub>  | Single–ended output of the differential current sense amplifier. Connect to $C_{FB}$ through a resistor. Non–inverting input to the cycle–by–cycle overcurrent comparator.                                         |
| 18           | CSN                | Differential current sense amplifier inverting input.                                                                                                                                                              |
| 19           | CSP                | Differential current sense amplifier non-inverting input.                                                                                                                                                          |
| 20           | R <sub>OSC</sub>   | Oscillator's frequency adjust pin. Resistor to ground sets the oscillator frequency.                                                                                                                               |

# PACKAGE PIN DESCRIPTIONS – 20 Lead TSSOP

MAXIMUM RATINGS (Voltages are with respect to AGND unless otherwise indicated.)

| Rating                                                                                                                                                    | Value                                | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|
| Dc Supply Voltage (V <sub>IN</sub> )<br>Peak Transient Voltage (Load Dump)                                                                                | -0.3 to 40<br>45                     | V    |
| Dc Supply Voltage (V <sub>IN_CS</sub> )                                                                                                                   | 46                                   | V    |
| Dc Supply Voltage (V <sub>IN_IC</sub> )                                                                                                                   | 6.5                                  | V    |
| Pin Voltage (V <sub>SW</sub> ) $t \leq 50 \text{ ns}$                                                                                                     | -0.7 to 40.7<br>-2                   | V    |
| Pin Voltage (BST, GH)                                                                                                                                     | 46 wrt PGND<br>7 wrt V <sub>SW</sub> | V    |
| Pin Voltage (GL)                                                                                                                                          | -0.3 to 7 wrt PGND                   | V    |
| Pin Voltage (EN)                                                                                                                                          | -0.3 to 40                           | V    |
| Pin Voltage (CSP, CSN)                                                                                                                                    | -0.3 to 10                           | V    |
| Pin Voltage (V <sub>FB</sub> , V <sub>COMP</sub> , CS <sub>OUT</sub> , C <sub>FB</sub> , C <sub>COMP</sub> , SYNC, R <sub>OSC</sub> , 6V <sub>OUT</sub> ) | –0.3 to 7                            | V    |
| Pin Voltage (PGND)                                                                                                                                        | -0.3 to 0.3                          | V    |
| Operating Junction Temperature                                                                                                                            | -40 to 150                           | °C   |
| Storage Temperature Range                                                                                                                                 | -65 to 150                           | °C   |
| Peak Reflow Soldering Temperature: Lead-free 60 to 150 seconds at 217°C                                                                                   | 265 peak                             | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# ATTRIBUTES

| Characteristic                                                                                                                           | Value                                       |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| ESD Capability<br>Human Body Model (Boost, V <sub>IN_CS</sub> )<br>Human Body Model (All Others)<br>Machine Model<br>Charge Device Model | ≥ 1.0 kV<br>≥ 1.5 kV<br>≥ 200 V<br>≥ 1.0 kV |
| Package Thermal Resistance<br>Junction–to–Ambient, R <sub>θJA</sub> (Note 1)<br>Junction–to–Ambient, R <sub>θJA</sub> (Note 2)           | 156°C/W<br>108°C/W                          |

50 mm<sup>2</sup>, 1.0 oz copper on FR4 board.
 500 mm<sup>2</sup>, 1.0 oz copper on FR4 board.

### ELECTRICAL CHARACTERISTICS

(-40°C < T<sub>J</sub> < 150°C, 4.5 V < V<sub>IN</sub> < 40 V, 4.5 V < BST < 46 V, R<sub>OSC</sub> = 51.1 kΩ, unless otherwise specified)

| Characteristic                                                                    | Conditions                                                                             | Min               | Тур               | Max               | Unit              |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|
| GENERAL                                                                           |                                                                                        | ·                 |                   |                   | •                 |
| Quiescent Current<br>(I <sub>VIN</sub> + I <sub>VIN_CS</sub> + I <sub>BST</sub> ) | $V_{IN}$ = 13.2 V, EN = 0 V, Sleep Mode<br>-40°C < T <sub>A</sub> < 125°C              | -                 | -                 | 1                 | μΑ                |
|                                                                                   | $V_{IN}$ = 13.2 V, $V_{FB}$ = 1 V<br>EN = 5 V, No Switching                            | -                 | 2.0               | 3.0               | mA                |
|                                                                                   | $V_{IN} = 13.2 \text{ V}, V_{FB} = 0 \text{ V}$<br>EN = 5 V, Switching                 | -                 | 3.2               | 5.0               | mA                |
| LDO Current                                                                       | $V_{IN}$ = 13.2 V, $V_{FB}$ = 0 V, EN = 5 V<br>Switching, 3.3 nF on GH and GL          | -                 | 10                | 20                | mA                |
| Thermal Shutdown                                                                  | Guaranteed by Design                                                                   | 150               | 180               | 210               | °C                |
| Thermal Shutdown Hysteresis                                                       | Guaranteed by Design                                                                   | -                 | 10                | 20                | °C                |
| Undervoltage Lockout (V <sub>IN_IC</sub> )                                        | V <sub>IN_IC</sub> increasing                                                          | 4.1               | 4.3               | 4.5               | V                 |
| Undervoltage Lockout Hysteresis                                                   |                                                                                        | 50                | 125               | 200               | mV                |
| SWITCHING REGULATOR                                                               |                                                                                        |                   |                   |                   | •                 |
| Reference Voltage                                                                 |                                                                                        | 0.784             | 0.8               | 0.816             | V                 |
| Minimum GH Off Time                                                               |                                                                                        | 110               | 180               | 250               | ns                |
| Minimum GH Pulse Width                                                            | Static Operating                                                                       | -                 | 140               | 200               | ns                |
| OSCILLATOR                                                                        |                                                                                        |                   |                   |                   |                   |
| Switching Frequency                                                               | R <sub>OSC</sub> = 51.1 kΩ<br>R <sub>OSC</sub> = 23.2 kΩ<br>R <sub>OSC</sub> = 16.2 kΩ | 153<br>306<br>425 | 170<br>360<br>500 | 187<br>414<br>575 | kHz<br>kHz<br>kHz |
| Ramp Voltage Amplitude                                                            |                                                                                        | 0.9               | 1.1               | 1.3               | V                 |
| VOLTAGE ERROR AMPLIFIER                                                           |                                                                                        |                   |                   |                   | •                 |
| DC Gain                                                                           | Guaranteed by Design                                                                   | 70                | 73                | -                 | dB                |
| Gain-Bandwidth Product                                                            | Guaranteed by Design                                                                   | 8.0               | 10                | -                 | MHz               |
| Charge Currents                                                                   | Source, V <sub>COMP</sub> = 0 V                                                        | 2                 | 4                 | -                 | mA                |
|                                                                                   | Sink, V <sub>COMP</sub> = 1.75 V                                                       | 1.3               | 3                 | -                 | mA                |
| FB Bias Current                                                                   | Guaranteed by Design                                                                   | -                 | 0.1               | 1.0               | μΑ                |
| CURRENT SENSE AMPLIFIER                                                           |                                                                                        | •                 |                   |                   |                   |
| Common–Mode Range                                                                 |                                                                                        | 0                 | -                 | 10.0              | V                 |
| Amplifier Gain                                                                    | 0 ≤ (CSP–CSN) ≤ 100 mV<br>0 V ≤ CSN ≤ 10.0 V                                           | -                 | 1                 | _                 | V/V               |

## **ELECTRICAL CHARACTERISTICS**

 $(-40^{\circ}C < T_J < 150^{\circ}C, \, 4.5 \text{ V} < V_{IN} < 40 \text{ V}, \, 4.5 \text{ V} < BST < 46 \text{ V}, \, R_{OSC} = 51.1 \text{ k}\Omega, \, \text{unless otherwise specified})$ 

| Characteristic                                                     | Conditions                                                 | Min             | Тур | Max | Unit |
|--------------------------------------------------------------------|------------------------------------------------------------|-----------------|-----|-----|------|
| CURRENT ERROR AMPLIFIER                                            |                                                            |                 |     |     |      |
| DC Gain                                                            | Guaranteed by Design                                       | 70              | 73  | -   | dB   |
| Gain–Bandwidth Product                                             | Guaranteed by Design                                       | 8.0             | 10  | -   | MHz  |
| Charge Currents                                                    | Source, C <sub>COMP</sub> = 1.75 V                         | 2               | 4   | -   | mA   |
|                                                                    | Sink, C <sub>COMP</sub> = 1.75 V                           | 1.3             | 3   | -   | mA   |
| FB Bias Current                                                    | Guaranteed by Design                                       | -               | 0.1 | 1.0 | μΑ   |
| Clamping Voltage                                                   |                                                            | 2.7             | 3.5 | -   | V    |
| CURRENT LIMIT                                                      |                                                            |                 |     |     |      |
| Average Current Limit Threshold                                    | $1.2 \text{ V} \leq \text{CSN} \leq 10.0 \text{ V}$        | 80              | 100 | 125 | mV   |
| Cycle-by-Cycle Current Limit<br>Threshold Voltage                  |                                                            | 115             | 165 | 215 | mV   |
| Cycle-by-Cycle Current Limit<br>Response Time                      | Guaranteed by Design                                       | _               | 200 | -   | ns   |
| Cycle-by-Cycle and Average Cur-<br>rent Limit Threshold Difference |                                                            | 20              | -   | -   | mV   |
| SYNC                                                               |                                                            |                 | •   | •   |      |
| SYNC Frequency Range                                               |                                                            | F <sub>SW</sub> | -   | 600 | kHz  |
| SYNC Pin Bias Current                                              | V <sub>SYNC</sub> = 0 V                                    | _               | 0.1 | 0.2 | μA   |
|                                                                    | V <sub>SYNC</sub> = 5.0 V                                  | -               | 10  | 20  |      |
| SYNC Threshold Voltage                                             | Logic Low<br>Logic High                                    | -<br>2.0        | _   | 0.8 | V    |
| 6.0 V LDO                                                          |                                                            |                 |     |     | I    |
| Output Voltage                                                     | I <sub>OUT</sub> = 20 mA                                   | 5.8             | 6.0 | 6.2 | V    |
| Dropout Voltage                                                    | I <sub>OUT</sub> = 20 mA                                   | _               | _   | 200 | mV   |
| Current Limit                                                      |                                                            | 30              | 75  | 120 | mA   |
| GATE DRIVERS                                                       |                                                            |                 |     | 1   | 1    |
| GH Sink Current                                                    | $V_{GH} = 2 V, V_{IN IC} = 6 V, Guaranteed by Design$      | _               | 1.5 | -   | Α    |
| GH Source Current                                                  | $V_{GH} = 4$ V, $V_{IN_{-IC}} = 6$ V, Guaranteed by Design | _               | 1.5 | -   | Α    |
| GL Sink Current                                                    | V <sub>IN_IC</sub> = 6 V                                   | _               | 1.5 | -   | А    |
| GL Source Current                                                  | V <sub>GL</sub> = 1.0 V<br>Guaranteed by Design            | -               | 1.5 | -   | Α    |
| GH to GL Delay                                                     | V <sub>IN</sub> = 13.2 V                                   | -               | 40  | 70  | ns   |
| GL to GH Delay                                                     | V <sub>IN</sub> = 13.2 V                                   | _               | 40  | 70  | ns   |
| SOFT START                                                         |                                                            |                 |     |     |      |
| Time                                                               | F <sub>SW</sub> = 170 kHz                                  | _               | 14  | -   | ms   |
| ENABLE (EN)                                                        |                                                            |                 |     | -   | •    |
| Input Threshold                                                    | Logic Low                                                  | _               | -   | 0.8 | V    |
|                                                                    | Logic High                                                 | 2.0             | -   | -   |      |
| Input Current                                                      | EN = 2.0 V                                                 | _               | 3.0 | 10  | μΑ   |
| Minimum Disable Time                                               |                                                            | _               | -   | 20  | ms   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# **TYPICAL CHARACTERISTICS**

(T<sub>A</sub> = +25°C, V<sub>IN</sub> = 13.2 V, R<sub>OSC</sub> = 51.1 kΩ, unless otherwise noted)



Figure 11. V<sub>REF</sub> vs. Temperature

**Overcurrent Protection Threshold vs. Temperature** 

Threshold vs. Temperature

# **TYPICAL CHARACTERISTICS**

(T<sub>A</sub> = +25°C, V<sub>IN</sub> = 13.2 V, R<sub>OSC</sub> = 51.1 k $\Omega$ , unless otherwise noted)



Figure 15. LDO Load Regulation

5.00 10.00 15 LDO Load Current (mA)

99.50%

0.00



0.1

20.00

15.00



Figure 17. LDO Dropout Voltage vs. Temperature

0 50 100 Ambient Temperature (°C)

100

150

50

-50

0

2



Figure 18. Efficiency vs. Load Current 5 V, 170 kHz Demo Board

#### DETAILED OPERATING DESCRIPTION

#### General

The NCV8851-1 is a synchronous buck controller with internal 1.5 A gate drivers designed to drive NMOS FETs. The internal gate drivers simplify design, improve performance and efficiency and minimize board area. The controller uses an 800 mV, 2.0% reference, allowing for a wide range of precise output voltage programmability.

The NCV8851-1 also provides a programmable fixed frequency range of 170 kHz to 500 kHz, allowing more design flexibility in compromising efficiency versus components' size and cost. This frequency is conveniently set with an external resistor to ground. An external clock signal can also be used to synchronize the NCV8851-1 to a higher operating frequency during operation.

To protect against possible damage of external power-stage components, excessive inrush of current during start-up is prevented by an internal soft-start, and

inductor current is limited via average current limiting (ACL) and cycle-by-cycle overcurrent protection (OCP). Thermal shutdown (TSD) is also implemented to protect the device from overheating.

#### **Average Current Mode Control**

The NCV8851-1 employs an average current mode control (ACMC) architecture to regulate the output voltage. ACMC uses two loops, as seen in Figure 19. Through the current error amplifier (CEA), the inner current loop monitors the inductor current with the unity gain current sense amplifier (CSA). The current loop responds to input voltage changes, affecting the line transient response. Using the voltage error amplifier (VEA), the outer voltage loop monitors the output voltage, responding to output load changes, affecting the load transient response. Feedback resistors in the voltage loop select the output voltage.



Figure 19. ACMC Loops

Unlike voltage mode control (VMC) of buck regulators, which almost always require the extra components of a Type-III compensation network for adequate transient response, ACMC buck regulators use Type-II compensation. This greatly simplifies the compensator design and optimization process, while offering much faster transient response than a Type-I compensation network. Additionally, the two-loop system separates the effects of output components between the two loops, further simplifying the compensation process.

Type-II compensation places a zero and two poles in each of the error loops to offset the effects of the inherent open-loop response. This compensation requires a resistor and two capacitors in the feedback loop for each of the error amplifiers, shown as complex impedances in Figure 19. An input resistor from the CSA to the CEA sets the gain of the

CEA. The voltage loop also has a pair of feedback resistors from V<sub>OUT</sub> to set the output voltage and gain of the VEA.

#### Enable

The enable input (EN) is a TTL-compatible input used to activate the internal LDO. The NCV8851-1 is disabled when the EN pin is pulled below the enable input logic low threshold voltage, causing a normal shutdown to occur, putting the part into a low quiescent current sleep mode. Once the device has been disabled it must remain disabled for the minimum disable time (20 ms) or abnormal startup behavior may be observed after enable is asserted. When the EN pin is pulled above the enable input logic high threshold voltage, the part is enabled, the LDO output is brought up and then the internal soft-start begins.



Figure 20. Enable Pin Equivalent Structure

The EN pin can be tied to  $V_{IN}$  in order to enable the part. If EN is above 22 V,  $D_{ZEN2}$  will be conducting, as well as  $D_{ZEN1}$ . The current to  $D_{ZEN1}$  is limited by an internal 125 k $\Omega$  resistor. If  $D_{ZEN2}$  is conducting, it is recommended at least 250  $\mu$ A is pulled through this diode. The resistor  $R_{EN}$  must be used if  $V_{IN}$  can go above 20 V as follows.

$$\mathsf{R}_{\mathsf{EN}(\mathsf{max})} = \frac{\mathsf{V}_{\mathsf{Z}}}{250 \ \mathsf{\mu}\mathsf{A}}$$

Where  $V_Z$  is the amount of volts where  $D_{ZEN2}$  is conducting, but not yet supplied with 250  $\mu$ A. For example, setting  $V_Z$ to 1 V means  $R_{EN}$  must be less than 4 k $\Omega$  for  $D_{ZEN2}$  to have at least 250  $\mu$ A when  $V_{IN}$  is at least 23 V; for the range of  $V_{IN}$ between 22 V and 23 V,  $D_{ZEN2}$  will be conducting, but not with the recommended 250  $\mu$ A current.

#### UVLO

Undervoltage Lockout (UVLO) is provided to ensure that unexpected behavior does not occur when  $V_{IN\ IC}$  is too low

to support the internal rails and power the controller. The IC will start up when enabled and  $V_{IN_IC}$  surpasses the UVLO threshold and will shutdown when  $V_{IN_IC}$  drops below the UVLO threshold minus the UVLO hysteresis. While  $V_{IN}$  is less than the set point for  $V_{OUT}$ , the output will run at max duty cycle, after soft–start, once  $V_{IN_IC}$  surpasses the UVLO threshold. If EN is high and not tied to  $V_{IN}$ , the output will begin to rise up while in UVLO, if a minimum output load of 1 k $\Omega$  is not met.

#### Thermal Shutdown

The NCV8851–1 provides Thermal Shutdown (TSD), which monitors the die temperature and turns off the top and bottom gate drivers if an over temperature condition is detected, for added protection. The internal soft–start capacitor is also discharged. A normal soft–start will occur when the die temperature falls below the TSD threshold minus the TSD hysteresis.

#### **Duty Cycle and Maximum Pulse Width Limits**

In steady state dc operation, the duty cycle will stabilize at an operating point defined by the ratio of the input to the output voltage. There is a built in minimum off-time which ensures that the bootstrap supply is charged every cycle, determining the maximum duty cycle at a given frequency.

The NCV8851–1 can achieve at least a 95% duty cycle while operating at frequencies up to 200 kHz (89% at up to 500 kHz).

#### Internal Soft-Start

The NCV8851–1 features an internal soft–start function, which reduces inrush current and overshoot of the output voltage. Figures 21 and 22 show a typical soft–start sequence.





#### Figure 21. Normal Start-up

Soft-start is achieved by ramping up the internal soft-start voltage ( $V_{SS}$ ), which is applied to the non-inverting input of the voltage error amplifier, effectively limiting the slew rate of  $V_{OUT}$  rising. This ramp is generated by charging an internal soft-start capacitor based on the internal oscillator,

causing the soft-start time to be inversely related to the frequency set by  $R_{OSC}$ . The internal soft-start capacitor is discharged when the part is disabled, enters TSD or enters UVLO, ensuring a proper start-up when the part is re-enabled, leaves TSD or leaves UVLO.

This sequence begins once  $V_{IN_{-}IC}$  surpasses its UVLO threshold when the part is enabled and the LDO output has risen. After an initial delay to assure a clean start–up, switching begins, the output initially rises quickly and then rises monotonically. The duty cycle is gradually increased until V<sub>OUT</sub> has reached its set point or until maximum duty cycle is reached.

#### Normal Shutdown Behavior and Sleep Mode

Normal shutdown occurs when the IC stops switching because the input supply drops below the UVLO threshold, the part enters TSD or the part is disabled. When disabled, the part enters sleep mode.

In sleep mode, the LDO turns off and its output capacitor discharges, causing switching to stop, the internal soft–start capacitor to discharge and GH and GL to go low. The switch node enters a high impedance state and the output inductor and capacitors discharge through the load. The supply current reduces to the sleep mode quiescent current.

#### Internal Linear Regulator (LDO)

The NCV8851–1 has an onboard low–dropout linear regulator (LDO) internally connected to drive the low–side gate. The  $6V_{OUT}$  pin should be externally connected to the  $V_{IN\_IC}$  pin to power the internal rails. Typically, a RC filter is used from  $6V_{OUT}$  to  $V_{IN\_IC}$  to further decrease noise on the internal rails.

The 6V<sub>OUT</sub> pin should be externally connected through a low leakage (< 100  $\mu$ A at T<sub>max</sub>) diode to the BST pin, charging the BST capacitor during off-time to generate a voltage for the high-side driver. When the part is enabled and V<sub>IN</sub> is below the LDO regulated value, the LDO is in dropout and it tracks V<sub>IN</sub>. The LDO regulates its output once V<sub>IN</sub> is above the output set point plus the dropout voltage.

An external bypass capacitor must be connected from  $6V_{OUT}$  to ground. A short to ground or overcurrent condition on the  $6V_{OUT}$  pin will be mitigated by the LDO current limit and internal thermal shutdown (TSD) circuitry which disables all outputs. A normal soft–start will occur when the die temperature falls below the TSD threshold.

#### Drivers

The NCV8851–1 includes 1.5 A gate drivers to switch external N–Channel MOSFETs. This allows the NCV8851–1 to address high–power, as well as low–power conversion requirements. The gate drivers also include adaptive non–overlap circuitry. The non–overlap circuitry increases efficiency, which minimizes power dissipation, by minimizing the body diode conduction time, while protecting against cross–conduction (shoot–through) of the MOSFETs. A detailed block diagram of the non–overlap and gate drive circuitry used in the chip and related external components is shown in Figure 23.



Figure 23. Gate Driver Block Diagram

A capacitor is placed from  $V_{SW}$  to BST and a diode is placed from  $6V_{OUT}$  to BST to create a bootstrap supply on the BST pin for the high–side floating gate driver. This ensures that the voltage on BST is about  $6V_{OUT}$  higher than  $V_{SW}$ , less a diode drop, yielding a gate drive voltage high enough to enhance the high–side MOSFET. The BST capacitor supplies the charge used by the gate driver to charge up the input capacitance of the high–side MOSFET, and is typically chosen to be at least a decade larger than this capacitance. A 0.1 µF BST capacitor is recommended. Since the BST capacitor only recharges when the low-side MOSFET is on, pulling  $V_{SW}$  down to ground, the NCV8851–1 has a minimum off-time. This also means that the BST capacitor cannot be arbitrarily large, since  $6V_{OUT}$  needs to be able to charge it up during this minimum off-time so the high-side gate driver doesn't run out of headroom.  $6V_{OUT}$  needs to supply charge both to the BST capacitor and also the low-side driver, so the LDO capacitor must be sufficiently larger than the BST capacitor. A 1  $\mu$ F LDO capacitor is recommended.

Careful selection and layout of external components is required to realize the full benefit of the onboard drivers.

The capacitors between  $V_{IN}$  and GND and between BST and  $V_{SW}$  must be placed as close as possible to the IC. The current paths for the GH and GL connections must be optimized, minimizing parasitic resistance and inductance.

#### **Current Limiting and Overcurrent Protection**

The NCV8851–1 contains average current limiting (ACL) and cycle–by–cycle overcurrent protection (OCP) to protect the power switches, inductor, current sense resistor and other external components. The current through the inductor is continuously sensed using the CSP and CSN pins. A sense resistor is placed between these pins to translate the output current to a proportional voltage. This voltage is compared to a fixed internal voltage threshold.

When the differential voltage exceeds the ACL threshold, the PWM pulse is terminated for this cycle, limiting the current through the inductor. In steady–state operation, decreasing the load resistance while in ACL will cause the duty cycle and  $V_{OUT}$  to decrease proportionally without skipping pulses or jitter.

There is also a fast OCP path which is tripped when the differential voltage exceeds the OCP threshold, which is

above the ACL threshold. This causes the PWM pulse to be terminated very quickly and disables the part from switching back on until the current through the inductor has dropped below the OCP threshold. Once the inductor current is below the OCP threshold, the part will begin switching again and the current will be limited by ACL, until the inductor current drops below the ACL threshold.

An advantage of this current limiting scheme is that the NCV8851–1 will limit large transient currents yet resume normal operation on the following cycle. Additionally, the current will not run away, nor will the part latch off in case of a short, which is typical of other current limiting schemes employing high–side current sensing.

#### SYNC Feature

An external clock signal can synchronize the NCV8851–1 to a higher frequency. The rising edge of the SYNC pulse turns on the power switch to start a new switching cycle, as shown in Figure 24. There is a 0.5  $\mu$ s delay between the rising edge of the SYNC pulse and rising edge of the V<sub>SW</sub> pin voltage. The SYNC threshold is TTL logic compatible, and duty cycle of the SYNC pulses can vary from 10% to 90%. The SYNC frequency must be higher than the internal oscillator frequency set by R<sub>OSC</sub>.



Figure 24. Synchronization from 170 kHz to an external 600 kHz signal

### **APPLICATIONS INFORMATION**

#### **Design Methodology**

Choosing external components for the NCV8851–1 encompasses the following design process:

- 1. Define operational parameters
- 2. Select switching frequency
- 3. Select current sensor
- 4. Select output inductor
- 5. Select output capacitors
- 6. Select input capacitors
- 7. Select compensator components

#### (1) Operational Parameter Definition

Before proceeding with the rest of the design, certain operational parameters must be defined. These are application-dependent and include the following:

V<sub>IN</sub>: input voltage, range from minimum to maximum with a typical value [V]

V<sub>OUT</sub>: output voltage [V]

I<sub>OUT</sub>: output current, range from minimum to maximum with initial start-up value [A]

I<sub>CL</sub>: desired typical current–limit [A]

A number of basic calculations must be performed up–front to use in the design process, as follows:

$$\begin{split} D_{MIN} &= \frac{V_{OUT}}{V_{IN(max)}}\\ D &= \frac{V_{OUT}}{V_{IN(typ)}}\\ D_{MAX} &= \frac{V_{OUT}}{V_{IN(min)}} \end{split}$$

Where:  $D_{MIN}$ : minimum duty cycle (ideal) [%]

V<sub>IN(max)</sub>: maximum input voltage [V]

D: typical duty cycle (ideal) [%]

V<sub>IN(typ)</sub>: typical input voltage [V]

D<sub>MAX</sub>: maximum duty cycle (ideal) [%]

V<sub>IN(min</sub>): minimum input voltage [V]

It should be noted that these are the ideal duty cycles; the actual duty cycles will be marginally higher than these calculated values. The actual duty cycles are dependent on load due to voltage drops in the MOSFETs, inductor and current sensor.

## (2) Switching Frequency Selection

Selecting the switching frequency is a trade–off between component size and power losses. Operation at higher switching frequencies allows the use of smaller inductor and capacitor values to achieve the same inductor current ripple and output voltage ripple. However, increasing the frequency increases the switching losses of the MOSFETs, leading to decreased efficiency, especially noticeable at light loads.

Typically, the switching frequency is selected to avoid interfering with signals of known frequencies. Often, in this case, the frequency can be programmed to a lower value with  $R_{OSC}$  and then a higher–frequency signal can be applied to the SYNC pin to increase the frequency dynamically to avoid given frequencies. A spread spectrum signal could also be used for the SYNC input, as long as the lowest frequency in the range is above the programmed frequency set by  $R_{OSC}$ . Additionally, the highest SYNC frequency must not exceed maximum switching frequency limits.

There are two limits on the maximum allowable switching frequency: minimum off-time and minimum on-time. These set two different maximum switching frequencies, as follows:

$$F_{SW(max)1} = \frac{1 - D_{MAX}}{T_{MinOff}}$$
$$F_{SW(max)2} = \frac{D_{MIN}}{T_{MinOn}}$$

Where: F<sub>SW(max)1</sub>: maximum switching frequency due to minimum off-time [Hz]

T<sub>MinOff</sub>: minimum off-time [s]

 $F_{SW(max)2}$ : maximum switching frequency due to minimum on-time [Hz]

T<sub>MinOn</sub>: minimum on-time [s]

Alternatively, the minimum and maximum operational input voltage can be calculated as follows:

$$V_{IN(min)} = \frac{V_{OUT}}{1 - T_{MinOff} \cdot F_{SW}}$$
$$V_{IN(max)} = \frac{V_{OUT}}{T_{MinOn} \cdot F_{SW}}$$

Where: F<sub>SW</sub>: switching frequency [Hz]

The switching frequency is programmed by selecting the resistor connected between the  $R_{OSC}$  pin and ground. The grounded side of this resistor should be directly connected to the AGND pin. Avoid running any noisy signals under the resistor, since injected noise could cause frequency jitter.

The graph in Figure 25 shows the required resistance to program the frequency. From 150 to 450 kHz, the following formula is accurate to within 3%:

$$\mathsf{R}_{\mathsf{OSC}} = \frac{8687000}{\mathsf{F}_{\mathsf{SW}}}$$

Where:  $R_{OSC}$ : frequency program resistor [ $\Omega$ ]

Some specific values for switching frequency with standard 1% resistors can be seen in Table 1.



Table 1. Frequency vs. R<sub>OSC</sub>

| F <sub>SW</sub> (kHz) | R <sub>OSC</sub> (kΩ) |
|-----------------------|-----------------------|
| 170                   | 51.1                  |
| 250                   | 34.8                  |
| 300                   | 28.7                  |
| 360                   | 23.2                  |
| 500                   | 16.2                  |

The soft-start time can be estimated as follows:

$$\mathsf{T}_{\mathsf{SS}} \approx \frac{\mathsf{F}_0}{\mathsf{F}_{\mathsf{SW}}} \cdot \mathsf{T}_{\mathsf{SS0}}$$

Where: T<sub>SS</sub>: soft-start time [s]

F<sub>0</sub>: specified frequency [Hz]

T<sub>SS0</sub>: soft-start time at specified frequency [s]

#### (3) Current Sensor Selection

Current sensing for average current mode control relies on the inductor current signal. This is translated into a voltage via a current sensor, which is then measured differentially by the current sense amplifier, generating a single–ended output to use as a control signal. The easiest means of implementing this transresistance is through the use of a sense resistor in series with the output inductor and capacitors. A sense resistor should be selected as follows:

$$\mathsf{R}_{\mathsf{S}} = \frac{\mathsf{V}_{\mathsf{CL}}}{\mathsf{I}_{\mathsf{CL}}}$$

Where:  $R_S$ : sense resistor  $[\Omega]$ 

V<sub>CL</sub>: current limit threshold voltage [V]

I<sub>CL</sub>: desired current limit [A]

Alternative methods, such as lossless inductor current sensing, are feasible but beyond the scope of this document.

#### (4) Output Inductor Selection

Both mechanical and electrical considerations influence the selection of an output inductor. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in the power supply, a minimum inductor value is particularly important in space– constrained applications. From an electrical perspective, an inductor is chosen for a set amount of current ripple and to assure adequate transient response.

Larger inductor values limit the switcher's ability to slew current through the output inductor in response to output load transients, impacting the dynamic response. While the inductor is slewing current during this time, output capacitors must supply the load current. Therefore, decreasing the inductance allows for less output capacitance to hold the output voltage up during a load step. Load transient simulation is a powerful tool in anticipating this response.

For switchers with both cycle–by–cycle overcurrent protection (OCP) and average current limiting (ACL), the OCP and ACL references are compared to the sensed current via sense resistance,  $R_S$ . A minimum inductance is required to prevent the OCP from tripping during the onset of ACL during typical operation as follows:

$$L_{MIN} = \frac{V_{OUT}(1 - D)}{2 \cdot F_{SW}} \cdot \frac{R_S}{\Delta V_{CI}}$$

Where: L<sub>MIN</sub>: minimum inductance to assure OCP and ACL do not both trip [H]

 $\Delta V_{CL}$ : difference between OCP and ACL threshold voltages [V]

For switchers that use the current signal of the inductor for control purposes, the voltage ripple over the sense resistance must be sufficient in magnitude to counteract the contribution due to inherent comparator offsets and other errors, as follows:

$$L_{MAX} = \frac{V_{OUT} \cdot (1 - D_{MAX})}{F_{SW}} \cdot \frac{R_S}{\kappa_L \cdot V_{CL}}$$

Where: L<sub>MAX</sub>: maximum inductance to assure adequate voltage ripple over the sense resistance [H]

- κ<sub>L</sub>: inductor peak-to-peak current ripple to current limit ratio [%]
- V<sub>CL</sub>: threshold voltage for the current limit [V]

As a rule of thumb, ensuring that  $\kappa_L$  is at least 5% to 10% has been empirically sufficient.

Smaller values of inductance increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current, which causes higher output voltage ripple. The peak–to–peak ripple current is given by the following equation:

$$i_{L} = \frac{V_{OUT} \cdot (1 - D)}{L \cdot F_{SW}}$$

Where: iL: peak-to-peak output current ripple [App]

The ripple current is at a maximum when the duty cycle is at a minimum value and vice versa, as follows:

$$i_{L(max)} = \frac{V_{OUT} \cdot (1 - D_{MIN})}{L \cdot F_{SW}}$$
$$i_{L(min)} = \frac{V_{OUT} \cdot (1 - D_{MAX})}{L \cdot F_{SW}}$$

Where: i<sub>L(max)</sub>: maximum inductor current ripple [App]

 $i_{L(min)}$ : minimum inductor current ripple [App] From this equation it is clear that the ripple current increases as L decreases, emphasizing the trade–off between dynamic response and ripple current. The peak and valley values of the triangular current waveform are as follows:

$$I_{L(pk)} = I_{OUT} + \frac{i_L}{2}$$
$$I_{L(vly)} = I_{OUT} - \frac{i_L}{2}$$

Where: IL(pk): peak (maximum) value of ripple current [A]

 $I_{L(vly)}$ : valley (minimum) value of ripple current [A] Saturation current is specified by inductor manufacturers as the current at which the inductance value has dropped a certain percentage from the nominal value, typically 10%. For stable operation, the output inductor must be chosen so that the inductance is close to the nominal value even at the peak output current,  $I_{L(pk)}$ . It is recommended to choose an inductor with saturation current sufficiently higher than the peak output current, such that the inductance is very close to the nominal value at the peak output current. This introduces a safety factor and allows for more optimized compensation.

Inductor efficiency is another consideration when selecting an output inductor. Inductor losses include dc and ac winding losses and core losses. Core losses include eddy current losses, which are very low due to high core resistance, and magnetic hysteresis losses, which increase with peak–to–peak ripple current. Core losses also increase as switching frequency increases.

Ac winding losses are based on the ac resistance of the winding and the RMS ripple current through the inductor, which is much lower than the dc current. The ac winding losses are due to skin and proximity effects and are typically much less than the dc losses, but increase with frequency. Dc winding losses account for a large percentage of output inductor losses and are the dominant factor at switching frequencies at or below 500 kHz. The dc winding losses in the inductor can be calculated with the following equation:

$$\mathsf{P}_{\mathsf{L}(\mathsf{dc})} = \mathsf{I}_{\mathsf{OUT}}^2 \cdot \mathsf{R}_{\mathsf{dc}}$$

Where:  $P_{L(dc)}$ : dc winding losses in the output inductor

R<sub>dc</sub>: dc resistance of the output inductor (DCR)

As can be seen from the above equation, to minimize inductor losses, an inductor with very low DCR should be chosen.

#### (5) Output Capacitor Selection

The output capacitor is a basic component for the fast response of the power supply. During a load step, for the first few microseconds, it supplies the current to the load. The controller immediately recognizes the load step and increases the duty cycle, but the current slope is limited by the inductor's slew rate. During a load release, the output voltage will overshoot. The capacitance will dampen this undesirable response, decreasing the amount of voltage overshoot.

In the case of stepping into a short, the inductor current approaches zero with the worst case initial current at the current limit and the initial voltage at the output voltage set point, calculating the voltage overshoot as follows:

$$\Delta V_{OS} = \sqrt{\frac{L \cdot I_{CL}^2}{C} + V_{OUT}^2 - V_{OUT}}$$

Accordingly, a minimum amount of capacitance can be chosen for a maximum allowed output voltage overshoot:

$$C_{MIN} = \frac{L \cdot I_{CL}^2}{(V_{OUT} + \Delta V_{OS(max)})^2 - V_{OUT}^2}$$

Where:  $C_{MIN}$ : minimum amount of capacitance to minimize voltage overshoot to  $\Delta V_{OS(max)}$  [F]

 $\Delta V_{OS(max)}$ : maximum allowed voltage overshoot during a short [V]

A maximum amount of capacitance can be found based on the inrush current and current limit. To calculate the input startup current, the following equation can be used:

$$I_{\text{INRUSH}} = \frac{C_{\text{OUT}} \cdot V_{\text{OUT}}}{t_{\text{SS}}} + I_{\text{OUT(i)}}$$

Where: IINRUSH: input current during startup

#### I<sub>OUT(i)</sub>: initial output current

If the inrush current is higher than the steady-state input current with the maximum load, then the input fuse should be rated accordingly, if one is used. During soft-start, the inductor current must provide current to the load, as well as current to charge the output capacitor. The maximum current which the inductor is allowed to conduct is the current limit. Setting the inrush current to the current limit, this puts a limit on the maximum capacitor size, as follows:

$$C_{MAX} = \frac{(I_{CL} - I_{OUT(i)}) \cdot t_{SS}}{V_{OUT}}$$

Where: C<sub>MAX</sub>: maximum output capacitance [F]

Capacitors should also be chosen to provide acceptable output voltage ripple with a dc load, in addition to limiting voltage overshoot during a dynamic response. Key specifications are equivalent series resistance (ESR) and equivalent series inductance (ESL). The output capacitors must have very low ESL for best transient response. The PCB traces will add to the ESL, but by putting the output capacitors close to the load, this effect can be minimized and ESL neglected in determining output voltage ripple. The capacitance itself causes a voltage ripple due to the current ripple. This is as follows:

$$V_{Q} = i_{L} \cdot \frac{D}{C \cdot F_{SW}}$$

Where:  $v_Q$ : output voltage ripple due to output capacitance [Vpp]

Also, the ripple current through the inductor causes a voltage ripple over the output capacitor due to its ESR as follows:

$$V_{ESR} = i_L \cdot R_{ESR}$$

Where: v<sub>ESR</sub>: output voltage ripple due to the effects of ESR [Vpp]

 $R_{ESR}$ : total ESR of output capacitors [ $\Omega$ ]

Typically, the ripple due to ESR dominates, having the largest effect on output voltage ripple. The total output voltage ripple in steady–state operation can be calculated as follows:

$$V_{OUT} = V_{Q} + V_{ESR} = \kappa_{C} \cdot V_{OUT}$$

Where: v<sub>OUT</sub>: total output voltage ripple [Vpp]

 $\kappa_{\rm C}$ : percent output voltage ripple [%]

Typically, the voltage ripple percentage is a performance parameter used to decide on the desired output capacitor. The maximum total effective ESR of the output capacitors is calculated as follows:

$$R_{ESR(max)} = \frac{V_{OUT} - V_{Q}}{i_{L(max)}}$$

Where: R<sub>ESR(max)</sub>: maximum allowable total ESR of output capacitors

It should be noted that these values of ESR are at the switching frequency and ESR decreases as frequency increases. The steady–state power lost due to the ESR of the output capacitor can be calculated as follows:

$$\mathsf{P}_{\mathsf{C}(\mathsf{ESR})} = \frac{1}{3}\mathsf{i_L}^2 \cdot \mathsf{R}_{\mathsf{ESR}}$$

#### (6) Input Capacitor Selection

The input capacitors have to sustain the ripple current produced during the on time of the high–side MOSFET and must have a low ESR to minimize the losses. The RMS value of this ripple is:

$$I_{IN(RMS)} = I_{OUT} \sqrt{D \cdot (1 - D)}$$

Where: I<sub>IN(RMS)</sub> = input RMS current

The large majority of the ripple spectrum will be at the switching frequency. The above equation reaches its maximum value with D = 0.5,  $I_{IN(RMS)} = I_{OUT}/2$ . The input

capacitors must be rated to handle a ripple current of one-half the maximum output current at the switching frequency.

ESR is the majority cause of losses in the input capacitors. Losses in the input capacitors can be calculated with the following equation:

$$\mathsf{P}_{\mathsf{CIN}} = \mathsf{I}_{\mathsf{IN}(\mathsf{RMS})}^2 \cdot \mathsf{R}_{\mathsf{ESR}(\mathsf{CIN})}$$

Where:  $P_{CIN} =$  power loss in the input capacitors

 $R_{ESR(CIN)} = effective series resistance of the input capacitance$ 

Due to large current transients through the input capacitors, electrolytic, polymer or ceramics should be used. If a tantalum must be used, it must be surge protected, to prevent against capacitor failure. Due to the large ripple current, it is common to put small ceramic capacitors in parallel with the bulk input capacitors, which will handle a significant portion of the ripple current. A value of 0.01  $\mu$ F to 0.1  $\mu$ F placed near the MOSFETs is recommended.

#### (7) Compensator Design

The purpose of the compensators is to stabilize the dynamic response of the converter. By optimizing the compensators, stable regulation with fast input line and output load transient response is achieved.

Compensator design is related to the placement of zeros and poles in the closed loop, in order to assure stability with optimized transient response. The general approach is to use some rule of thumb values and then tune them through simulation to optimize load step response, while assuring stability over line and load variations.

Type–II compensators are used with the two error amplifiers in average current mode control. The CEA closes the inner current–loop and the VEA closes the outer voltage–loop. As a rule of thumb, a zero is placed in each loop with the intent to compensate the effects of the double pole from the output inductor and capacitor. Additionally, a pole is placed at origin, due to the negative feedback, and a pole is also placed in each loop with the intent to compensate the effects of the double right–half–plane zero from the current sampling function.

The crossover frequency is then set so that gain limitations of the error amplifier are not exceeded. The compensator must assure there is adequate phase margin in the total closed–loop response, which can be analyzed on a small–signal basis. Further reduction in loop gain, via decreasing the crossover frequency, may be required to avoid large–signal clamping limitations; this effect can be seen in simulation and taken care of in the compensator tuning process.

Equations for placement of pole, zero and crossover frequency follow:

| Current–loop Compensator                   | Voltage–loop Compensator                   |
|--------------------------------------------|--------------------------------------------|
| $\omega_{iz} = \frac{1}{\sqrt{L \cdot C}}$ | $\omega_{vz} = \frac{2}{\sqrt{L \cdot C}}$ |
| $\omega_{ip} = \frac{F_{SW} \cdot \pi}{4}$ | $\omega_{vp} = \frac{F_{SW} \cdot \pi}{4}$ |
| $\omega_i = 2 \cdot \omega_{ip}$           | $\omega_v = 2 \cdot \omega_{vp}$           |

The implementation of the above compensators is through a resistance on the negative input ( $R_{C2}$ ,  $R_{F1}$ ), resistor ( $R_{C1}$ ,  $R_{V1}$ ) and capacitor ( $C_{C1}$ ,  $C_{V1}$ ) in series in feedback and another capacitor ( $C_{C2}$ ,  $C_{V2}$ ) in feedback of an opamp. The feedback capacitors ( $C_{C1}$ ,  $C_{V1}$ ) in series with feedback resistor are chosen, on the order of less than 3 nF. The values are calculated as follows:

| Current-loop Compensator                                | Voltage–loop Compensator                                |
|---------------------------------------------------------|---------------------------------------------------------|
| $R_{C1} = \frac{1}{\omega_{iz} \cdot C_{C1}}$           | $R_{V1} = \frac{1}{\omega_{VZ} \cdot C_{V1}}$           |
| $C_{CE} = \frac{1}{\omega_{ip} \cdot R_{C1}}$           | $C_{VE} = \frac{1}{\omega_{vp} \cdot R_{V1}}$           |
| $C_{C2} = \frac{C_{C1}}{\frac{C_{C1}}{C_{CE}} - 1}$     | $C_{V2} = \frac{C_{V1}}{\frac{C_{V1}}{C_{VE}} - 1}$     |
| $R_{C2} = \frac{1}{\omega_{i} \cdot (C_{C1} + C_{C2})}$ | $R_{F1} = \frac{1}{\omega_{V} \cdot (C_{V1} + C_{V2})}$ |

The resistor divider on the negative input of the VEA also sets the output voltage. This resistor divider is composed of a resistor from the output voltage to the negative input of the VEA ( $R_{F1}$ ) and a resistor from the negative input of the VEA to ground ( $R_{F0}$ ). The bottom resistor value is calculated as follows:

$$R_{F0} = \frac{R_{F1} \times V_{REF}}{V_{OUT} - V_{REF}}$$

#### **Thermal Considerations**

The power dissipation of the NCV8851–1 varies with the MOSFETs used,  $V_{IN}$  and the boost voltage ( $V_{BST}$ ). The average MOSFET gate current typically dominates the control IC power dissipation. The IC power dissipation can be estimated as follows:

$$\mathsf{P}_{\mathsf{IC}} = \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{Q}} + \mathsf{P}_{\mathsf{HS}} + \mathsf{P}_{\mathsf{L}}$$

Where: PIC: control IC power dissipation

IO: IC measured supply current (quiescent current)

PTG: high-side MOSFET gate driver losses

 $P_{BG}$ : low-side MOSFET gate driver losses The high-side switching MOSFET gate driver losses are:

$$\mathsf{P}_{\mathsf{TG}} = \mathsf{Q}_{\mathsf{TG}} \cdot \mathsf{F}_{\mathsf{SW}} \cdot \mathsf{V}_{\mathsf{BST}}$$

Where: Q<sub>TG</sub>: total high-side MOSFET gate charge at V<sub>BST</sub>

#### V<sub>BST</sub>: BST pin voltage

The low-side synchronous rectifier MOSFET gate driver losses are:

$$\mathsf{P}_{\mathsf{BG}} = \mathsf{Q}_{\mathsf{BG}} \cdot \mathsf{F}_{\mathsf{SW}} \cdot \mathsf{V}_{\mathsf{CC}}$$

Where:  $Q_{BG}$ : total low-side MOSFET gate charge at  $V_{IN}$ The junction temperature of the controller can then be calculated as follows:

$$T_{J} = T_{A} + P_{IC} \cdot R_{\theta JA}$$

Where:  $T_J =$  junction temperature of the IC

 $T_A = ambient temperature$ 

 $R_{\theta JA}$  = junction-to-ambient thermal resistance of the IC package

The package thermal resistance ( $R_{\theta JA}$ ) can be obtained from the specifications section of this data sheet and a calculation can be made to determine the IC junction temperature. It should be noted that the physical layout of the board, the proximity of other heat sources such as MOSFETs and inductors and the amount of metal connected to the IC impact the temperature of the device. Use these calculations as a guide, but measurements should be taken in the actual application.

# PACKAGE DIMENSIONS





- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
   DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION.
   SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
   DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION A MAXIMUM MATERIAL (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–.

INCHES

MILLIMETERS

| DIM         MIN         MAX         MIN         MAX           A         6.40         6.60         0.252         0.260           B         4.30         6.450         0.169         0.177           C          1.20          0.047           D         0.05         0.15         0.002         0.006           F         0.50         0.75         0.020         0.030           G         0.65         BSC         0.026         BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.006           K1         0.19         0.30         0.007         0.012 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B         4.30         4.50         0.169         0.177           C          1.20          0.047           D         0.05         0.15         0.002         0.006           F         0.50         0.75         0.20         0.030           G         0.65 BSC         0.026 BSC         0.026 BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.001           K         0.19         0.30         0.007         0.012                                                               |
| C          1.20          0.047           D         0.05         0.15         0.002         0.006           F         0.50         0.75         0.020         0.030           G         0.65         BSC         0.202         BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.012           K         0.19         0.30         0.007         0.012                                                                                                                                  |
| D         0.05         0.15         0.002         0.006           F         0.50         0.75         0.020         0.30           G         0.66 BSC         0.026 BSC         0.026 BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.017           K         0.19         0.30         0.007         0.012                                                                                                                                                                          |
| F         0.50         0.75         0.020         0.030           G         0.65 BSC         0.026 BSC         0.026 BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.008           K         0.19         0.30         0.007         0.012                                                                                                                                                                                                                                           |
| G         0.65 BSC         0.026 BSC           H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.006           K         0.19         0.30         0.007         0.012                                                                                                                                                                                                                                                                                                                               |
| H         0.27         0.37         0.011         0.015           J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.006           K         0.19         0.30         0.007         0.012                                                                                                                                                                                                                                                                                                                                                                              |
| J         0.09         0.20         0.004         0.008           J1         0.09         0.16         0.004         0.006           K         0.19         0.30         0.007         0.012                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| J1         0.09         0.16         0.004         0.006           K         0.19         0.30         0.007         0.012                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| K 0.19 0.30 0.007 0.012                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| K1 0.10 0.25 0.007 0.010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| KI 0.19 0.23 0.007 0.010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| L 6.40 BSC 0.252 BSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| M 0° 8° 0° 8°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

**ON Semiconductor** and **()** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use as components in systems intended to surport or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and reasonable attorney fees arising out of, directly, or indirectly, any claim of personal injury or death associated with such unintended or unauthorized to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative