### **Freescale Semiconductor** Data Sheet: Technical Data Document Number: IMX6DQCEC Rev. 1, 11/2012 MCIMX6QxDxxxxC MCIMX6QxExxxxC MCIMX6DxDxxxxC MCIMX6DxExxxxC # i.MX 6Dual/6Quad Applications Processors for Consumer Products # Package Information Case FCPBGA 21 x 21 mm, 0.8 mm pitch #### **Ordering Information** See Table 1 on page 4 ### 1 Introduction The i.MX 6Dual and i.MX 6Quad processors represent Freescale Semiconductor's latest achievement in integrated multimedia applications processors. These processors are part of a growing family of multimedia-focused products that offer high performance processing and are optimized for lowest power consumption. The i.MX 6Dual and i.MX 6Quad processors feature Freescale's advanced implementation of the quad ARM Cortex<sup>TM</sup>-A9 core, which operates at speeds up to 1 GHz. They include 2D and 3D graphics processors, 3D 1080p video processing, and integrated power management. Each processor provides a 64-bit DDR3/LVDDR3/LPDDR2-1066 memory interface and a number of other interfaces for connecting peripherals, such as WLAN, Bluetooth<sup>TM</sup>, GPS, hard drive, displays, and camera sensors. The i.MX 6Dual/6Quad processors are specifically useful for applications such as the following: • Netbooks (web tablets) #### Introduction - Nettops (Internet desktop devices) - High-end mobile Internet devices (MID) - High-end PDAs - High-end portable media players (PMP) with HD video capability - Gaming consoles - Portable navigation devices (PND) The i.MX 6Dual/6Quad processors have some very exciting features, for example: - Applications processors—The processors enhance the capabilities of high-tier portable applications by fulfilling the ever increasing MIPS needs of operating systems and games. Freescale's Dynamic Voltage and Frequency Scaling (DVFS) provides significant power reduction, allowing the device to run at lower voltage and frequency with sufficient MIPS for tasks, such as audio decode. - Multilevel memory system—The multilevel memory system of each processor is based on the L1 instruction and data caches, L2 cache, and internal and external memory. The processors support many types of external memory devices, including DDR3, low voltage DDR3, LPDDR2, NOR Flash, PSRAM, cellular RAM, NAND Flash (MLC and SLC), OneNAND<sup>TM</sup>, and managed NAND, including eMMC up to rev 4.4. - Smart speed technology—The processors have power management throughout the device that enables the rich suite of multimedia features and peripherals to consume minimum power in both active and various low power modes. Smart speed technology enables the designer to deliver a feature-rich product, requiring levels of power far lower than industry expectations. - Dynamic voltage and frequency scaling—The processors improve the power efficiency of devices by scaling the voltage and frequency to optimize performance. - Multimedia powerhouse—The multimedia performance of each processor is enhanced by a multilevel cache system, Neon MPE (Media Processor Engine) co-processor, a multi-standard hardware video codec, 2 autonomous and independent image processing units (IPU), and a programmable smart DMA (SDMA) controller. - Powerful graphics acceleration—Each processor provides three independent, integrated graphics processing units: an OpenGL<sup>®</sup> ES 2.0 3D graphics accelerator with four shaders (up to 200 MT/s and OpenCL support), 2D graphics accelerator, and dedicated OpenVG<sup>TM</sup> 1.1 accelerator. - Interface flexibility—Each processor supports connections to a variety of interfaces: LCD controller for up to four displays (including parallel display, HDMI1.4, MIPI display, and LVDS display), dual CMOS sensor interface (parallel or through MIPI), high-speed USB on-the-go with PHY, high-speed USB host with PHY, multiple expansion card ports (high-speed MMC/SDIO host and other), 10/100/1000 Mbps Gigabit Ethernet controller, and a variety of other popular interfaces (such as UART, I<sup>2</sup>C, and I<sup>2</sup>S serial audio, SATA-II, and PCIe-II). - Advanced security—The processors deliver hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. The security features are discussed in detail in the i.MX 6Dual/6Quad security reference manual. Contact your local Freescale representative for more information. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 • Integrated power management—The processors integrate linear regulators and internally generate voltage levels for different domains. This significantly simplifies system power management structure. Introduction ### 1.1 Ordering Information Table 1 shows examples of orderable part numbers covered by this datasheet. Table 1 does not include all possible orderable part numbers. The latest part numbers are available on freescale.com/imx6series. If your desired part number is not listed in Table 1, or you have questions about available parts, see freescale.com/imx6series or contact your Freescale representative. | Part Number | Quad/Dual CPU | Options | Speed<br>Grade | Temperature<br>Grade | Package | |-----------------|---------------|------------------------|----------------|----------------------|----------------------------------------------------| | MCIMX6Q5EYM10AC | i.MX 6Quad | With VPU, GPU | 1 GHz | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) | | MCIMX6Q5EYM10CC | i.MX 6Quad | With VPU, GPU,<br>HDCP | 1 GHz | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) | | MCIMX6D5EYM10AC | i.MX 6Dual | With VPU, GPU | 1 GHz | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) | | MCIMX6D5EYM10CC | i.MX 6Dual | With VPU, GPU,<br>HDCP | 1 GHz | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) | **Table 1. Example Consumer Grade Orderable Part Numbers** Figure 1 describes the part number nomenclature so that users can identify the characteristics of the specific part number they have (for example, cores, frequency, temperature grade, fuse options, silicon revision). Figure 1 applies to the i.MX 6Quad and i.MX 6Dual. The primary characteristic that describes which datasheet a specific part applies to is the temperature grade (junction) field: - The i.MX 6Dual/6Quad Automotive and Infotainment Applications Processors datasheet (IMX6DQAEC) covers parts listed with "A (Automotive temp)" - The i.MX 6Dual/6Quad Applications Processors for Consumer Products datasheet (IMX6DQCEC) covers parts listed with "D (Consumer temp)" or "E (Extended Consumer temp)" - The i.MX 6Dual/6Quad Applications Processors for Industrial Products datasheet (IMX6DQIEC) covers parts listed with "C (Industrial temp)" Ensure that you have the right datasheet for your specific part by checking the temperature grade (junction) field and matching it to the right datasheet. If you have questions, see freescale.com/imx6series or contact your Freescale representative. - $1. \quad \text{If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to } 792 \,\,\text{MHz}.$ - 2. If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 996 MHz. Figure 1. Part Number Nomenclature—i.MX 6Quad and i.MX 6Dual ### 1.2 Features The i.MX 6Dual/6Quad processors are based on ARM Cortex-A9 MPCore<sup>TM</sup> Platform, which has the following features: - ARM Cortex-A9 MPCore 4xCPU Processor (with TrustZone) - The core configuration is symmetric, where each core includes: - 32 KByte L1 Instruction Cache - 32 KByte L1 Data Cache - Private Timer and Watchdog - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor #### The ARM Cortex-A9 MPCore complex includes: - General Interrupt Controller (GIC) with 128 interrupt support - Global Timer - Snoop Control Unit (SCU) - 1 MB unified I/D L2 cache, shared by two/four cores - Two Master AXI (64-bit) bus interfaces output of L2 cache - Frequency of the core (including Neon and L1 cache) as per Table 7, "Operating Ranges," on page 23 - NEON MPE coprocessor - SIMD Media Processing Architecture - NEON register file with 32x64-bit general-purpose registers - NEON Integer execute pipeline (ALU, Shift, MAC) - NEON dual, single-precision floating point execute pipeline (FADD, FMUL) - NEON load/store and permute pipeline The memory system consists of the following components: - Level 1 Cache—32 KB Instruction, 32 KB Data cache per core - Level 2 Cache—Unified instruction and data (1 MByte) - On-Chip Memory: - Boot ROM, including HAB (96 KB) - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB) - Secure/non-secure RAM (16 KB) - External memory interfaces: - 16-bit, 32-bit, and 64-bit DDR3-1066, LVDDR3-1066, and 1/2 LPDDR2-1066 channels, supporting DDR interleaving mode, for 2x32 LPDDR2-1066 - 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size, BA-NAND, PBA-NAND, LBA-NAND, OneNAND<sup>TM</sup> and others. BCH ECC up to 40 bit. - 16/32-bit NOR Flash. All EIMv2 pins are muxed on other interfaces. - 16/32-bit PSRAM, Cellular RAM i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Each i.MX 6Dual/6Quad processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously): - Hard Disk Drives—SATA II, 3.0 Gbps - Displays—Total five interfaces available. Total raw pixel rate of all interfaces is up to 450 Mpixels/sec, 24 bpp. Up to four interfaces may be active in parallel. - One Parallel 24-bit display port, up to 225 Mpixels/sec (for example, WUXGA at 60 Hz or dual HD1080 and WXGA at 60 Hz) - LVDS serial ports—One port up to 165 Mpixels/sec or two ports up to 85 MP/sec (for example, WUXGA at 60 Hz) each - HDMI 1.4 port - MIPI/DSI, two lanes at 1 Gbps - Camera sensors: - Parallel Camera port (up to 20 bit and up to 240 MHz peak) - MIPI CSI-2 serial camera port, supporting up to 1000 Mbps/lane in 1/2/3-lane mode and up to 800 Mbps/lane in 4-lane mode. The CSI-2 Receiver core can manage one clock lane and up to four data lanes. Each i.MX 6Dual/6Quad processor has four lanes. - Expansion cards: - Four MMC/SD/SDIO card ports all supporting: - 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR-104 mode (104 MB/s max) - 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max) - USB: - One High Speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB PHY - Three USB 2.0 (480 Mbps) hosts: - One HS host with integrated High Speed PHY - Two HS hosts with integrated HS-IC USB (High Speed Inter-Chip USB) PHY - Expansion PCI Express port (PCIe) v2.0 one lane - PCI Express (Gen 2.0) dual mode complex, supporting Root complex operations and Endpoint operations. Uses x1 PHY configuration. - Miscellaneous IPs and interfaces: - Three I2S/SSI/AC97, up to 1.4 Mbps each - Enhanced Serial Audio Interface (ESAI), up to 1.4 Mbps per channel - Five UARTs, up to 4.0 Mbps each: - Providing RS232 interface - Supporting 9-bit RS485 multidrop mode - One of the five UARTs (UART1) supports 8-wire while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical. - Five eCSPI (Enhanced CSPI) i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### Introduction - Three I2C, supporting 400 kbps - Gigabit Ethernet Controller (IEEE1588 compliant), 10/100/1000<sup>1</sup> Mbps - Four Pulse Width Modulators (PWM) - System JTAG Controller (SJC) - GPIO with interrupt capabilities - 8x8 Key Pad Port (KPP) - Sony Philips Digital Interconnect Format (SPDIF), Rx and Tx - Two Controller Area Network (FlexCAN), 1 Mbps each - Two Watchdog timers (WDOG) - Audio MUX (AUDMUX) The i.MX 6Dual/6Quad processors integrate advanced power management unit and controllers: - Provide PMU, including LDO supplies, for on-chip resources - Use Temperature Sensor for monitoring the die temperature - Support DVFS techniques for low power modes - Use Software State Retention and Power Gating for ARM and MPE - Support various levels of system power modes - Use flexible clock gating control scheme The i.MX 6Dual/6Quad processors use dedicated hardware accelerators to meet the targeted multimedia performance. The use of hardware accelerators is a key factor in obtaining high performance at low power consumption numbers, while having the CPU core relatively free for performing other tasks. The i.MX 6Dual/6Quad processors incorporate the following hardware accelerators: - VPU—Video Processing Unit - IPUv3H—Image Processing Unit version 3H (2 IPUs) - GPU3Dv4—3D Graphics Processing Unit (OpenGL ES 2.0) version 4 - GPU2Dv2—2D Graphics Processing Unit (BitBlt) - GPUVG—OpenVG 1.1 Graphics Processing Unit - ASRC—Asynchronous Sample Rate Converter Security functions are enabled and accelerated by the following hardware: - ARM TrustZone including the TZ architecture (separation of interrupts, memory mapping, etc.) - SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features. - CAAM—Cryptographic Acceleration and Assurance Module, containing 16 KB secure RAM and True and Pseudo Random Number Generator (NIST certified) - SNVS—Secure Non-Volatile Storage, including Secure Real Time Clock i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>1.</sup> The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE). - CSU—Central Security Unit. Enhancement for the IC Identification Module (IIM). Will be configured during boot and by eFUSEs and will determine the security level operation mode as well as the TZ policy. - A-HAB—Advanced High Assurance Boot—HABv4 with the new embedded enhancements: SHA-256, 2048-bit RSA key, version control mechanism, warm boot, CSU, and TZ initialization. ### 2 Architectural Overview The following subsections provide an architectural overview of the i.MX 6Dual/6Quad processor system. ### 2.1 Block Diagram Figure 2 shows the functional modules in the i.MX 6Dual/6Quad processor system. Figure 2. i.MX 6Dual/6Quad Consumer Grade System Block Diagram #### **NOTE** The numbers in brackets indicate number of module instances. For example, PWM (4) indicates four separate PWM peripherals. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 # 3 Modules List The i.MX 6Dual/6Quad processors contain a variety of digital and analog modules. Table 2 describes these modules in alphabetical order. Table 2. i.MX 6Dual/6Quad Modules List | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 512x8 Fuse<br>Box | Electrical Fuse Array | Security | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels, Security Keys, and many other system parameters. The i.MX 6Dual/6Quad processors consist of 512x8-bit fuse box accessible through OCOTP_CTRL interface. | | APBH-DMA | NAND Flash and<br>BCH ECC DMA<br>Controller | System<br>Control<br>Peripherals | DMA controller used for GPMI2 operation | | ARM | ARM Platform | ARM | The ARM Cortex-A9 platform consists of 4x (four) Cortex-A9 cores version r2p10 and associated sub-blocks, including Level 2 Cache Controller, SCU (Snoop Control Unit), GIC (General Interrupt Controller), private timers, Watchdog, and CoreSight debug modules. | | ASRC | Asynchronous<br>Sample Rate<br>Converter | Multimedia<br>Peripherals | The Asynchronous Sample Rate Converter (ASRC) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversion of up to 10 channels of about -120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs. | | AUDMUX | Digital Audio Mux | Multimedia<br>Peripherals | The AUDMUX is a programmable interconnect for voice, audio, and synchronous data routing between host serial interfaces (for example, SSI1, SSI2, and SSI3) and peripheral serial interfaces (audio and voice codecs). The AUDMUX has seven ports with identical functionality and programming models. A desired connectivity is achieved by configuring two or more AUDMUX ports. | | BCH40 | Binary-BCH ECC<br>Processor | System<br>Control<br>Peripherals | The BCH40 module provides up to 40-bit ECC encryption/decryption for NAND Flash controller (GPMI) | | CAAM | Cryptographic<br>Accelerator and<br>Assurance Module | Security | CAAM is a cryptographic accelerator and assurance module. CAAM implements several encryption and hashing functions, a run-time integrity checker, and a Pseudo Random Number Generator (PRNG). The pseudo random number generator is certified by Cryptographic Algorithm Validation Program (CAVP) of National Institute of Standards and Technology (NIST). Its DRBG validation number is 94 and its SHS validation number is 1455. CAAM also implements a Secure Memory mechanism. In i.MX 6Dual/6Quad processors, the security memory provided is 16 KB. | | CCM<br>GPC<br>SRC | Clock Control<br>Module, Global<br>Power Controller,<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power<br>Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management. | #### **Modules List** Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------------------|--------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CSI | MIPI CSI-2 Interface | Multimedia<br>Peripherals | The CSI IP provides MIPI CSI-2 standard camera interface port. The CSI-2 interface supports up to 1 Gbps for up to 3 data lanes and up to 800 Mbps for 4 data lanes. | | CSU | Central Security Unit | Security | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 6Dual/6Quad platform. The Security Control Registers (SCR) of the CSU are set during boot time by the HAB and are locked to prevent further writing. | | CTI-0<br>CTI-1<br>CTI-2<br>CTI-3<br>CTI-4 | Cross Trigger<br>Interfaces | Debug / Trace | Cross Trigger Interfaces allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A9 Core Platform. | | СТМ | Cross Trigger Matrix | Debug / Trace | Cross Trigger Matrix IP is used to route triggering events between CTIs. The CTM module is internal to the Cortex-A9 Core Platform. | | DAP | Debug Access Port | System<br>Control<br>Peripherals | The DAP provides real-time access for the debugger without halting the core to: • System memory and peripheral registers • All debug configuration registers The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform. | | DCIC-0<br>DCIC-1 | Display Content<br>Integrity Checker | Automotive IP | The DCIC provides integrity check on portion(s) of the display. Each i.MX 6Dual/6Quad processor has two such modules, one for each IPU. | | DSI | MIPI DSI interface | Multimedia<br>Peripherals | The MIPI DSI IP provides DSI standard display port interface. The DSI interface support 80 Mbps to 1 Gbps speed per data lane. | | eCSPI1-5 | Configurable SPI | Connectivity<br>Peripherals | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals. | | ENET | Ethernet Controller | Connectivity<br>Peripherals | The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The i.MX 6Dual/6Quad processors also consist of hardware assist for IEEE 1588 standard. For details, see the ENET chapter of the i.MX 6Dual/6Quad reference manual. Note: The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE). | | EPIT-1<br>EPIT-2 | Enhanced Periodic<br>Interrupt Timer | Timer<br>Peripherals | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly. | Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |--------------------------------------------------------------------|----------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESAI | Enhanced Serial<br>Audio Interface | Connectivity<br>Peripherals | The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. All serial transfers are synchronized to a clock. Additional synchronization signals are used to delineate the word frames. The normal mode of operation is used to transfer data at a periodic rate, one word per period. The network mode is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. This mode can be used to build time division multiplexed (TDM) networks. In contrast, the on-demand mode is intended for non-periodic transfers of data and to transfer data serially at high speed when the data becomes available. The ESAI has 12 pins for data and clocking connection to external devices. | | FlexCAN-1<br>FlexCAN-2 | Flexible Controller<br>Area Network | Connectivity<br>Peripherals | The CAN protocol was primarily, but not only, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the Electromagnetic interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, Version 2.0 B, which supports both standard and extended message frames. | | GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5<br>GPIO-6<br>GPIO-7 | General Purpose I/O<br>Modules | System<br>Control<br>Peripherals | Used for general purpose input/output to external devices. Each GPIO module supports 32 bits of I/O. | | GPMI | General Media<br>Interface | Connectivity<br>Peripherals | The GPMI module supports up to 8x NAND devices. 40-bit ECC encryption/decryption for NAND Flash controller (GPMI2). The GPMI supports separate DMA channels per NAND device. | | GPT | General Purpose<br>Timer | Timer<br>Peripherals | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | | GPU2Dv2 | Graphics Processing<br>Unit-2D, ver. 2 | Multimedia<br>Peripherals | The GPU2Dv2 provides hardware acceleration for 2D graphics algorithms, such as Bit BLT, stretch BLT, and many other 2D functions. | #### **Modules List** Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | | |----------------------------------------------------------------|-----------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | GPU3Dv4 | Graphics Processing<br>Unit, ver. 4 | Multimedia<br>Peripherals | The GPU3Dv4 provides hardware acceleration for 3D graphics algorithms with sufficient processor power to run desktop quality interactive graphics applications on displays up to HD1080 resolution. The GPU3D provides OpenGL ES 2.0, including extensions, OpenGL ES 1.1, and OpenVG 1.1 | | | GPUVGv2 | Vector Graphics<br>Processing Unit,<br>ver. 2 | Multimedia<br>Peripherals | OpenVG graphics accelerator provides OpenVG 1.1 support as well as other accelerations, including Real-time hardware curve tesselation of lines, quadratic and cubic Bezier curves, 16x Line Anti-aliasing, and various Vector Drawing functions. | | | HDMI Tx | HDMI Tx interface | Multimedia<br>Peripherals | The HDMI module provides HDMI standard interface port to an HDMI 1.4 compliant display. | | | HSI | MIPI HSI interface | Connectivity<br>Peripherals | The MIPI HSI provides a standard MIPI interface to the applications processor. | | | l <sup>2</sup> C-1<br>l <sup>2</sup> C-2<br>l <sup>2</sup> C-3 | I <sup>2</sup> C Interface | Connectivity<br>Peripherals | I <sup>2</sup> C provide serial interface for external devices. Data rates of up to 400 kbps are supported. | | | IOMUXC | IOMUX Control | System<br>Control<br>Peripherals | This module enables flexible IO multiplexing. Each IO pad has default and several alternate functions. The alternate functions are software configurable. | | | IPUv3H-1<br>IPUv3H-2 | Image Processing<br>Unit, ver. 3H | Multimedia<br>Peripherals | IPUv3H enables connectivity to displays and video sources, relevant processing and synchronization and control capabilities, allowing autonomous operation. The IPUv3H supports concurrent output to two display ports and concurrent input from two camera ports, through the following interfaces: Parallel Interfaces for both display and camera Single/dual channel LVDS display interface HDMI transmitter MIPI/DSI transmitter MIPI/CSI-2 receiver The processing includes: Image conversions: resizing, rotation, inversion, and color space conversion A high-quality de-interlacing filter Video/graphics combining Image enhancement: color adjustment and gamut mapping, gamma correction, and contrast enhancement Support for display backlight reduction | | | КРР | Key Pad Port | Connectivity<br>Peripherals | <ul> <li>KPP Supports 8 x 8 external key pad matrix. KPP features are:</li> <li>Open drain design</li> <li>Glitch suppression circuit design</li> <li>Multiple keys detection</li> <li>Standby key press detection</li> </ul> | | Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |----------------------------------|------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LDB | LVDS Display Bridge | Connectivity<br>Peripherals | LVDS Display Bridge is used to connect the IPU (Image Processing Unit) to External LVDS Display Interface. LDB supports two channels; each channel has following signals: One clock pair Four data pairs Each signal pair contains LVDS special differential pad (PadP, PadM). | | MMDC | Multi-Mode DDR<br>Controller | Connectivity<br>Peripherals | DDR Controller has the following features: • Support 16/32/64-bit DDR3-1066 (LV) or LPDDR2-1066 • Supports both dual x32 for LPDDR2 and x64 DDR3 / LPDDR2 configurations (including 2x32 interleaved mode) • Support up to 4 GByte DDR memory space | | OCOTP_CTRL | OTP Controller | Security | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. | | OCRAM | On-Chip Memory<br>Controller | Data Path | The On-Chip Memory controller (OCRAM) module is designed as an interface between system's AXI bus and internal (on-chip) SRAM memory module. In i.MX 6Dual/6Quad processors, the OCRAM is used for controlling the 256 KB multimedia RAM through a 64-bit AXI bus. | | OSC 32 kHz | OSC 32 kHz | Clocking | Generates 32.768 kHz clock from an external crystal. | | PCIe | PCI Express 2.0 | Connectivity<br>Peripherals | The PCIe IP provides PCI Express Gen 2.0 functionality. | | PMU | Power-Management Functions | Data Path | Integrated power management unit. Used to provide power to various SoC domains. | | PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width<br>Modulation | Connectivity<br>Peripherals | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound. | | RAM<br>16 KB | Secure/non-secure<br>RAM | Secured<br>Internal<br>Memory | Secure/non-secure Internal RAM, interfaced through the CAAM. | | RAM<br>256 KB | Internal RAM | Internal<br>Memory | Internal RAM, which is accessed through OCRAM memory controller. | | ROM<br>96KB | Boot ROM | Internal<br>Memory | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection. | | ROMCP | ROM Controller with Patch | Data Path | ROM Controller with ROM Patch support | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Modules List** Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | | |-------------------------|---------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SATA | Serial ATA | Connectivity<br>Peripherals | The SATA controller and PHY is a complete mixed-signal IP solution designed to implement SATA II, 3.0 Gbps HDD connectivity. | | | SDMA | Smart Direct<br>Memory Access | System<br>Control<br>Peripherals | The SDMA is multi-channel flexible DMA engine. It helps in maximizin system performance by off-loading the various cores in dynamic data routing. It has the following features: • Powered by a 16-bit Instruction-Set micro-RISC engine • Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels • 48 events with total flexibility to trigger any combination of channels • Memory accesses including linear, FIFO, and 2D addressing • Shared peripherals between ARM and SDMA • Very fast context-switching with 2-level priority based preemptive multi-tasking • DMA units with auto-flush and prefetch capability • Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address) • DMA ports can handle unit-directional and bi-directional flows (copymode) • Up to 8-word buffer for configurable burst transfers • Support of byte-swapping and CRC calculations • Library of Scripts and API is available | | | SJC | System JTAG<br>Controller | System<br>Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6Dual/6Quad processors use JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards. The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6Dual/6Quad SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. | | | SNVS | Secure Non-Volatile<br>Storage | Security | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting. | | | SPDIF | Sony Philips Digital<br>Interconnect Format | Multimedia<br>Peripherals | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. It supports Transmitter and Receiver functionality. | | | SSI-1<br>SSI-2<br>SSI-3 | I2S/SSI/AC97<br>Interface | Connectivity<br>Peripherals | The SSI is a full-duplex synchronous interface, which is used on the processor to provide connectivity with off-chip audio peripherals. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock / frame sync options. The SSI has two pairs of 8x24 FIFOs and hardware support for an external DMA controller in order to minimize its impact on system performance. The second pair of FIFOs provides hardware interleaving of a second audio stream that reduces CPU overhead in use cases where two time slots are being used simultaneously. | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |------------------------------------------------|----------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TEMPMON | Temperature Monitor | System<br>Control<br>Peripherals | The temperature monitor/sensor IP module for detecting high temperature conditions. The temperature read out does not reflect case or ambient temperature. It reflects the temperature in proximity of the sensor location on the die. Temperature distribution may not be uniformly distributed; therefore, the read out value may not be the reflection of the temperature value for the entire die. | | TZASC | Trust-Zone Address<br>Space Controller | Security | The TZASC (TZC-380 by ARM) provides security address region control functions required for intended application. It is used on the path to the DRAM controller. | | UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART Interface | Connectivity<br>Peripherals | <ul> <li>Each of the UARTv2 modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 4 MHz. This is a higher max baud rate relative to the 1.875 MHz, which is stated by the TIA/EIA-232-F standard and the i.MX31 UART modules.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul> | | USBOH3A | USB 2.0 High Speed<br>OTG and 3x HS<br>Hosts | Connectivity<br>Peripherals | USBOH3 contains: One high-speed OTG module with integrated HS USB PHY One high-speed Host module with integrated HS USB PHY Two identical high-speed Host modules connected to HSIC USB ports. | #### **Modules List** Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------|----------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | uSDHC-1<br>uSDHC-2<br>uSDHC-4 | SD/MMC and SDXC<br>Enhanced<br>Multi-Media Card /<br>Secure Digital Host<br>Controller | Connectivity Peripherals | <ul> <li>i.MX 6Dual/6Quad specific SoC characteristics: All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are: <ul> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.2/4.3/4.4 including high-capacity (size &gt; 2 GB) cards HC MMC. Hardware reset as specified for eMMC cards is supported at ports #3 and #4 only.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specification, Part A2, SD Host Controller Standard Specification, v2.00</li> <li>All four ports support:</li> <li>1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max)</li> <li>1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>However, the SoC-level integration and I/O muxing logic restrict the functionality to the following:</li> <li>Instances #1 and #2 are primarily intended to serve as external slots or interfaces to on-board SDIO devices. These ports are equipped with "Card Detection" and "Write Protection" pads and do not support hardware reset.</li> <li>Instances #3 and #4 are primarily intended to serve interfaces to embedded MMC memory or interfaces to on-board SDIO devices. These ports do not have "Card detection" and "Write Protection" pads and do support hardware reset.</li> <li>All ports can work with 1.8 V and 3.3 V cards. There are two completely independent I/O power domains for Ports #1 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent power domain and port #4 shares power domain with some other interfaces.</li> </ul> </li> </ul> | | VDOA | VDOA | Multimedia<br>Peripherals | The Video Data Order Adapter (VDOA) is used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU. | | VPU | Video Processing<br>Unit | Multimedia<br>Peripherals | A high-performing video processing unit (VPU), which covers many SD-level and HD-level video decoders and SD-level encoders as a multi-standard video codec engine as well as several important video processing, such as rotation and mirroring. See the i.MX 6Dual/6Quad reference manual for complete list of VPU's decoding/encoding capabilities. | | WDOG-1 | Watchdog | Timer<br>Peripherals | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the ARM core, and a second point evokes an external event on the WDOG line. | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WDOG-2<br>(TZ) | Watchdog<br>(TrustZone) | Timer<br>Peripherals | The TrustZone Watchdog (TZ WDOG) timer module protects against TrustZone starvation by providing a method of escaping normal mode and forcing a switch to the TZ mode. TZ starvation is a situation where the normal OS prevents switching to the TZ mode. Such a situation is undesirable as it can compromise the system's security. Once the TZ WDOG module is activated, it must be serviced by TZ software on a periodic basis. If servicing does not take place, the timer times out. Upon a time-out, the TZ WDOG asserts a TZ mapped interrupt that forces switching to the TZ mode. If it is still not served, the TZ WDOG asserts a security violation signal to the CSU. The TZ WDOG module cannot be programmed or deactivated by a normal mode Software. | | EIM | NOR-Flash/PSRAM interface | Connectivity<br>Peripherals | The EIM NOR-FLASH / PSRAM provides: • Support 16-bit (in muxed IO mode only) PSRAM memories (sync and async operating modes), at slow frequency • Support 16-bit (in muxed IO mode only) NOR-Flash memories, at slow frequency • Multiple chip selects | | XTALOSC | Crystal Oscillator interface | | The XTALOSC module enables connectivity to external crystal oscillator device. In a typical application use-case, it is used for 24 MHz oscillator. | ### 3.1 Special Signal Considerations The package contact assignments can be found in Section 6, "Package Information and Contact Assignments." Signal descriptions are defined in the i.MX 6Dual/6Quad reference manual. Special signal consideration information is contained in Chapter 1 of Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). ### 3.2 Recommended Connections for Unused Analog Interfaces The recommended connections for unused analog interfaces can be found in Section 1.8, "Unused analog interfaces," of the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). ### 4 Electrical Characteristics This section provides the device and module-level electrical characteristics for the i.MX 6Dual/6Quad processors. ### 4.1 Chip-Level Conditions This section provides the device-level electrical characteristics for the SoC. See Table 3 for a quick reference to the individual tables and sections. | For these characteristics, | Topic appears | |------------------------------------|---------------| | Absolute Maximum Ratings | on page 21 | | FCPBGA Package Thermal Resistance | on page 21 | | Operating Ranges | on page 23 | | External Clock Sources | on page 25 | | Maximal Supply Currents | on page 26 | | Low Power Mode Supply Currents | on page 28 | | USB PHY Current Consumption | on page 29 | | SATA Typical Power Consumption | on page 31 | | PCIe 2.0 Maximum Power Consumption | on page 32 | | HDMI Maximum Power Consumption | on page 32 | Table 3. i.MX 6Dual/6Quad Chip-Level Conditions ### 4.1.1 Absolute Maximum Ratings #### **CAUTION** Stresses beyond those listed under Table 4 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Operating Ranges or Parameters tables is not implied. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 **Table 4. Absolute Maximum Ratings** | Parameter Description | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------|-------------------------------------------------------|------|------------------------|------| | Core supply voltages | VDDARM_IN<br>VDDSOC_IN | -0.3 | 1.5 | V | | Internal supply voltages | VDDARM_CAP<br>VDDARM23_CAP<br>VDDSOC_CAP<br>VDDPU_CAP | -0.3 | 1.3 | V | | GPIO supply voltage | Supplies denoted as I/O supply | -0.5 | 3.6 | ٧ | | DDR I/O supply voltage | Supplies denoted as I/O supply | -0.4 | 1.975 | ٧ | | LVDS I/O supply voltage | Supplies denoted as I/O supply | -0.3 | 2.8 | ٧ | | VDDHIGH_IN supply voltage | VDDHIGH_IN | -0.3 | 3.6 | ٧ | | USB VBUS | VBUS | _ | 5.25 | V | | Input voltage on USB_OTG_DP, USB_OTG_DN, USB_H1_DP, USB_H1_DN pins | USB_DP/USB_DN | -0.3 | 3.63 | V | | Input/output voltage range | V <sub>in</sub> /V <sub>out</sub> | -0.5 | OVDD <sup>1</sup> +0.3 | ٧ | | ESD damage immunity: | V <sub>esd</sub> | | | | | <ul><li>Human Body Model (HBM)</li><li>Charge Device Model (CDM)</li></ul> | | _ | 2000<br>500 | V | | Storage temperature range | T <sub>STORAGE</sub> | -40 | 150 | °C | <sup>&</sup>lt;sup>1</sup> OVDD is the I/O supply voltage. ### 4.1.2 Thermal Resistance ### 4.1.2.1 FCPBGA Package Thermal Resistance Table 5 provides the FCPBGA package thermal resistance data. **Table 5. FCPBGA Package Thermal Resistance Data** | Thermal Parameter | Test Conditions | Symbol | Value | Unit | |---------------------------------------|-----------------------------------------------------------|--------------------|-------|------| | Junction to Ambient <sup>1</sup> | Single-layer board (1s); natural convection <sup>2</sup> | $R_{ heta JA}$ | 31 | °C/W | | | Four-layer board (2s2p); natural convection <sup>2</sup> | $R_{\theta JA}$ | 22 | °C/W | | Junction to Ambient <sup>1</sup> | Single-layer board (1s); air flow 200 ft/min <sup>3</sup> | $R_{\theta JMA}$ | 24 | °C/W | | | Four-layer board (2s2p); air flow 200 ft/min <sup>3</sup> | $R_{\theta JMA}$ | 18 | °C/W | | Junction to Board <sup>1,4</sup> | _ | $R_{\theta JB}$ | 12 | °C/W | | Junction to Case (top) <sup>1,5</sup> | _ | $R_{\theta JCtop}$ | <0.1 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** - Per JEDEC JESD51-3 with the single layer board horizontal. Thermal test board meets JEDEC specification for the specified package. - <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. - Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.1.3 Operating Ranges Table 7 provides the operating ranges of the i.MX 6Dual/6Quad processors. **Table 7. Operating Ranges** | Parameter<br>Description | Symbol | Min | Тур | Max <sup>1</sup> | Unit | Comment | |-------------------------------|---------------------------------------|----------------------|------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Run mode: LDO<br>enabled | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 1.35 <sup>3</sup> | | 1.5 | V | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 1.225 V minimum for operation up to 852 MHz or 996 MHz (depending on the device speed grade). | | | | 1.25 <sup>3</sup> | | 1.5 | ٧ | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 1.125 V minimum for operation up to 792 MHz. | | | | 1.05 <sup>3</sup> | | 1.5 | V | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 0.925 V minimum for operation up to 396 MHz. | | | VDDSOC_IN <sup>5</sup> | 1.350 <sup>3,6</sup> | | 1.5 | V | 264 MHz < VPU ≤ 352 MHz; VDDSOC and VDDPU LDO outputs (VDDSOC_CAP and VDDPU_CAP) require 1.225 V minimum. | | | | 1.275 <sup>3,6</sup> | | 1.5 | V | VPU ≤ 264 MHz; VDDSOC and VDDPU LDO outputs (VDDSOC_CAP and VDDPU_CAP) require 1.15 V minimum. | | Run mode: LDO<br>bypassed | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 1.225 | | 1.3 | V | LDO bypassed for operation up to 852 MHz or 996 MHz (depending on the device speed grade). | | | | 1.125 | | 1.3 | V | LDO bypassed for operation up to 792 MHz. | | | | 0.925 | | 1.3 | V | LDO bypassed for operation up to 396 MHz. | | | VDDSOC_IN <sup>5</sup> | 1.225 <sup>6</sup> | | 1.3 | V | 264 MHz < VPU ≤ 352 MHz | | | | 1.15 <sup>6</sup> | | 1.3 | V | VPU ≤ 264 MHz | | Standby/DSM Mode | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 0.9 | | 1.3 | V | See Table 11, "Stop Mode Current and Power Consumption," on page 28. | | | VDDSOC_IN | 0.9 | | 1.3 | V | | | VDDHIGH internal<br>Regulator | VDDHIGH_IN <sup>7</sup> | 2.8 | | 3.3 | V | Must match the range of voltges that the rechargeable backup battery supports. | | Backup battery supply range | VDD_SNVS_IN <sup>7</sup> | 2.8 | | 3.3 | V | Should be supplied from the same supply as VDDHIGH_IN, if the system does not require keeping real time and other data on OFF state. | | USB supply voltages | USB_OTG_VBUS | 4.4 | | 5.25 | V | | | | USB_H1_VBUS | 4.4 | | 5.25 | V | | | DDR I/O supply | NVCC_DRAM | 1.14 | 1.2 | 1.3 | V | LPDDR2, DDR3-U | | | | 1.425 | 1.5 | 1.575 | V | DDR3 | | | | 1.283 | 1.35 | 1.45 | V | DDR3_L | #### **Electrical Characteristics** **Table 7. Operating Ranges (continued)** | Supply for RGMII I/O power group <sup>8</sup> | NVCC_RGMII | 1.15 | | 2.625 | V | <ul> <li>1.15 V – 1.30 V in HSIC 1.2 V mode</li> <li>1.43 V – 1.58 V in RGMII 1.5 V mode</li> <li>1.70 V – 1.90 V in RGMII 1.8 V mode</li> <li>2.25 V – 2.625 V in RGMII 2.5 V mode</li> </ul> | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO supplies <sup>8</sup> | NVCC_CSI, NVCC_EIM0, NVCC_EIM1, NVCC_EIM2, NVCC_ENET, NVCC_GPIO, NVCC_LCD, NVCC_NANDF, NVCC_SD1, NVCC_SD2, NVCC_SD3, NVCC_JTAG | 1.65 | 1.8,<br>2.8,<br>3.3 | 3.6 | V | Isolation between the NVCC_EIMx and NVCC_SDx different supplies allow them to operate at different voltages within the specified range. Example: NVCC_EIM1 can operate at 1.8 V while NVCC_EIM2 operates at 3.3 V. | | | NVCC_LVDS2P5 <sup>9</sup><br>NVCC_MIPI | 2.25 | 2.5 | 2.75 | V | | | HDMI supply | HDMI_VP | 0.99 | 1.1 | 1.3 | V | | | voltages | HDMI_VPH | 2.25 | 2.5 | 2.75 | V | | | PCIe supply voltages | PCIE_VP | 1.023 | 1.1 | 1.3 | V | | | | PCIE_VPH | 2.325 | 2.5 | 2.75 | V | | | | PCIE_VPTX | 1.023 | 1.1 | 1.3 | V | | | SATA Suppy voltages | SATA_VP | 0.99 | 1.1 | 1.3 | V | | | | SATA_VPH | 2.25 | 2.5 | 2.75 | V | | | Junction temperature<br>Extended Consumer | TJ | -20 | _ | 105 | °C | See Consumer qualification report for details (including product lifetime information). | | Junction temperature<br>Standard Consumer | T <sub>J</sub> | 0 | _ | 95 | °C | See Consumer qualification report for details (including product lifetime information). | Applying the maximum voltage results in maximum power consumption and heat generation. Freescale recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio. <sup>&</sup>lt;sup>2</sup> For Quad core system, connect to VDDARM\_IN. For Dual core system, may be shorted to GND together with VDDARM23\_CAP to reduce leakage. <sup>&</sup>lt;sup>3</sup> VDDARM\_IN and VDDSOC\_IN must be at least 125 mV higher than the LDO Output Set Point for correct voltage regulation. VDDARM\_CAP must not exceed VDD\_CACHE\_CAP by more than 50 mV. VDD\_CACHE\_CAP must not exceed VDDARM\_CAP by more than 200 mV. <sup>&</sup>lt;sup>5</sup> VDDSOC\_CAP and VDDPU\_CAP must be equal. <sup>&</sup>lt;sup>6</sup> VDDSOC and VDDPU output voltages must be set according to this rule: VDDARM-VDDSOC/PU<50mV. While setting VDD\_SNVS\_IN voltage with respect to Charging Currents and RTC, see Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG). All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any floating gate current. <sup>&</sup>lt;sup>9</sup> This supply also powers the pre-drivers of the DDR I/O pins; therefore, it must always be provided, even when LVDS is not used. Table 8 shows on-chip LDO regulators that can supply on-chip loads. Table 8. On-Chip LDOs<sup>1</sup> and their On-Chip Loads | Voltage Source | Load | Comment | |-------------------------|----------------------------|---------------------------------------| | VDDHIGH_CAP | NVCC_LVDS2P5 | Board-level connection to VDDHIGH_CAP | | | NVCC_MIPI | | | | HDMI_VPH | | | | PCIE_VPH | | | | SATA_VPH | | | VDDSOC_CAP <sup>2</sup> | VDD_CACHE_CAP <sup>3</sup> | Board-level connection to VDDSOC_CAP | | | HDMI_VP | | | | PCIE_VP | | | | PCIE_VPTX | | | | SATA_VP | | On-chip LDOs are designed to supply the i.MX 6Dual/6Quad loads and must not be used to supply external loads. ### 4.1.4 External Clock Sources Each i.MX 6Dual/6Quad processor has two external input system clocks: a low frequency (RTC\_XTAL) and a high frequency (XTAL). The RTC\_XTAL is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can substitute the RTC\_XTAL, in case accuracy is not important. The system clock input XTAL is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Table 9 shows the interface frequency requirements. **Table 9. External Input Clock Frequency** | Parameter Description | Symbol | Min | Тур | Max | Unit | |------------------------------------|-------------------|-----|---------------------------|-----|------| | RTC_XTAL Oscillator <sup>1,2</sup> | f <sub>ckil</sub> | _ | 32.768 <sup>3</sup> /32.0 | _ | kHz | | XTAL Oscillator <sup>4,2</sup> | f <sub>xtal</sub> | | 24 | | MHz | <sup>1</sup> External oscillator or a crystal with internal oscillator amplifier. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> VDDARM\_CAP/VDDARM23\_CAP must not exceed VDDSOC\_CAP by more than 50 mV. VDD\_CACHE\_CAP must not exceed VDDARM\_CAP by more than 200 mV. VDDARM\_CAP must not exceed VDD\_CACHE\_CAP by more than 50 mV. The required frequency stability of this clock source is application dependent. For recommendations, see Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG). #### **Electrical Characteristics** - <sup>3</sup> Recommended nominal frequency 32.768 kHz. - <sup>4</sup> External oscillator or a fundamental frequency crystal with internal oscillator amplifier. The typical values shown in Table 9 are required for use with Freescale BSPs to ensure precise time keeping and USB operation. For RTC\_XTAL operation, two clock sources are available: - On-chip 40 kHz ring oscillator: This clock source has the following characteristics: - Approximately 25 μA more Idd than crystal oscillator - Approximately ±50% tolerance - No external component required - Starts up quicker than 32 kHz crystal oscillator - External crystal oscillator with on-chip support circuit - At power up, an internal ring oscillator is utilized. After crystal oscillator is stable, the clock circuit switches over to the crystal oscillator automatically. - Higher accuracy than ring oscillator. - If no external crystal is present, then the ring oscillator is utilized. The decision of choosing a clock source should be taken based on real-time clock use and precision timeout. ### 4.1.5 Maximal Supply Currents The Power Virus numbers shown in Table 10 represent a use case designed specifically to show the maximum current consumption possible. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited practical use case, if at all, and be limited to an extremely low duty cycle unless the intention was to specifically show the worst case power consumption. The MMPF0100xxxx, Freescale's power management IC targeted for the i.MX 6x family, supports the Power Virus mode operating at 1% duty cycle. Higher duty cycles are allowed, but a robust thermal design is required for the increased system power dissipation. See the i.MX 6Dual/6Quad Power Consumption Measurement Application Note (AN4509) for more details on typical power consumption under various use case definitions. **Power Line Conditions Max Current** Unit VDDARM\_IN+VDDARM23\_IN 996 MHz ARM clock based on 3920 mΑ Power Virus operation VDDSOC\_IN 996 MHz ARM clock 1890 mΑ VDDHIGH\_IN 125<sup>1</sup> mΑ VDD SNVS IN $275^{2}$ μΑ $25^{3}$ USB\_OTG\_VBUS/USB\_H1\_VBUS (LDO 3P0) mΑ Primary Interface (IO) Supplies **Table 10. Maximal Supply Currents** i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 **Table 10. Maximal Supply Currents (continued)** | Conditions | Max Current | Unit | |------------|--------------------------------------|---------------------------------------| | _ | 4 | | | N=10 | Use maximal IO equation <sup>5</sup> | | | N=29 | Use maximal IO equation <sup>5</sup> | | | N=24 | Use maximal IO equation <sup>5</sup> | | | N=20 | Use maximal IO equation <sup>5</sup> | | | N=19 | Use maximal IO equation <sup>5</sup> | | | N=14 | Use maximal IO equation <sup>5</sup> | | | N=20 | Use maximal IO equation <sup>5</sup> | | | N=6 | Use maximal IO equation <sup>5</sup> | | | N=12 | Use maximal IO equation <sup>5</sup> | | | N=6 | Use maximal IO equation <sup>5</sup> | | | N=6 | Use maximal IO equation <sup>5</sup> | | | N=11 | Use maximal IO equation <sup>5</sup> | | | N=26 | Use maximal IO equation <sup>5</sup> | | | _ | 25.5 | mA | | MISC | | • | | _ | 1 | mA | | | | — — — — — — — — — — — — — — — — — — — | The actual maximum current drawn from VDDHIGH\_IN will be as shown plus any additional current drawn from the VDDHIGH\_CAP outputs, depending upon actual application configuration (for example, NVCC\_LVDS2P5, NVCC\_MIPI, or HDMI, PCIe, and SATA VPH supplies). Where: N—Number of IO pins supplied by the power line C-Equivalent external capacitive load V—IO voltage (0.5 xF)—Data change rate. Up to 0.5 of the clock rate (F) In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> The maximum VDD\_SNVS\_IN current may be higher depending on specific operating configurations, such as BOOT\_MODE[1:0] not equal to 00, or use of the Tamper feature. During initial power on, VDD\_SNVS\_IN can draw up to 1 mA, if available. VDD\_SNVS\_CAP charge time will increase if less than 1 mA is available. <sup>&</sup>lt;sup>3</sup> This is the maximum current per active USB physical interface. The DRAM power consumption is dependent on several factors, such as external signal termination. DRAM power calculators are typically available from the memory vendors. They take in account factors, such as signal termination. See the i.MX 6Dual/6Quad Power Consumption Measurement Application Note (AN4509) for examples of DRAM power consumption during specific use case scenarios. General equation for estimated, maximal power consumption of an IO power supply: Imax = N x C x V x (0.5 x F) #### **Electrical Characteristics** ### 4.1.6 Low Power Mode Supply Currents Table 11 shows the current core consumption (not including I/O) of i.MX 6Dual/6Quad processors in selected low power modes. **Table 11. Stop Mode Current and Power Consumption** | Mode | Test Conditions | Supply | Typical <sup>1</sup> | Unit | |-----------------|--------------------------------------------------------------------------------------------------|--------------------|----------------------|------| | WAIT | ARM, SoC, and PU LDOs are set to 1.225 V | VDDARM_IN (1.4 V) | 6 | mA | | | HIGH LDO set to 2.5 V Clocks are gated | VDDSoC_IN (1.4 V) | 23 | mA | | | <ul><li>DDR is in self refresh</li><li>PLLs are active in bypass (24 MHz)</li></ul> | VDDHIGH_IN (3.0 V) | 3.7 | mA | | | Supply voltages remain ON | Total | 52 | mW | | STOP_ON | ARM LDO set to 0.9 V | VDDARM_IN (1.4 V) | 7.5 | mA | | | SoC and PU LDOs set to 1.225 V HIGH LDO set to 2.5 V | VDDSoC_IN (1.4 V) | 22 | mA | | | PLLs disabled DDR is in self refresh | VDDHIGH_IN (3.0 V) | 3.7 | mA | | | DDITIS III Sell Tellesii | Total | 52 | mW | | STOP_OFF | ARM LDO set to 0.9 V | VDDARM_IN (1.4 V) | 7.5 | mA | | | <ul><li>SoC LDO set to 1.225 V</li><li>PU LDO is power gated</li></ul> | VDDSoC_IN (1.4 V) | 13.5 | mA | | | <ul> <li>HIGH LDO set to 2.5 V</li> <li>PLLs disabled</li> <li>DDR is in self refresh</li> </ul> | VDDHIGH_IN (3.0 V) | 3.7 | mA | | | | Total | 41 | mW | | STANDBY | ARM and PU LDOs are power gated | VDDARM_IN (0.9 V) | 0.1 | mA | | | SoC LDO is in bypass HIGH LDO is set to 2.5 V | VDDSoC_IN (0.9 V) | 13 | mA | | | PLLs are disabled Low voltage | VDDHIGH_IN (3.0 V) | 3.7 | mA | | | <ul><li>Low voltage</li><li>Well Bias ON</li><li>XTAL is enabled</li></ul> | | 22 | mW | | Deep Sleep Mode | ARM and PU LDOs are power gated | VDDARM_IN (0.9 V) | 0.1 | mA | | (DSM) | SoC LDO is in bypass HIGH LDO is set to 2.5 V | VDDSoC_IN (0.9 V) | 2 | mA | | | PLLs are disabled Low voltage | VDDHIGH_IN (3.0 V) | 0.5 | mA | | | <ul><li>Low voltage</li><li>Well Bias ON</li><li>XTAL and bandgap are disabled</li></ul> | | 3.4 | mW | The typical values shown here are for information only and are not guaranteed. These values are average values measured on a worst-case wafer at 25°C. ### 4.1.7 USB PHY Current Consumption #### 4.1.7.1 Power Down Mode In power down mode, everything is powered down, including the VBUS valid detectors, typ condition. Table 12 shows the USB interface current consumption in power down mode. **Table 12. USB PHY Current Consumption in Power Down Mode** | | VDDUSB_CAP (3.0 V) | VDDHIGH_CAP (2.5 V) | NVCC_PLL_OUT (1.1 V) | |---------|--------------------|---------------------|----------------------| | Current | 5.1 μΑ | 1.7 μΑ | <0.5 μΑ | #### **NOTE** The currents on the VDDHIGH\_CAP and VDDUSB\_CAP were identified to be the voltage divider circuits in the USB-specific level shifters. ### 4.1.8 SATA Typical Power Consumption Table 23 provides SATA PHY currents for certain Tx operating modes. #### **NOTE** Tx power consumption values are provided for a single transceiver. If T = single transceiver power and C = Clock module power, the total power required for N lanes = $N \times T + C$ . **Table 13. SATA PHY Current Drain** | Mode | Test Conditions | Supply | Typical Current | Unit | |-----------------------------------|--------------------|----------|-----------------|------| | PO: Full-power state <sup>1</sup> | Single Transceiver | SATA_VP | 11 | mA | | | | SATA_VPH | 13 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | PO: Mobile <sup>2</sup> | Single Transceiver | SATA_VP | 11 | mA | | | | SATA_VPH | 11 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P0s: Transmitter idle | Single Transceiver | SATA_VP | 9.4 | mA | | | | SATA_VPH | 2.9 | 1 | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P1: Transmitter idle, Rx powered | Single Transceiver | SATA_VP | 0.67 | mA | | down, LOS disabled | | SATA_VPH | 0.23 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P2: Powered-down state, only | Single Transceiver | SATA_VP | 0.53 | mA | | LOS and POR enabled | | SATA_VPH | 0.11 | - | | | Clock Module | SATA_VP | 0.036 | | | | | SATA_VPH | 0.12 | | | PDDQ mode <sup>3</sup> | Single Transceiver | SATA_VP | 0.13 | mA | | | | SATA_VPH | 0.012 | | | | Clock Module | SATA_VP | 0.008 | 1 | | | | SATA_VPH | 0.004 | | <sup>1</sup> Programmed for 1.0 V peak-to-peak Tx level. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> Programmed for 0.9 V peak-to-peak Tx level with no boost or attenuation. <sup>&</sup>lt;sup>3</sup> LOW power non-functional. ## 4.1.9 PCle 2.0 Maximum Power Consumption Table 25 provides PCIe PHY currents for certain operating modes. **Table 14. PCIe PHY Current Drain** | Mode | Test Conditions | Supply | Max Current | Unit | |-------------------------------------------------------|-----------------|-------------------|-------------|------| | PO: Normal Operation | 5G Operations | PCIe_VP (1.1 V) | 40 | mA | | | | PCIe_VPTX (1.1 V) | 20 | | | | | PCIe_VPH (2.5 V) | 21 | | | | 2.5G Operations | PCIe_VP (1.1 V) | 27 | | | | | PCIe_VPTX (1.1 V) | 20 | | | | | PCIe_VPH (2.5 V) | 20 | | | POs: Low Recovery Time<br>Latency, Power Saving State | 5G Operations | PCIe_VP (1.1 V) | 30 | mA | | | | PCIe_VPTX (1.1 V) | 2.4 | | | | | PCIe_VPH (2.5 V) | 18 | | | | 2.5G Operations | PCIe_VP (1.1 V) | 20 | | | | | PCIe_VPTX (1.1 V) | 2.4 | 1 | | | | PCIe_VPH (2.5 V) | 18 | | | P1: Longer Reocvery Time | | PCIe_VP (1.1 V) | 12 | mA | | Latency, Lower Power State | | PCIe_VPTX (1.1 V) | 2.4 | | | | | PCIe_VPH (2.5 V) | 12 | | | Power Down | | PCIe_VP (1.1 V) | 1.3 | mA | | | | PCIe_VPTX (1.1 V) | 0.18 | | | | | PCIe_VPH (2.5 V) | 0.36 | | #### **Electrical Characteristics** ### 4.1.10 HDMI Maximum Power Consumption Table 15 provides HDMI PHY currents for both Active 3D Tx with LFSR15 data pattern and Power-down modes. **Table 15. HDMI PHY Current Drain** | Mode | Test Conditions | Supply | Max Current | Unit | |------------|----------------------|----------|-------------|------| | Active | Bit rate 251.75 Mbps | HDMI_VPH | 14 | mA | | | | HDMI_VP | 4.1 | mA | | | Bit rate 279.27 Mbps | HDMI_VPH | 14 | mA | | | | HDMI_VP | 4.2 | mA | | | Bit rate 742.5 Mbps | HDMI_VPH | 17 | mA | | | | HDMI_VP | 7.5 | mA | | | Bit rate 1.485 Gbps | HDMI_VPH | 17 | mA | | | | HDMI_VP | 12 | mA | | | Bit rate 2.275 Gbps | HDMI_VPH | 16 | mA | | | | HDMI_VP | 17 | mA | | | Bit rate 2.97 Gbps | HDMI_VPH | 19 | mA | | | | HDMI_VP | 22 | mA | | Power-down | | HDMI_VPH | 49 | μΑ | | | | HDMI_VP | 1100 | μΑ | ### 4.2 Power Supplies Requirements and Restrictions The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations: - Excessive current during power-up phase - Prevention of the device from booting - Irreversible damage to the processor ### 4.2.1 Power-Up Sequence For power-up sequence, the restrictions are as follows: - VDD\_SNVS\_IN supply must be turned ON before any other power supply. It may be connected (shorted) with VDDHIGH\_IN supply. - If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is connected before any other supply is switched on. - If VDDARM\_IN and VDDSOC\_IN are connected to different external supply sources, then VDDARM\_IN supply must be turned ON together with VDDSOC\_IN supply or not delayed more than 1 ms. #### NOTE The POR\_B input (if used) must be immediately asserted at power-up and remain asserted until the last power rail reaches its working voltage. In the absence of an external reset feeding the POR\_B input, the internal POR module takes control. See the i.MX 6Dual/6Quad reference manual for further details and to ensure that all necessary requirements are being met. #### **NOTE** Ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies). #### NOTE USB\_OTG\_VBUS and USB\_H1\_VBUS are not part of the power supply sequence and can be powered at any time. ### 4.2.2 Power-Down Sequence No special restrictions for i.MX 6Dual/6Quad SoC. ### 4.2.3 Power Supplies Usage • All I/O pins should not be externally driven while the I/O power supply for the pin (NVCC\_xxx) is OFF. This can cause internal latch-up and malfunctions due to reverse current flows. For information about I/O power supply of each pin, see "Power Group" column of Table 93, "21 x 21 mm Functional Contact Assignments," on page 147. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** - When the SATA interface is not used, the SATA\_VP and SATA\_VPH supplies should be grounded. The input and output supplies for rest of the ports (SATA\_REFCLKM, SATA\_REFCLKP, SATA\_REXT, SATA\_RXM, SATA\_RXP, and SATA\_TXM) can be left floating. It is recommended not to turn OFF the SATA\_VPH supply while the SATA\_VP supply is ON, as it may lead to excessive power consumption. If boundary scan test is used, SATA\_VP and SATA\_VPH must remain powered. - When the PCIE interface is not used, the PCIE\_VP, PCIE\_VPH, and PCIE\_VPTX supplies should be grounded. The input and output supplies for rest of the ports (PCIE\_REXT, PCIE\_RXM, PCIE\_RXP, PCIE\_TXM, and PCIE\_TXP) can be left floating. It is recommended not to turn the PCIE\_VPH supply OFF while the PCIE\_VP supply is ON, as it may lead to excessive power consumption. If boundary scan test is used, PCIE\_VP, PCIE\_VPH, and PCIE\_VPTX must remain powered. ### 4.3 Integrated LDO Voltage Regulator Parameters Various internal supplies can be powered ON from internal LDO voltage regulators. All the supply pins named \*\_CAP must be connected to external capacitors. The onboard LDOs are intended for internal use only and should not be used to power any external circuitry. See the i.MX 6Dual/6Quad reference manual for details on the power tree scheme recommended operation. #### NOTE The \*\_CAP signals should not be powered externally. These signals are intended for internal LDO or LDO bypass operation only. ### 4.3.1 Digital Regulators (LDO\_ARM, LDO\_PU, LDO\_SOC) There are three digital LDO regulators ("Digital", because of the logic loads that they drive, not because of their construction). The advantages of the regulators are to reduce the input supply variation because of their input supply ripple rejection and their on die trimming. This translates into more voltage for the die producing higher operating frequencies. These regulators have three basic modes. - Bypass. The regulation FET is switched fully on passing the external voltage, DCDC\_LOW, to the load unaltered. The analog part of the regulator is powered down in this state, removing any loss other than the IR drop through the power grid and FET. - Power Gate. The regulation FET is switched fully off limiting the current draw from the supply. The analog part of the regulator is powered down here limiting the power consumption. - Analog regulation mode. The regulation FET is controlled such that the output voltage of the regulator equals the programmed target voltage. The target voltage is fully programmable in 25 mV steps. For additional information, see the i.MX 6Dual/6Quad reference manual. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.3.2 Analog Regulators ### 4.3.2.1 LDO 1P1 The LDO\_1P1 regulator implements a programmable linear-regulator function from VDDHIGH\_IN (see Table 7 for min and max input requirements). Typical Programming Operating Range is 1.0 V to 1.2 V with the nominal default setting as 1.1 V. Since we are not testing the accuracy or the % regulation, and only testing with the LDO set to either 1.0V or 1.2V, this is the only range that is guaranteed. The regulator has been designed to be stable with a minimum external low ESR decoupling capacitor of 1 $\mu$ F (2.2 $\mu$ F should be considered the recommended minimum value), though the actual capacitance required should be determined by the application. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. For additional information, see the i.MX 6Dual/6Quad reference manual. ### 4.3.2.2 LDO\_2P5 The LDO\_2P5 module implements a programmable linear-regulator function from VDDHIGH\_IN (see Table 7 for min and max input requirements). Typical Programming Operating Range is 2.25 V to 2.75 V with the nominal default setting as 2.5 V. Since we are not testing the accuracy or the % regulation, and only testing with the LDO set to either 2.25 V or 2.75 V, this is the only range that is guaranteed. The regulator has been designed to be stable with a minimum external low ESR decoupling capacitor of 1 $\mu$ F (2.2 $\mu$ F should be considered the recommended minimum value), though the actual capacitance required should be determined by the application. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. An alternate self-biased low-precision weak-regulator is included that can be enabled for applications needing to keep the output voltage alive during low-power modes where the main regulator driver and its associated global bandgap reference module are disabled. The output of the weak-regulator is not programmable and is a function of the input supply as well as the load current. Typically, with a 3 V input supply the weak-regulator output is 2.525 V and its output impedance is approximately 40 $\Omega$ For additional information, see the i.MX 6Dual/6Quad reference manual. ### 4.3.2.3 LDO\_USB The LDO\_USB module implements a programmable linear-regulator function from the USB\_OTG\_VBUS and USB\_H1\_VBUS voltages (4.4 V–5.25 V) to produce a nominal 3.0 V output voltage. The regulator has been designed to be stable with a minimum external low ESR decoupling capacitor of 1 $\mu F$ (2.2 $\mu F$ should be considered the recommended minimum value), though the actual capacitance required should be determined by the application. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. This regulator has a built in power-mux that allows the user to select to run the regulator from either VBUS supply, when both are present. If only one of the i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** VBUS voltages is present, then the regulator automatically selects this supply. Current limit is also included to help the system meet in-rush current targets. If no VBUS voltage is present, then the VBUSVALID threshold setting will prevent the regulator from being enabled. For additional information, see the i.MX 6Dual/6Quad reference manual. ### 4.4 PLL Electrical Characteristics ### 4.4.1 Audio/Video PLL Electrical Parameters Table 16. Audio/Video PLL Electrical Parameters | Parameter | Value | |--------------------|-------------------------| | Clock output range | 650 MHz ~1.3 GHz | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.2 528 MHz PLL **Table 17. 528 MHz PLL Electrical Parameters** | Parameter | Value | |--------------------|-------------------------| | Clock output range | 528 MHz PLL output | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.3 Ethernet PLL **Table 18. Ethernet PLL Electrical Parameters** | Parameter | Value | |--------------------|-------------------------| | Clock output range | 500 MHz | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.4 480 MHz PLL Table 19, 480 MHz PLL Electrical Parameters | Parameter | Value | |--------------------|-----------------------| | Clock output range | 480 MHz PLL output | | Reference clock | 24 MHz | | Lock time | <383 reference cycles | ### 4.4.5 ARM PLL **Table 20. ARM PLL Electrical Parameters** | Parameter | Value | |--------------------|------------------------| | Clock output range | 650 MHz~1.3 GHz | | Reference clock | 24 MHz | | Lock time | <2250 reference cycles | # 4.5 On-Chip Oscillators ### 4.5.1 OSC24M This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements an oscillator. The oscillator is powered from NVCC\_PLL\_OUT. The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used. ### 4.5.2 OSC32K This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery (VDD\_SNVS\_IN) or VDDHIGH\_IN such as the oscillator consumes power from VDDHIGH\_IN when that supply is available and transitions to the back up battery when VDDHIGH\_IN is lost. In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 kHz clock will automatically switch to a crude internal ring oscillator. The frequency range of this block is approximately 10–45 kHz. It highly depends on the process, voltage, and temperature. The OSC32k runs from VDD\_SNVS\_CAP, which comes from the VDDHIGH\_IN/VDD\_SNVS\_IN power mux. The target battery is a ~3 V coin cell. Proper choice of coin cell type is necessary for chosen VDDHIGH\_IN range. Appropriate series resistor (Rs) must be used when connecting the coin cell. Rs i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 depends on the charge current limit that depends on the chosen coin cell. For example, for Panasonic ML621: - Average Discharge Voltage is 2.5 V - Maximum Charge Current is 0.6 mA For a charge voltage of 3.2 V, Rs = (3.2-2.5)/0.6 m = 1.17 k ### **NOTE** Always refer to the chosen coin cell manufacturer's data sheet for the latest information. Table 21, OSC32K Main Characteristics | Parameter | Min | Тур | Max | Comments | |---------------------|-----|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Fosc | | 32.768 kHz | | This frequency is nominal and determined mainly by the crystal selected. 32.0 K would work as well. | | Current consumption | | 4 μΑ | | The typical value shown is only for the oscillator, driven by an external crystal. If the internal ring oscillator is used instead of an external crystal, then approximately 25 µA should be added to this value. | | Bias resistor | | 14 ΜΩ | | This the integrated bias resistor that sets the amplifier into a high gain state. Any leakage through the ESD network, external board leakage, or even a scope probe that is significant relative to this value will debias the amplifier. The debiasing will result in low gain, and will impact the circuit's ability to start up and maintain oscillations. | | | | Targ | et Crystal Prope | erties | | Cload | | 10 pF | | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal. | | ESR | | 50 kΩ | 100 kΩ | Equivalent series resistance of the crystal. Choosing a crystal with a higher value will decrease the oscillating margin. | ### 4.6 I/O DC Parameters This section includes the DC parameters of the following I/O types: - General Purpose I/O (GPIO) - Double Data Rate I/O (DDR) for LPDDR2 and DDR3/DDR3L modes - LVDS I/O ### NOTE The term 'OVDD' in this section refers to the associated supply rail of an input or output. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 3. Circuit for Parameters Voh and Vol for I/O Cells ## 4.6.1 General Purpose I/O (GPIO) DC Parameters Table 22 shows DC parameters for GPIO pads. The parameters in Table 22 are guaranteed per the operating ranges in Table 7, unless otherwise noted. | Parameter | Symbol | Test Conditions | Min | Max | Unit | |---------------------------------------------|--------|--------------------------------------------------------------------------------------------|-------------|------------|------| | High-level output voltage <sup>1</sup> | Voh | loh = -0.1 mA (DSE <sup>2</sup> = 001, 010)<br>loh = -1 mA (DSE = 011, 100, 101, 110, 111) | OVDD - 0.15 | _ | V | | Low-level output voltage <sup>1</sup> | Vol | Iol = 0.1 mA (DSE <sup>2</sup> = 001, 010)<br>Iol = 1mA (DSE = 011, 100, 101, 110, 111) | _ | 0.15 | V | | High-Level DC input voltage <sup>1, 3</sup> | Vih | _ | 0.7 × OVDD | OVDD | V | | Low-Level DC input voltage <sup>1, 3</sup> | Vil | _ | 0 | 0.3 × OVDD | V | | Input Hysteresis | Vhys | OVDD = 1.8 V<br>OVDD = 3.3 V | 0.25 | _ | V | | Schmitt trigger VT+3,4 | VT+ | _ | 0.5 × OVDD | _ | V | | Schmitt trigger VT-3, 4 | VT- | _ | _ | 0.5 × OVDD | V | | Input current (no pull-up/down) | lin | Vin = OVDD or 0 | -1 | 1 | μΑ | | Input current (22 kΩ pull-up) | lin | Vin = 0 V<br>Vin = OVDD | _ | 212<br>1 | μΑ | | Input current (47 kΩ pull-up) | lin | Vin = 0 V<br>Vin = OVDD | _ | 100<br>1 | μΑ | | Input current (100 kΩ pull-up) | lin | Vin = 0 V<br>Vin= OVDD | _ | 48<br>1 | μΑ | | Input current (100 kΩ pull-down) | lin | Vin = 0 V<br>Vin = OVDD | _ | 1<br>48 | μΑ | | Keeper circuit resistance | Rkeep | Vin = 0.3 x OVDD<br>Vin = 0.7 x OVDD | 105 | 175 | kΩ | Table 22. GPIO I/O DC Parameters i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 22. GPIO I/O DC Parameters (continued) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |---------------------------------------|--------|-----------------|-----|-----|------| | Sink current in Open Drain mode | Iskod | ı | _ | 7 | mA | | Sink/source current in Push-Pull mode | Isspp | _ | _ | 7 | mA | Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device. ### 4.6.2 DDR I/O DC Parameters The DDR I/O pads support LPDDR2 and DDR3/DDR3L operational modes. ### 4.6.2.1 LPDDR2 Mode I/O DC Parameters The LPDDR2 interface mode fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The parameters in Table 23 are guaranteed per the operating ranges in Table 7, unless otherwise noted. Table 23. LPDDR2 I/O DC Electrical Parameters<sup>1</sup> | Parameters | Symbol | Test Conditions | Min | Max | Unit | |------------------------------------------|-----------|-----------------|-----------------------|-----------------------|------| | High-level output voltage | Voh | loh = -0.1 mA | 0.9*OVDD | _ | V | | Low-level output voltage | Vol | lol = 0.1 mA | _ | 0.1*OVDD | V | | Input reference voltage | Vref | | 0.49*OVDD | 0.51*OVDD | | | DC input High Voltage | Vih(dc) | _ | Vref+0.13V | OVDD | V | | DC input Low Voltage | Vil(dc) | _ | ovss | Vref-0.13V | V | | Differential Input Logic High | Vih(diff) | | 0.26 | See Note <sup>2</sup> | | | Differential Input Logic Low | Vil(diff) | | See Note <sup>2</sup> | -0.26 | | | Input current (no pull-up/down) | lin | Vin = 0 or OVDD | -2.5 | 2.5 | μΑ | | Pull-up/pull-down impedance mismatch | MMpupd | | -15 | +15 | % | | 240 $\Omega$ unit calibration resolution | Rres | | | 10 | Ω | | Keeper circuit resistance | Rkeep | _ | 110 | 175 | kΩ | Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> DSE is the Drive Strength Field setting in the associated IOMUX control register. <sup>&</sup>lt;sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 s. <sup>&</sup>lt;sup>4</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled. <sup>&</sup>lt;sup>2</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot (see Table 28). ### 4.6.2.2 DDR3/DDR3L Mode I/O DC Parameters The DDR3/DDR3L interface mode fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. The parameters in Table 24 are guaranteed per the operating ranges in Table 7, unless otherwise noted. Table 24. DDR3/DDR3L I/O DC Electrical Parameters | Parameters | Symbol | Test Conditions | Min | Max | Unit | |------------------------------------------|-------------------|-----------------------------------------------|-----------------------|-----------------------|------| | High-level output voltage | Voh | loh = -0.1 mA<br>Voh (DSE = 001) | 0.8*OVDD <sup>1</sup> | _ | ٧ | | | | loh = -1 mA<br>Voh (for all except DSE = 001) | | | | | Low-level output voltage | Vol | IoI = 0.1 mA<br>VoI (DSE = 001) | _ | 0.2*OVDD | V | | | | lol = 1 mA<br>Vol (for all except DSE = 001) | | | | | Input reference voltage | Vref <sup>2</sup> | | 0.49*OVDD | 0.51*OVDD | | | DC input Logic High | Vih(dc) | _ | Vref+0.1 | OVDD | V | | DC input Logic Low | Vil(dc) | _ | OVSS | Vref-0.1 | V | | Differential input Logic High | Vih(diff) | _ | 0.2 | See Note <sup>3</sup> | V | | Differential input Logic Low | Vil(diff) | _ | See Note <sup>3</sup> | -0.2 | ٧ | | Termination Voltage | Vtt | Vtt tracking OVDD/2 | 0.49*OVDD | 0.51*OVDD | ٧ | | Input current (no pull-up/down) | lin | Vin = 0 or OVDD | -2.9 | 2.9 | μΑ | | Pull-up/pull-down impedance mismatch | MMpupd | _ | -10 | 10 | % | | 240 $\Omega$ unit calibration resolution | Rres | _ | _ | 10 | Ω | | Keeper circuit resistance | Rkeep | _ | 105 | 175 | kΩ | <sup>&</sup>lt;sup>1</sup> OVDD – I/O power supply (1.425 V–1.575 V for DDR3 and 1.283 V–1.45 V for DDR3L) ### 4.6.3 LVDS I/O DC Parameters The LVDS interface complies with TIA/EIA 644-A standard. See TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details. Table 25 shows the Low Voltage Differential Signaling (LVDS) I/O DC parameters. Table 25. LVDS I/O DC Parameters | Parameter | Symbol | Test Conditions | Min | Max | Unit | |-----------------------------|-----------------|------------------------------------------|-----|-----|------| | Output Differential Voltage | V <sub>OD</sub> | Rload=100 $\Omega$ between padP and padN | 250 | 450 | mV | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> Vref – DDR3/DDR3L external reference voltage <sup>&</sup>lt;sup>3</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot (see Table 29). Table 25. LVDS I/O DC Parameters (continued) | Parameter | Symbol | Test Conditions | Min | Max | Unit | |---------------------|-----------------|------------------------|-------|-------|------| | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = 0 mA | 1.25 | 1.6 | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 0 mA | 0.9 | 1.25 | V | | Offset Voltage | V <sub>OS</sub> | _ | 1.125 | 1.375 | | #### I/O AC Parameters 4.7 This section includes the AC parameters of the following I/O types: - General Purpose I/O (GPIO) - Double Data Rate I/O (DDR) for LPDDR2 and DDR3/DDR3L modes - LVDS I/O The GPIO and DDR I/O load circuit and output transition time waveforms are shown in Figure 4 and Figure 5. CL includes package, probe and fixture capacitance Figure 4. Load Circuit for Output **Figure 5. Output Transition Time Waveform** i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 42 Freescale Semiconductor # 4.7.1 General Purpose I/O AC Parameters The I/O AC parameters for GPIO in slow and fast modes are presented in the Table 26 and Table 27, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bits in the IOMUXC control registers. Table 26. General Purpose I/O AC Parameters 1.8 V Mode | Parameter | Symbol | Test Condition | Min | Min Typ Max | | Unit | |--------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-------------|------------------------|------| | Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=111) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 2.72/2.79<br>1.51/1.54 | | | Output Pad Transition Times, rise/fall (High Drive, ipp_dse=101) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.20/3.36<br>1.96/2.07 | ns | | Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=100) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.64/3.88<br>2.27/2.53 | | | Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=011) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 4.32/4.50<br>3.16/3.17 | | | Input Transition Times <sup>1</sup> | trm | _ | _ | _ | 25 | ns | <sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns. Table 27. General Purpose I/O AC Parameters 3.3 V Mode | Parameter | Symbol | Test Condition | Test Condition Min Typ Max | | Unit | | |--------------------------------------------------------------------|--------|------------------------------------------------------------|----------------------------|---|------------------------|----| | Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=101) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 1.70/1.79<br>1.06/1.15 | | | Output Pad Transition Times, rise/fall (High Drive, ipp_dse=011) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 2.35/2.43<br>1.74/1.77 | ns | | Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=010) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.13/3.29<br>2.46/2.60 | | | Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=001) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 5.14/5.57<br>4.77/5.15 | | | Input Transition Times <sup>1</sup> | trm | _ | _ | _ | 25 | ns | Hysteresis mode is recommended for inputs with transition times greater than 25 ns. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.7.2 DDR I/O AC Parameters The LPDDR2 interface mode fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The DDR3/DDR3L interface mode fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. Table 28 shows the AC parameters for DDR I/O operating in LPDDR2 mode. Table 28, DDR I/O LPDDR2 Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|-------------------------------------------------------------------------|-------------|-----|-------------|------| | AC input logic high | Vih(ac) | _ | Vref + 0.22 | _ | OVDD | ٧ | | AC input logic low | Vil(ac) | _ | 0 | _ | Vref – 0.22 | ٧ | | AC differential input high voltage <sup>2</sup> | Vidh(ac) | _ | 0.44 | _ | _ | ٧ | | AC differential input low voltage | Vidl(ac) | _ | _ | _ | 0.44 | V | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | -0.12 | _ | 0.12 | V | | Over/undershoot peak | Vpeak | _ | _ | _ | 0.35 | ٧ | | Over/undershoot area (above OVDD or below OVSS) | Varea | 533 MHz | _ | _ | 0.3 | V-ns | | Single output slew rate, measured between Vol(ac) and Voh(ac) | tsr | 50 $\Omega$ to Vref. 5 pF load. Drive impedance = 4 0 $\Omega \pm 30\%$ | 1.5 | _ | 3.5 | V/ns | | | | 50 $\Omega$ to Vref. 5pF load. Drive impedance = 60 $\Omega$ ±30% | 1 | _ | 2.5 | | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 533 MHz | _ | | 0.1 | ns | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document. Table 29 shows the AC parameters for DDR I/O operating in DDR3/DDR3L mode. Table 29, DDR I/O DDR3/DDR3L Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|---------|------------------|--------------|-----|--------------|------| | AC input logic high | Vih(ac) | _ | Vref + 0.175 | _ | OVDD | ٧ | | AC input logic low | Vil(ac) | _ | 0 | | Vref – 0.175 | V | | AC differential input voltage <sup>2</sup> | Vid(ac) | _ | 0.35 | | _ | V | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | Vref – 0.15 | _ | Vref + 0.15 | ٧ | | Over/undershoot peak | Vpeak | _ | _ | | 0.4 | V | | Over/undershoot area (above OVDD or below OVSS) | Varea | 533 MHz | _ | _ | 0.5 | V-ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Vid(ac) specifies the input differential voltage |Vtr - Vcp| required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) - Vil(ac). The typical value of Vix(ac) is expected to be about 0.5 \* OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. 45 | Table 29. DDR I/O DDR3/DD | R3L Mode AC Parameters <sup>1</sup> | (continued) | |---------------------------|-------------------------------------|-------------| |---------------------------|-------------------------------------|-------------| | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|--------------------------------|-----|-----|-----|------| | Single output slew rate, measured between Vol(ac) and Voh(ac) | tsr | Driver impedance = $34 \Omega$ | 2.5 | _ | 5 | V/ns | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 533 MHz | _ | _ | 0.1 | ns | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC JESD79\_3C specification supersedes any specification in this document. ### 4.7.3 LVDS I/O AC Parameters The differential output transition time waveform is shown in Figure 6. Figure 6. Differential LVDS Driver Transition Time Waveform Table 30 shows the AC parameters for LVDS I/O. Table 30. I/O AC Parameters of LVDS Pad | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|------------------|----------------------------------------|-----|-----|------|------| | Differential pulse skew <sup>1</sup> | t <sub>SKD</sub> | | _ | _ | 0.25 | | | Transition Low to High Time <sup>2</sup> | t <sub>TLH</sub> | Rload = 100 $\Omega$ ,<br>Cload = 2 pF | _ | _ | 0.5 | ns | | Transition High to Low Time <sup>2</sup> | t <sub>THL</sub> | · | _ | _ | 0.5 | | | Operating Frequency | f | _ | _ | 600 | 800 | MHz | | Offset voltage imbalance | Vos | _ | _ | _ | 150 | mV | t<sub>SKD</sub> = | t<sub>PHLD</sub> - t<sub>PLHD</sub> |, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel. Freescale Semiconductor i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac). The typical value of Vix(ac) is expected to be about 0.5 \* OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. <sup>&</sup>lt;sup>2</sup> Measurement levels are 20-80% from output voltage. #### **Output Buffer Impedance Parameters** 4.8 This section defines the I/O impedance parameters of the i.MX 6Dual/6Quad processors for the following I/O types: - General Purpose I/O (GPIO) - Double Data Rate I/O (DDR) for LPDDR2, and DDR3 modes - LVDS I/O ### **NOTE** GPIO and DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 7). i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 46 Freescale Semiconductor Figure 7. Impedance Matching Load for Measurement #### 4.8.1 **GPIO Output Buffer Impedance** Table 31 shows the GPIO output buffer impedance (OVDD 1.8 V). Table 31. GPIO Output Buffer Average Impedance (OVDD 1.8 V) | Parameter | Symbol Drive Strength (ipp_dse) | | Typ Value | Unit | |---------------|---------------------------------|-----|-----------|------| | | | 001 | 260 | | | | | 010 | 130 | | | Output Driver | Rdrv | 011 | 90 | | | Impedance | | 100 | 60 | Ω | | | | 101 | 50 | | | | | 110 | 40 | | | | | 111 | 33 | | Table 32 shows the GPIO output buffer impedance (OVDD 3.3 V). Table 32. GPIO Output Buffer Average Impedance (OVDD 3.3 V) | Parameter | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit | |---------------|--------|--------------------------|-----------|------| | | | 001 | 150 | | | | | 010 | 75 | | | Output Driver | Rdrv | 011 | 50 | | | Impedance | | 100 | 37 | Ω | | | | 101 | 30 | | | | | 110 | 25 | | | | | 111 | 20 | | ### 4.8.2 DDR I/O Output Buffer Impedance The LPDDR2 interface fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The DDR3 interface fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. Table 33 shows DDR I/O output buffer impedance of i.MX 6Dual/6Quad processors. | | | | Тур | | | |----------------------------|------|----------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------| | Parameter Symbol | | Test Conditions | NVCC_DRAM=1.5 V<br>(DDR3)<br>DDR_SEL=11 | NVCC_DRAM=1.2 V<br>(LPDDR2)<br>DDR_SEL=10 | Unit | | Output Driver<br>Impedance | Rdrv | Drive Strength (DSE) = 000 001 010 011 100 101 110 | Hi-Z<br>240<br>120<br>80<br>60<br>48<br>40<br>34 | Hi-Z<br>240<br>120<br>80<br>60<br>48<br>40<br>34 | Ω | Table 33. DDR I/O Output Buffer Impedance #### Note: - 1. Output driver impedance is controlled across PVTs using ZQ calibration procedure. - 2. Calibration is done against 240 W external reference resistor. - 3. Output driver impedance deviation (calibration accuracy) is ±5% (max/min impedance) across PVTs. ### 4.8.3 LVDS I/O Output Buffer Impedance The LVDS interface complies with TIA/EIA 644-A standard. See, TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details. # 4.9 System Modules Timing This section contains the timing and electrical parameters for the modules in each i.MX 6Dual/6Quad processor. # 4.9.1 Reset Timings Parameters Figure 8 shows the reset timing and Table 34 lists the timing parameters. Figure 8. Reset Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 **Table 34. Reset Timing Parameters** | ID | Parameter | Min | Max | Unit | |-----|------------------------------------------------------------------|-----|-----|-----------------| | CC1 | Duration of POR_B to be qualified as valid (input slope <= 5 ns) | 1 | _ | RTC_XTALI cycle | ### 4.9.2 WDOG Reset Timing Parameters Figure 9 shows the WDOG reset timing and Table 35 lists the timing parameters. Figure 9. WDOG\_B Timing Diagram Table 35. WDOG\_B Timing Parameters | ID | Parameter | Min | Max | Unit | |-----|------------------------------|-----|-----|-----------------| | CC3 | Duration of WDOG_B Assertion | 1 | _ | RTC_XTALI cycle | ### NOTE RTC\_XTALI is approximately 32 kHz. RTC\_XTALI cycle is one period or approximately 30 $\mu s$ . ### **NOTE** WDOG\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are muxed out through the IOMUX. See the IOMUX manual for detailed information. # 4.9.3 External Interface Module (EIM) The following subsections provide information on the EIM. #### 4.9.3.1 **EIM Signal Cross Reference** Table 36 is a guide intended to help the user identify the signals in the EIM chapter of the i.MX 6Dual/6Quad reference manual that are identical to those mentioned in this data sheet. Data Sheet Nomenclature, Reference Manual External Signals and Pin **Reference Manual EIM Chapter** Multiplexing Chapter, and IOMUXC Controller Chapter Nomenclature Nomenclature **BCLK** EIM\_BCLK EIM\_CSx CSx\_B WE\_B EIM\_RW OE B EIM\_OE BEy\_B EIM\_EBx ADV\_B EIM\_LBA **ADDR** EIM\_A[25:16], EIM\_DA[15:0] ADDR/M\_DATA EIM\_DAx (Addr/Data muxed mode) EIM\_NFC\_D (Data bus shared with NAND Flash) DATA EIM\_Dx (dedicated data bus) WAIT B EIM WAIT **Table 36. EIM Signal Cross Reference** #### 4.9.3.2 **EIM Interface Pads Allocation** EIM supports 32-bit, 16-bit and 8-bit devices operating in address/data separate or multiplexed modes. Table 37 provides EIM interface pads allocation in different modes. Table 37. EIM Internal Module Multiplexing<sup>1</sup> | | Non Multiplexed Address/Data Mode | | | | | | | | Multiplexed<br>Address/Data mode | | |----------------------|-----------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------------------|--| | Setup | | 8 E | Bit | | 16 | Bit | 32 Bit | 16 Bit | 32 Bit | | | | MUM = 0,<br>DSZ = 100 | MUM = 0,<br>DSZ = 101 | MUM = 0,<br>DSZ = 110 | MUM = 0,<br>DSZ = 111 | MUM = 0,<br>DSZ = 001 | MUM = 0,<br>DSZ = 010 | MUM = 0,<br>DSZ = 011 | MUM = 1,<br>DSZ = 001 | MUM = 1,<br>DSZ = 011 | | | A[15:0] | EIM_DA_A<br>[15:0] | | A[25:16] | EIM_A<br>[25:16] EIM_D<br>[9:0] | | | D[7:0],<br>EIM_EB0 | EIM_D<br>[7:0] | _ | | _ | EIM_D<br>[7:0] | _ | EIM_D<br>[7:0] | EIM_DA_A<br>[7:0] | EIM_DA_A<br>[7:0] | | | D[15:8],<br>EIM_EB1 | _ | EIM_D<br>[15:8] | | _ | EIM_D<br>[15:8] | _ | EIM_D<br>[15:8] | EIM_DA_A<br>[15:8] | EIM_DA_A<br>[15:8] | | | D[23:16],<br>EIM_EB2 | _ | _ | EIM_D<br>[24:16] | _ | _ | EIM_D<br>[23:16] | EIM_D<br>[23:16] | _ | EIM_D<br>[7:0] | | | D[31:24],<br>EIM_EB3 | _ | _ | | EIM_D<br>[31:24] | _ | EIM_D<br>[31:24] | EIM_D<br>[31:24] | _ | EIM_D<br>[15:8] | | <sup>&</sup>lt;sup>1</sup> For more information on configuration ports mentioned in this table, see the i.MX 6Dual/6Quad reference manual. ### 4.9.3.3 General EIM Timing-Synchronous Mode Figure 10, Figure 11, and Table 38 specify the timings related to the EIM module. All EIM output control signals may be asserted and deasserted by an internal clock synchronized to the BCLK rising edge according to corresponding assertion/negation control fields. Figure 10. EIM Output Timing Diagram Figure 11. EIM Input Timing Diagram # 4.9.3.4 Examples of EIM Synchronous Accesses **Table 38. EIM Bus Timing Parameters** | ID | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |-----|------------------------------|------------------|------------------|------| | WE1 | BCLK cycle time <sup>2</sup> | t*(k+1) | _ | ns | | WE2 | BCLK high level width | 0.4*t*(k+1) | _ | ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 38. EIM Bus Timing Parameters (continued) | WE3 | BCLK low level width | 0.4*t*(k+1) | _ | ns | |------|--------------------------------------|--------------------|---------------------|----| | WE4 | Clock rise to address valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE5 | Clock rise to address invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE6 | Clock rise to CSx_B valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE7 | Clock rise to CSx_B invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE8 | Clock rise to WE_B valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE9 | Clock rise to WE_B invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE10 | Clock rise to OE_B valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE11 | Clock rise to OE_B invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE12 | Clock rise to BEy_B valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE13 | Clock rise to BEy_B invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE14 | Clock rise to ADV_B valid | _ | -0.5*t*(k+1)/2+2.25 | ns | | WE15 | Clock rise to ADV_B invalid | 0.5*t*(k+1)/2-1.25 | _ | ns | | WE16 | Clock rise to output data valid | _ | -(k+1)*t/2+2.75 | ns | | WE17 | Clock rise to output data invalid | (k+1)*t/2-1.25 | _ | ns | | WE18 | Input data setup time to clock rise | 2.3 | _ | ns | | WE19 | Input data hold time from clock rise | 2 | _ | ns | | WE20 | WAIT_B setup time to clock rise | 2 | _ | ns | | WE21 | WAIT_B hold time from clock rise | 2 | _ | ns | | 1 . | | | | • | k represents BCD value EIM maximum operating frequency is 104 MHz (t = 9.165 ns) Figure 12 to Figure 15 provide few examples of basic EIM accesses to external memory devices with the timing parameters mentioned previously for specific control parameters settings. Figure 12. Synchronous Memory Read Access, WSC=1 Figure 13. Synchronous Memory, Write Access, WSC=1, WBEA=0 and WADVN=0 Figure 14. Muxed Address/Data (A/D) Mode, Synchronous Write Access, WSC=6,ADVA=0, ADVN=1, and ADH=1 ### **NOTE** In 32-bit muxed address/data (A/D) mode the 16 MSBs are driven on the data bus. Figure 15. 16-Bit Muxed A/D Mode, Synchronous Read Access, WSC=7, RADVN=1, ADH=1, OEA=0 i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.9.3.5 General EIM Timing-Asynchronous Mode Figure 16 through Figure 20 and Table 39 provide timing parameters relative to the chip select (CS) state for asynchronous and DTACK EIM accesses with corresponding EIM bit fields and the timing parameters mentioned above. Asynchronous read & write access length in cycles may vary from what is shown in Figure 16 through Figure 19 as RWSC, OEN & CSN is configured differently. See the i.MX 6Dual/6Quad reference manual for the EIM programming model. Figure 16. Asynchronous Memory Read Access (RWSC = 5) Figure 17. Asynchronous A/D Muxed Read Access (RWSC = 5) Figure 18. Asynchronous Memory Write Access Figure 19. Asynchronous A/D Muxed Write Access Figure 20. DTACK Read Access (DAP=0) Figure 21. DTACK Write Access (DAP=0) Table 39. EIM Asynchronous Timing Parameters Table Relative Chip Select | Ref No. | Parameter | Determination by<br>Synchronous measured<br>parameters <sup>1</sup> | Min | Max<br>(If 132 MHz is<br>supported by SoC) | Unit | |-------------------------|----------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|------| | WE31 | CSx_B valid to Address Valid | WE4 - WE6 - CSA <sup>2</sup> | _ | 3 - CSA | ns | | WE32 | Address Invalid to CSx_B invalid | WE7 - WE5 - CSN <sup>3</sup> | _ | 3 - CSN | ns | | WE32A<br>(muxed<br>A/D) | CSx_B valid to Address Invalid | t <sup>4</sup> + WE4 - WE7 + (ADVN <sup>5</sup> + ADVA <sup>6</sup> + 1 - CSA) | -3 + (ADVN +<br>ADVA + 1 - CSA) | * | | | WE33 | CSx_B Valid to WE_B Valid | WE8 - WE6 + (WEA - WCSA) | _ | 3 + (WEA - WCSA) | ns | | WE34 | WE_B Invalid to CSx_B Invalid | WE7 - WE9 + (WEN - WCSN) | _ | 3 - (WEN_WCSN) | ns | | WE35 | CSx_B Valid to OE_B Valid | WE10 - WE6 + (OEA - RCSA) | _ | 3 + (OEA - RCSA) | ns | | WE35A<br>(muxed<br>A/D) | CSx_B Valid to OE_B Valid | WE10 - WE6 + (OEA + RADVN<br>+ RADVA + ADH + 1 - RCSA) | -3 + (OEA +<br>RADVN+RADVA+<br>ADH+1-RCSA) | 3 + (OEA +<br>RADVN+RADVA+AD<br>H+1-RCSA) | ns | | WE36 | OE_B Invalid to CSx_B Invalid | WE7 - WE11 + (OEN - RCSN) | _ | 3 - (OEN - RCSN) | ns | | WE37 | CSx_B Valid to BEy_B Valid (Read access) | WE12 - WE6 + (RBEA - RCSA) | _ | 3 + (RBEA - RCSA) | ns | | WE38 | BEy_B Invalid to CSx_B Invalid (Read access) | WE7 - WE13 + (RBEN - RCSN) | _ | 3 - (RBEN- RCSN) | ns | | WE39 | CSx_B Valid to ADV_B Valid | WE14 - WE6 + (ADVA - CSA) | _ | 3 + (ADVA - CSA) | ns | **Table 39. EIM Asynchronous Timing Parameters Table Relative Chip Select (continued)** | Ref No. | Parameter | Determination by<br>Synchronous measured<br>parameters <sup>1</sup> | Min | Max<br>(If 132 MHz is<br>supported by SoC) | Unit | |-------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|--------------------------------------------|------| | WE40 | ADV_B Invalid to CSx_B Invalid (ADVL is asserted) | WE7 - WE15 - CSN | _ | 3 - CSN | ns | | WE40A<br>(muxed<br>A/D) | CSx_B Valid to ADV_B Invalid | WE14 - WE6 + (ADVN + ADVA<br>+ 1 - CSA) | -3 + (ADVN +<br>ADVA + 1 - CSA) | 3 + (ADVN + ADVA +<br>1 - CSA) | ns | | WE41 | CSx_B Valid to Output Data<br>Valid | WE16 - WE6 - WCSA | _ | 3 - WCSA | ns | | WE41A<br>(muxed<br>A/D) | CSx_B Valid to Output Data<br>Valid | WE16 - WE6 + (WADVN +<br>WADVA + ADH + 1 - WCSA) | _ | 3 + (WADVN +<br>WADVA + ADH + 1 -<br>WCSA) | ns | | WE42 | Output Data Invalid to CSx_B Invalid | WE17 - WE7 - CSN | _ | 3 - CSN | ns | | MAXCO | Output max. delay from internal driving ADDR/control FFs to chip outputs. | 10 | _ | _ | ns | | MAXCSO | Output max. delay from CSx internal driving FFs to CSx out. | 10 | _ | _ | | | MAXDI | DATA MAXIMUM delay from chip input data to its internal FF | 5 | _ | _ | | | WE43 | Input Data Valid to CSx_B Invalid | MAXCO - MAXCSO + MAXDI | MAXCO -<br>MAXCSO +<br>MAXDI | _ | ns | | WE44 | CSx_B Invalid to Input Data invalid | 0 | 0 | _ | ns | | WE45 | CSx_B Valid to BEy_B Valid (Write access) | WE12 - WE6 + (WBEA -<br>WCSA) | _ | 3 + (WBEA - WCSA) | ns | | WE46 | BEy_B Invalid to CSx_B Invalid (Write access) | WE7 - WE13 + (WBEN -<br>WCSN) | _ | -3 + (WBEN - WCSN) | ns | | MAXDTI | DTACK MAXIMUM delay from<br>chip dtack input to its internal<br>FF + 2 cycles for<br>synchronization | 10 | _ | _ | _ | | WE47 | Dtack Active to CSx_B Invalid | MAXCO - MAXCSO + MAXDTI | MAXCO -<br>MAXCSO +<br>MAXDTI | _ | ns | | WE48 | CSx_B Invalid to Dtack invalid | 0 | 0 | _ | ns | <sup>&</sup>lt;sup>1</sup> For more information on configuration parameters mentioned in this table, see the i.MX 6Solo/6DualLite reference manual. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> In this table, CSA means WCSA when write operation or RCSA when read operation. <sup>&</sup>lt;sup>3</sup> In this table, CSN means WCSN when write operation or RCSN when read operation. <sup>&</sup>lt;sup>4</sup> t is axi\_clk cycle time. <sup>&</sup>lt;sup>5</sup> In this table, ADVN means WADVN when write operation or RADVN when read operation. # 4.9.4 DDR SDRAM Specific Parameters (DDR3/DDR3L and LPDDR2) ### 4.9.4.1 DDR3/DDR3L Parameters Figure 22 shows the DDR3/DDR3L basic timing diagram. The timing parameters for this diagram appear in Table 40. Figure 22. DDR3/DDR3L Command and Address Timing Diagram Table 40. DDR3/DDR3L Timing Parameter Table | ID | Parameter | Symbol | CK = 53 | Unit | | |------|---------------------------------------|--------|---------|------|-------| | | raiannetei | Symbol | Min | Max | Offic | | DDR1 | CK clock high-level width | tсн | 0.47 | 0.53 | tcĸ | | DDR2 | CK clock low-level width | tCL | 0.47 | 0.53 | tcĸ | | DDR4 | CS, RAS, CAS, CKE, WE, ODT setup time | tıs | 500 | _ | ps | | DDR5 | CS, RAS, CAS, CKE, WE, ODT hold time | tıн | 400 | _ | ps | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>6</sup> In this table, ADVA means WADVA when write operation or RADVA when read operation. Table 40. DDR3/DDR3L Timing Parameter Table (continued) | ID | Parameter | Symbol | CK = 53 | Unit | | |------|---------------------------|--------|---------|------|-----| | | i di dilletei | Symbol | Min | Max | Omt | | DDR6 | Address output setup time | tis | 500 | _ | ps | | DDR7 | Address output hold time | tıH | 400 | _ | ps | <sup>&</sup>lt;sup>1</sup> All measurements are in reference to Vref level. Figure 23 shows the DDR3/DDR3L write timing diagram. The timing parameters for this diagram appear in Table 41. Figure 23. DDR3/DDR3L Write Cycle Table 41. DDR3/DDR3L Write Cycle | ID | Parameter | Symbol CK = 532 | | 2 MHz | Unit | |-------|-----------------------------------------------------------|-----------------|-------|-------|-------| | | raidilletei | Symbol | Min | Max | J.III | | DDR17 | DQ and DQM setup time to DQS (differential strobe) | tDS | 240 | _ | ps | | DDR18 | DQ and DQM hold time to DQS (differential strobe) | tDH | 240 | _ | ps | | DDR21 | DQS latching rising transitions to associated clock edges | tDQSS | -0.25 | +0.25 | tCK | | DDR22 | DQS high level width | tDQSH | 0.45 | 0.55 | tCK | | DDR23 | DQS low level width | tDQSL | 0.45 | 0.55 | tCK | To receive the reported setup and hold values, write calibration should be performed in order to locate the DQS in the middle of DQ window. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 $<sup>^2</sup>$ Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were taken using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. Figure 24 shows the DDR3/DDR3L read timing diagram. The timing parameters for this diagram appear in Table 42. Figure 24. DDR3/DDR3L Read Cycle Table 42. DDR3/DDR3L Read Cycle | ID | Parameter | CK = 532 MHz | | Unit | | |-------|----------------------------------------|--------------|-----|------|-------| | | r arameter | Symbol | Min | Max | Oilit | | DDR26 | Minimum required DQ valid window width | _ | 450 | _ | ps | To receive the reported setup and hold values, read calibration should be performed in order to locate the DQS in the middle of DQ window. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. ### 4.9.4.2 LPDDR2 Parameters Figure 25 shows the LPDDR2 basic timing diagram. The timing parameters for this diagram appear in Table 43. Figure 25. LPDDR2 Command and Address Timing Diagram **Table 43. LPDDR2 Timing Parameter** | ID | Parameter | Symbol | CK = 53 | Unit | | |-----|------------------------------|--------|---------|------|-------| | | | | Min | Max | Offic | | LP1 | SDRAM clock high-level width | tсн | 0.45 | 0.55 | tcĸ | | LP2 | SDRAM clock low-level width | tCL | 0.45 | 0.55 | tcĸ | | LP3 | CS, CKE setup time | tıs | 270 | _ | ps | | LP4 | CS, CKE hold time | tıн | 270 | _ | ps | | LP3 | CA setup time | tıs | 230 | _ | ps | | LP4 | CA hold time | tıн | 230 | _ | ps | <sup>&</sup>lt;sup>1</sup> All measurements are in reference to Vref level. $<sup>^2</sup>$ $\,$ Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. Figure 26 shows the LPDDR2 write timing diagram. The timing parameters for this diagram appear in Table 44. Figure 26. LPDDR2 Write Cycle **Table 44. LPDDR2 Write Cycle** | ID | Parameter | Symbol | CK = 532 MHz | | Unit | |------|-----------------------------------------------------------|--------|--------------|-------|-------| | | Faiannetei | Symbol | Min | | Oille | | LP17 | DQ and DQM setup time to DQS (differential strobe) | tDS | 235 | _ | ps | | LP18 | DQ and DQM hold time to DQS (differential strobe) | tDH | 235 | _ | ps | | LP21 | DQS latching rising transitions to associated clock edges | tDQSS | -0.25 | +0.25 | tCK | | LP22 | DQS high level width | tDQSH | 0.4 | - | tCK | | LP23 | DQS low level width | tDQSL | 0.4 | - | tCK | To receive the reported setup and hold values, write calibration should be performed in order to locate the DQS in the middle of DQ window <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. Figure 27 shows the LPDDR2 read timing diagram. The timing parameters for this diagram appear in Table 45. Figure 27. LPDDR2 Read Cycle Table 45. LPDDR2 Read Cycle | ID | Parameter | Symbol CK = 532 MHz Min Max | | Unit | | |------|---------------------------------------------------|-----------------------------|-----|------|-------| | | i didiletei | Cymbol | • | | J.III | | LP26 | Minimum required DQ valid window width for LPDDR2 | | 250 | _ | ps | To receive the reported setup and hold values, read calibration should be performed in order to locate the DQS in the middle of DQ window. # 4.10 General-Purpose Media Interface (GPMI) Timing The i.MX 6Dual/6Quad GPMI controller is a flexible interface NAND Flash controller with 8-bit data width, up to 200 MB/s I/O speed and individual chip select. It supports Asynchronous timing mode, Source Synchronous timing mode, and Samsung Toggle timing mode separately described in the following subsections. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to VDD\_REF. #### **Asynchronous Mode AC Timing (ONFI 1.0 Compatible)** 4.10.1 Asynchronous mode AC timings are provided as multiplications of the clock cycle and fixed delay. The Maximum I/O speed of GPMI in Asynchronous mode is about 50 MB/s. Figure 28 through Figure 31 depict the relative timing between GPMI signals at the module level for different operations under Asynchronous mode. Table 46 describes the timing parameters (NF1–NF17) that are shown in the figures. Figure 28. Command Latch Cycle Timing Diagram Figure 29. Address Latch Cycle Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Freescale Semiconductor 67 Figure 30. Write Data Latch Cycle Timing Diagram Figure 31. Read Data Latch Cycle Timing Diagram (Non-EDO Mode) i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 32. Read Data Latch Cycle Timing Diagram (EDO Mode) Table 46. Asynchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Timing<br>T <sup>2</sup> = GPMI Clock Cycle | | Example T<br>GPMI Clock<br>T = 1 | $\approx 100$ MHz | Unit | |------|--------------------|--------|---------------------------------------------|-----------|----------------------------------|-------------------|------| | | | | Min. | Max. | Min. | Max. | | | NF1 | CLE setup time | tCLS | (AS <sup>3</sup> +1)*T | _ | 10 | _ | ns | | NF2 | CLE hold time | tCLH | (DH+1)*T | | 20 | _ | ns | | NF3 | CEn setup time | tCS | (AS+1)*T | | 10 | _ | ns | | NF4 | CE hold time | tCH | (DH+1)*T | | 20 | _ | ns | | NF5 | WE pulse width | tWP | DS | *T | 10 | | ns | | NF6 | ALE setup time | tALS | (AS+1)*T | _ | 10 | _ | ns | | NF7 | ALE hold time | tALH | (DH+1)*T | _ | 20 | _ | ns | | NF8 | Data setup time | tDS | DS*T | _ | 10 | _ | ns | | NF9 | Data hold time | tDH | DH*T | _ | 10 | _ | ns | | NF10 | Write cycle time | tWC | (DS+E | (DS+DH)*T | | 0 | ns | | NF11 | WE hold time | tWH | DH | *T | 1 | 0 | ns | | NF12 | Ready to RE low | tRR | (AS+1)*T | _ | 10 | _ | ns | | NF13 | RE pulse width | tRP | DS*T | _ | 10 | _ | ns | | NF14 | READ cycle time | tRC | (DS+DH)*T | _ | 20 | _ | ns | | NF15 | RE high hold time | tREH | DH*T | | 10 | _ | ns | | NF16 | Data setup on read | tDSR | N/ | Ά | 10 | _ | ns | | NF17 | Data hold on read | tDHR | N/ | Ά | 10 | _ | ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 - GPMI's Async Mode output timing could be controlled by module's internal register, say GPMI\_TIMING0\_ADDRESS\_SETUP, GPMI\_TIMING0\_DATA\_SETUP, GPMI\_TIMING0\_DATA\_HOLD. This AC timing depends on these registers' settings. In the above table, we use AS/DS/DH to represent each of these settings. - <sup>2</sup> T represents the GPMI clock period. - <sup>3</sup> AS minimum value could be 0, while DS/DH minimum value is 1. In EDO mode (Figure 32), NF16/NF17 are different from the definition in non-EDO mode (Figure 31). They are called tREA/tRHOH (RE# access time/RE# HIGH to output hold). The typical value for them are 16 ns (max for tREA)/15 ns (min for tRHOH) at 50 MB/s EDO mode. In EDO mode, GPMI will sample IO[7:0] at rising edge of delayed RE provided by an internal DPLL. The delay value can be controlled by GPMI\_CTRL1.RDN\_DELAY (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual). The typical value of this control register is 0x8 at 50 MT/s EDO mode. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay. ## 4.10.2 Source Synchronous Mode AC Timing (ONFI 2.x Compatible) Below diagrams show the write and read timing of Source Synchronous mode. Figure 33. Source Synchronous Mode Command and Address Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 34. Source Synchronous Mode Data Write Timing Diagram Figure 35. Source Synchronous Mode Data Read Timing Diagram Figure 36. DQS/DQ Read Valid Window Table 47. Source Synchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Timin<br>T = GPMI Clo | _ | Unit | |------|---------------------------------------------|--------|-----------------------|------|------| | | | | Min. | Max. | | | NF18 | CE# access time | tCE | CE_DELAY*tCK | _ | ns | | NF19 | CE# hold time | tCH | 0.5 *tCK | _ | ns | | NF20 | Command/address DQ setup time | tCAS | 0.5*tCK | _ | ns | | NF21 | Command/address DQ hold time | tCAH | 0.5*tCK | _ | ns | | NF22 | clock period | tCK | 5 | | ns | | NF23 | preamble delay | tPRE | PRE_DELAY*tCK | _ | ns | | NF24 | postamble delay | tPOST | POST_DELAY*tCK | _ | ns | | NF25 | CLE and ALE setup time | tCALS | 0.5*tCK | _ | ns | | NF26 | CLE and ALE hold time | tCALH | 0.5*tCK | _ | ns | | NF27 | Data input to first DQS latching transition | tDQSS | tCK | _ | ns | <sup>&</sup>lt;sup>1</sup> GPMI's Source sync mode output timing could be controlled by module's internal register, say GPMI\_TIMING2\_CE\_DELAY, GPMI\_TIMING\_PREAMBLE\_DELAY, GPMI\_TIMING2\_POST\_DELAY. This AC timing depends on these registers' settings. In the above table, we use CE\_DELAY/PRE\_DELAY/POST\_DELAY to represent each of these settings. Figure 36 shows the timing diagram of DQS/DQ read valid window. For Source Synchronous mode, the typical value of tDQSQ is 0.85 ns (max) and 1 ns (max) for tQHS at 200MB/s. GPMI will sample DQ[7:0] at both rising and falling edge of an delayed DQS signal, which can be provided by an internal DPLL. The delay value can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual). Generally, the typical delay value of this register is equal to 0x7 which means 1/4 clock cycle delay expected. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay. #### **Samsung Toggle Mode AC Timing** 4.10.3 #### 4.10.3.1 **Command and Address Timing** Samsung Toggle mode command and address timing is the same as ONFI 1.0 compatible Async mode AC timing. See Section 4.10.1, "Asynchronous Mode AC Timing (ONFI 1.0 Compatible)" for details. #### **Read and Write Timing** 4.10.3.2 Figure 38. Samsung Toggle Mode Data Read Timing **Table 48. Samsung Toggle Mode Timing Parameters** | ID | Parameter | Symbol T = GPMI | | | Unit | |------|-------------------------------|-----------------|-------------------|------|------| | | | | Min. | Max. | | | NF18 | CE# access time | tCE | CE_DELAY*tCK | _ | ns | | NF19 | CE# hold time | tCH | 0.5 *tCK | _ | ns | | NF20 | Command/address DQ setup time | tCAS | 0.5*tCK | _ | ns | | NF21 | Command/address DQ hold time | tCAH | 0.5*tCK | _ | ns | | NF22 | clock period | tCK | 7.5 | | ns | | NF23 | preamble delay | tPRE | (PRE_DELAY+1)*tCK | _ | ns | | NF24 | postamble delay | tPOST | POST_DELAY*tCK | _ | ns | | NF25 | CLE and ALE setup time | tCALS | 0.5*tCK | _ | ns | | NF26 | CLE and ALE hold time | tCALH | 0.5*tCK | _ | ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 36 shows the timing diagram of DQS/DQ read valid window. For DDR Toggle mode, the typical value of tDQSQ is 1.4 ns (max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI will sample DQ[7:0] at both rising and falling edge of an delayed DQS signal, which is provided by an internal DPLL. The delay value of this register can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual). Generally, the typical delay value is equal to 0x7 which means 1/4 clock cycle delay expected. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay. ## 4.11 External Peripheral Interface Parameters The following subsections provide information on external peripheral interfaces. ## 4.11.1 AUDMUX Timing Parameters The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI electrical specifications found within this document. ## 4.11.2 ECSPI Timing Parameters This section describes the timing parameters of the ECSPI block. The ECSPI has separate timing parameters for master and slave modes. ## 4.11.2.1 ECSPI Master Mode Timing Figure 39 depicts the timing of ECSPI in master mode and Table 49 lists the ECSPI master mode timing characteristics. Figure 39. ECSPI Master Mode Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 **Table 49. ECSPI Master Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |------|-------------------------------------------------------------------------------------------------------------|------------------------|----------------------|-----|------| | CS1 | SCLK Cycle Time-Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> SCLK Cycle Time-Write | t <sub>clk</sub> | 55<br>40<br>15 | _ | ns | | CS2 | SCLK High or Low Time-Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> SCLK High or Low Time-Write | t <sub>SW</sub> | 26<br>20<br>7 | _ | ns | | CS3 | SCLK Rise or Fall <sup>3</sup> | t <sub>RISE/FALL</sub> | _ | _ | ns | | CS4 | SSx pulse width | t <sub>CSLH</sub> | Half SCLK period | _ | ns | | CS5 | SSx Lead Time (CS setup time) | t <sub>SCS</sub> | Half SCLK period - 4 | _ | ns | | CS6 | SSx Lag Time (CS hold time) | t <sub>HCS</sub> | Half SCLK period | _ | ns | | CS7 | MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF) | t <sub>PDmosi</sub> | -1 | 1 | ns | | CS8 | MISO Setup Time • Slow group <sup>1</sup> • Fast group <sup>2</sup> | t <sub>Smiso</sub> | 21.5<br>16 | _ | ns | | CS9 | MISO Hold Time | t <sub>Hmiso</sub> | 0 | _ | ns | | CS10 | RDY to SSx Time <sup>4</sup> | t <sub>SDRY</sub> | 5 | | ns | <sup>&</sup>lt;sup>1</sup> ECSPI slow include: ECSPI1/DISP0\_DAT22, ECSPI1/KEY\_COL1, ECSPI1/CSI0\_DAT6, ECSPI2/EIM\_OE, ECSPI2/DISP0\_DAT17, ECSPI2/CSI0\_DAT10, ECSPI3/DISP0\_DAT2 ECSPI1/EIM\_D17, ECSPI4/EIM\_D22, ECSPI5/SD2\_DAT0, ECSPI5/SD1\_DAT0 <sup>&</sup>lt;sup>2</sup> ECSPI fast include: $<sup>^{3}\,</sup>$ See specific I/O AC parameters Section 4.7, "I/O AC Parameters." $<sup>^4\,</sup>$ SPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals. ## 4.11.2.2 ECSPI Slave Mode Timing Figure 40 depicts the timing of ECSPI in slave mode and Table 50 lists the ECSPI slave mode timing characteristics. Figure 40. ECSPI Slave Mode Timing Diagram **Table 50. ECSPI Slave Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------------------------------------------------------------------------------------------------|---------------------|------------------|----------|------| | CS1 | SCLK Cycle Time-Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> SCLK Cycle Time-Write | <sup>t</sup> clk | 55<br>40<br>15 | _ | ns | | CS2 | SCLK High or Low Time-Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> SCLK High or Low Time-Write | t <sub>SW</sub> | 26<br>20<br>7 | _ | ns | | CS4 | SSx pulse width | t <sub>CSLH</sub> | Half SCLK period | _ | ns | | CS5 | SSx Lead Time (CS setup time) | t <sub>SCS</sub> | 5 | _ | ns | | CS6 | SSx Lag Time (CS hold time) | t <sub>HCS</sub> | 5 | _ | ns | | CS7 | MOSI Setup Time | t <sub>Smosi</sub> | 4 | _ | ns | | CS8 | MOSI Hold Time | t <sub>Hmosi</sub> | 4 | _ | ns | | CS9 | MISO Propagation Delay (C <sub>LOAD</sub> = 20 pF) • Slow group <sup>1</sup> • Fast group <sup>2</sup> | t <sub>PDmiso</sub> | 4 | 25<br>17 | ns | <sup>&</sup>lt;sup>1</sup> ECSPI slow include: ${\tt ECSPI1/DISP0\_DAT22, ECSPI1/KEY\_COL1, ECSPI1/CSI0\_DAT6, ECSPI2/EIM\_OE, ECSPI2/DISP0\_DAT17, ECSPI2/CSI0\_DAT10, ECSPI3/DISP0\_DAT2}$ ECSPI1/EIM\_D17, ECSPI4/EIM\_D22, ECSPI5/SD2\_DAT0, ECSPI5/SD1\_DAT0 i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> ECSPI fast include: ## 4.11.3 Enhanced Serial Audio Interface (ESAI) Timing Parameters The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. Table 51 shows the interface timing values. The number field in the table refers to timing signals found in Figure 41 and Figure 42. Table 51. Enhanced Serial Audio Interface (ESAI) Timing | ID | Parameter <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min | Max | Condition <sup>3</sup> | Unit | |----|-----------------------------------------------------------------------|--------------------|-------------------------------------------|--------------|--------------|------------------------|------| | 62 | Clock cycle <sup>4</sup> | t <sub>SSICC</sub> | $4 \times T_{C}$ $4 \times T_{C}$ | 30.0<br>30.0 | _ | i ck<br>i ck | ns | | 63 | Clock high period: For internal clock For external clock | | $2 \times T_{C} - 9.0$ $2 \times T_{C}$ | 6<br>15 | _ | | ns | | 64 | Clock low period: For internal clock For external clock | | 2×T <sub>C</sub> -9.0<br>2×T <sub>C</sub> | 6<br>15 | _ | | ns | | 65 | SCKR rising edge to FSR out (bl) high | _ | | _<br>_ | 19.0<br>7.0 | x ck<br>i ck a | ns | | 66 | SCKR rising edge to FSR out (bl) low | _<br>_ | _<br>_ | _ | 19.0<br>7.0 | x ck<br>i ck a | ns | | 67 | SCKR rising edge to FSR out (wr) high <sup>5</sup> | _ | | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 68 | SCKR rising edge to FSR out (wr) low <sup>5</sup> | _<br>_ | _<br>_ | | 19.0<br>9.0 | x ck<br>i ck a | ns | | 69 | SCKR rising edge to FSR out (wl) high | _ | | _ | 19.0<br>6.0 | x ck<br>i ck a | ns | | 70 | SCKR rising edge to FSR out (wl) low | _ | | _<br>_ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 71 | Data in setup time before SCKR (SCK in synchronous mode) falling edge | _ | _ | 12.0<br>19.0 | _ | x ck<br>i ck | ns | | 72 | Data in hold time after SCKR falling edge | _ | | 3.5<br>9.0 | _<br>_ | x ck<br>i ck | ns | | 73 | FSR input (bl, wr) high before SCKR falling edge <sup>5</sup> | _ | | 2.0<br>19.0 | _ | x ck<br>i ck a | ns | | 74 | FSR input (wl) high before SCKR falling edge | _ | | 2.0<br>19.0 | _ | x ck<br>i ck a | ns | | 75 | FSR input hold time after SCKR falling edge | _ | _ | 2.5<br>8.5 | _ | x ck<br>i ck a | ns | | 78 | SCKT rising edge to FST out (bl) high | _ | | _<br>_ | 19.0<br>8.0 | x ck<br>i ck | ns | | 79 | SCKT rising edge to FST out (bl) low | _ | _ | | 20.0<br>10.0 | x ck<br>i ck | ns | | 80 | SCKT rising edge to FST out (wr) high <sup>5</sup> | _<br>_ | | | 20.0<br>10.0 | x ck<br>i ck | ns | Table 51. Enhanced Serial Audio Interface (ESAI) Timing (continued) | ID | Parameter <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min | Max | Condition <sup>3</sup> | Unit | |----|---------------------------------------------------------------------|--------|-------------------------|-------------|--------------|------------------------|------| | 81 | SCKT rising edge to FST out (wr) low <sup>5</sup> | _ | | _ | 22.0<br>12.0 | x ck<br>i ck | ns | | 82 | SCKT rising edge to FST out (wl) high | _ | | _ | 19.0<br>9.0 | x ck<br>i ck | ns | | 83 | SCKT rising edge to FST out (wl) low | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 84 | SCKT rising edge to data out enable from high impedance | _ | | _ | 22.0<br>17.0 | x ck<br>i ck | ns | | 86 | SCKT rising edge to data out valid | _ | _ | _ | 19.0<br>13.0 | x ck<br>i ck | ns | | 87 | SCKT rising edge to data out high impedance <sup>67</sup> | _ | _ | _ | 21.0<br>16.0 | x ck<br>i ck | ns | | 89 | FST input (bl, wr) setup time before SCKT falling edge <sup>5</sup> | _ | _ | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 90 | FST input (wl) setup time before SCKT falling edge | _ | _ | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 91 | FST input hold time after SCKT falling edge | _ | | 4.0<br>5.0 | _ | x ck<br>i ck | ns | | 95 | HCKR/HCKT clock cycle | _ | 2 x T <sub>C</sub> | 15 | _ | _ | ns | | 96 | HCKT input rising edge to SCKT output | _ | _ | _ | 18.0 | _ | ns | | 97 | HCKR input rising edge to SCKR output | _ | _ | _ | 18.0 | _ | ns | <sup>&</sup>lt;sup>1</sup> i ck = internal clock (asynchronous implies that SCKT and SCKR are two different clocks) i ck s = internal clock, synchronous mode (synchronous implies that SCKT and SCKR are the same clock) <sup>2</sup> bl = bit length wl = word length wr = word length relative <sup>3</sup> SCKT(SCKT pin) = transmit clock SCKR(SCKR pin) = receive clock FST(FST pin) = transmit frame sync FSR(FSR pin) = receive frame sync HCKT(HCKT pin) = transmit high frequency clock HCKR(HCKR pin) = receive high frequency clock - <sup>4</sup> For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register. - The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but it spreads from one serial clock before the first bit clock (like the bit length frame sync signal), until the second-to-last bit clock of the first word in the frame. - <sup>6</sup> Periodically sampled and not 100% tested. x ck = external clock i ck a = internal clock, asynchronous mode Figure 41. ESAI Transmitter Timing Figure 42. ESAI Receiver Timing # 4.11.4 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC Timing This section describes the electrical information of the uSDHC, which includes SD/eMMC4.3 (Single Data Rate) timing and eMMC4.4 (Dual Date Rate) timing. ## 4.11.4.1 SD/eMMC4.3 (Single Data Rate) AC Timing Figure 43 depicts the timing of SD/eMMC4.3, and Table 52 lists the SD/eMMC4.3 timing characteristics. Figure 43. SD/eMMC4.3 Timing Table 52. SD/eMMC4.3 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | | |-----|------------------------------------------------------|------------------------------|------|-------|------|--|--|--|--| | | Card Input Clock | | | | | | | | | | SD1 | Clock Frequency (Low Speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | | | | | Clock Frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25/50 | MHz | | | | | | | Clock Frequency (MMC Full Speed/High Speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20/52 | MHz | | | | | | | Clock Frequency (Identification Mode) | f <sub>OD</sub> | 100 | 400 | kHz | | | | | | SD2 | Clock Low Time | t <sub>WL</sub> | 7 | _ | ns | | | | | | SD3 | Clock High Time | t <sub>WH</sub> | 7 | _ | ns | | | | | | SD4 | Clock Rise Time | t <sub>TLH</sub> | _ | 3 | ns | | | | | | SD5 | Clock Fall Time | t <sub>THL</sub> | _ | 3 | ns | | | | | | | eSDHC Output/Card Inputs CMD, DAT (Reference to CLK) | | | | | | | | | | SD6 | eSDHC Output Delay | t <sub>OD</sub> | -6.6 | 3.6 | ns | | | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 52. SD/eMMC4.3 Interface Timing Specification (continued) | ID | Parameter | Symbols | Min | Max | Unit | | |-----|------------------------------------------------------|------------------|-----|-----|------|--| | | eSDHC Input/Card Outputs CMD, DAT (Reference to CLK) | | | | | | | SD7 | eSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | SD8 | eSDHC Input Hold Time <sup>4</sup> | t <sub>IH</sub> | 5.6 | _ | ns | | <sup>&</sup>lt;sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. ## 4.11.4.2 eMMC4.4 (Dual Data Rate) eSDHCv3 AC Timing Figure 44 depicts the timing of eMMC4.4. Table 53 lists the eMMC4.4 timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD). Figure 44. eMMC4.4 Timing Table 53. eMMC4.4 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | |-----|--------------------------------------------------------|-----------------|-----|-----|------|--|--| | | Card Input | Clock | | | | | | | SD1 | Clock Frequency (EMMC4.4 DDR) | f <sub>PP</sub> | 0 | 52 | MHz | | | | SD1 | Clock Frequency (SD3.0 DDR) | f <sub>PP</sub> | 0 | 50 | MHz | | | | | uSDHC Output / Card Inputs CMD, DAT (Reference to CLK) | | | | | | | | SD2 | uSDHC Output Delay | t <sub>OD</sub> | 2.5 | 7.1 | ns | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0—25 MHz. In high-speed mode, clock frequency can be any value between 0—50 MHz. <sup>&</sup>lt;sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0—20 MHz. In high-speed mode, clock frequency can be any value between 0—52 MHz. <sup>&</sup>lt;sup>4</sup>To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. | Table 53. eMMC4.4 | Interface Timing | Specification | (continued) | | |-------------------|------------------|---------------|-------------|--| |-------------------|------------------|---------------|-------------|--| | ID | Parameter | Symbols | Min | Max | Unit | |--------------------------------------------------------|------------------------|------------------|-----|-----|------| | uSDHC Input / Card Outputs CMD, DAT (Reference to CLK) | | | | | | | SD3 | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.6 | _ | ns | | SD4 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | 1 | ns | ## 4.11.4.3 SDR50/SDR104 AC Timing Figure 45 depicts the timing of SDR50/SDR104, and Table 52 lists the SDR50/SDR104 timing characteristics. Figure 45. SDR50/SDR104 Timing Table 54. SDR50/SDR104 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | | |-----|----------------------------|------------------|----------------------|----------------------|------|--|--|--|--| | | Card Input Clock | | | | | | | | | | SD1 | Clock Frequency Period | t <sub>CLK</sub> | 4.8 | _ | ns | | | | | | SD2 | Clock Low Time | t <sub>CL</sub> | 0.3*t <sub>CLK</sub> | 0.7*t <sub>CLK</sub> | ns | | | | | | SD2 | Clock High Time | t <sub>CH</sub> | 0.3*t <sub>CLK</sub> | 0.7*t <sub>CLK</sub> | ns | | | | | | | uSDHC Output/Card Inputs 0 | CMD, DAT in SDF | R50 (Reference | e to CLK) | | | | | | | SD4 | uSDHC Output Delay | t <sub>OD</sub> | -3 | 1 | ns | | | | | | | uSDHC Output/Card Inputs C | MD, DAT in SDR | 104 (Referenc | e to CLK) | | | | | | | SD5 | uSDHC Output Delay | t <sub>OD</sub> | -1.6 | 1 | ns | | | | | | | uSDHC Input/Card Outputs 0 | CMD, DAT in SDF | R50 (Reference | e to CLK) | | | | | | | SD6 | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | | | | SD7 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | _ | ns | | | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|-----------------------------------------------------------------------------|------------------|----------------------|-----|------|--|--|--| | | uSDHC Input/Card Outputs CMD, DAT in SDR104 (Reference to CLK) <sup>1</sup> | | | | | | | | | SD8 | Card Output Data Window | t <sub>ODW</sub> | 0.5*t <sub>CLK</sub> | _ | ns | | | | <sup>&</sup>lt;sup>1</sup>Data window in SDR100 mode is variable. ## 4.11.4.4 Bus Operation Condition for 3.3 V and 1.8 V Signaling Signaling level of SD/eMMC4.3 and eMMC4.4 modes is 3.3 V. Signaling level of SDR104/SDR50 mode is 1.8 V. The DC parameters for the NVCC\_SD1, NVCC\_SD2, and NVCC\_SD3 supplies are identical to those shown in Table 22, "GPIO I/O DC Parameters," on page 39. ## 4.11.5 Ethernet Controller (ENET) AC Electrical Specifications ## 4.11.5.1 ENET MII Mode Timing This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings. ## 4.11.5.1.1 MII Receive Signal Timing (ENET\_RX\_DATA3,2,1,0, ENET\_RX\_EN, ENET\_RX\_ER, and ENET\_RX\_CLK) The receiver functions correctly up to an ENET\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_RX\_CLK frequency. Figure 46 shows MII receive signal timings. Table 55 describes the timing parameters (M1–M4) shown in the figure. Figure 46. MII Receive Signal Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | ID | Characteristic <sup>1</sup> | Min. | Max. | Unit | |----|------------------------------------------------------------------|------|------|--------------------| | M1 | ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER to ENET_RX_CLK setup | 5 | _ | ns | | M2 | ENET_RX_CLK to ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER hold | 5 | _ | ns | | МЗ | ENET_RX_CLK pulse width high | 35% | 65% | ENET_RX_CLK period | | M4 | ENET_RX_CLK pulse width low | 35% | 65% | ENET_RX_CLK period | **Table 55. MII Receive Signal Timing** ## 4.11.5.1.2 MII Transmit Signal Timing (ENET\_TX\_DATA3,2,1,0, ENET\_TX\_EN, ENET\_TX\_ER, and ENET\_TX\_CLK) The transmitter functions correctly up to an ENET\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_TX\_CLK frequency. Figure 47 shows MII transmit signal timings. Table 56 describes the timing parameters (M5–M8) shown in the figure. Figure 47. MII Transmit Signal Timing Diagram | Table 56. MII Transmit Signal Timi | able 56. | /III Transmit Sig | nal Timing | |------------------------------------|----------|-------------------|------------| |------------------------------------|----------|-------------------|------------| | ID | Characteristic <sup>1</sup> | Min. | Max. | Unit | |----|--------------------------------------------------------------------|------|------|--------------------| | M5 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER invalid | 5 | _ | ns | | M6 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER valid | _ | 20 | ns | | M7 | ENET_TX_CLK pulse width high | 35% | 65% | ENET_TX_CLK period | | M8 | ENET_TX_CLK pulse width low | 35% | 65% | ENET_TX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_TX\_EN, ENET\_TX\_CLK, and ENET0\_TXD0 have the same timing in 10-Mbps 7-wire interface mode. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>1</sup> ENET\_RX\_EN, ENET\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode. ## 4.11.5.1.3 MII Asynchronous Inputs Signal Timing (ENET\_CRS and ENET\_COL) Figure 48 shows MII asynchronous input timings. Table 57 describes the timing parameter (M9) shown in the figure. Figure 48. MII Async Inputs Timing Diagram Table 57. MII Asynchronous Inputs Signal Timing | ID | Characteristic | Min. | Max. | Unit | |-----------------|------------------------------------------|------|------|--------------------| | M9 <sup>1</sup> | ENET_CRS to ENET_COL minimum pulse width | 1.5 | _ | ENET_TX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_COL has the same timing in 10-Mbit 7-wire interface mode. ## 4.11.5.1.4 MII Serial Management Channel Timing (ENET\_MDIO and ENET\_MDC) The MDC frequency is designed to be equal to or less than 2.5 MHz to be compatible with the IEEE 802.3 MII specification. However the ENET can function correctly with a maximum MDC frequency of 15 MHz. Figure 49 shows MII asynchronous input timings. Table 58 describes the timing parameters (M10–M15) shown in the figure. Figure 49. MII Serial Management Channel Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | ID | Characteristic | Min. | Max. | Unit | |-----|----------------------------------------------------------------------------|------|------|-----------------| | M10 | ENET_MDC falling edge to ENET_MDIO output invalid (min. propagation delay) | 0 | _ | ns | | M11 | ENET_MDC falling edge to ENET_MDIO output valid (max. propagation delay) | _ | 5 | ns | | M12 | ENET_MDIO (input) to ENET_MDC rising edge setup | 18 | _ | ns | | M13 | ENET_MDIO (input) to ENET_MDC rising edge hold | 0 | _ | ns | | M14 | ENET_MDC pulse width high | 40% | 60% | ENET_MDC period | | M15 | ENET_MDC pulse width low | 40% | 60% | ENET_MDC period | **Table 58. MII Serial Management Channel Timing** ## 4.11.5.2 RMII Mode Timing In RMII mode, ENET\_CLK is used as the REF\_CLK, which is a 50 MHz ± 50 ppm continuous reference clock. ENET\_RX\_EN is used as the CRS\_DV in RMII. Other signals under RMII mode include ENET\_TX\_EN, ENET0\_TXD[1:0], ENET0\_RXD[1:0] and ENET\_RX\_ER. Figure 50 shows RMII mode timings. Table 59 describes the timing parameters (M16–M21) shown in the figure. Figure 50. RMII Mode Signal Timing Diagram **Table 59. RMII Signal Timing** | ID | Characteristic | Min. | Max. | Unit | |-----|------------------------------------------------------------------|------|------|-----------------| | M16 | ENET_CLK pulse width high | 35% | 65% | ENET_CLK period | | M17 | ENET_CLK pulse width low | 35% | 65% | ENET_CLK period | | M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_EN invalid | 4 | _ | ns | | M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_EN valid | _ | 15 | ns | | M20 | ENET0_RXD[1:0], CRS_DV(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 4 | _ | ns | | M21 | ENET_CLK to ENET0_RXD[1:0], ENET_RX_EN, ENET_RX_ER hold | 2 | _ | ns | ## 4.11.5.3 RGMII Signal Switching Specifications The following timing specifications meet the requirements for RGMII interfaces for a range of transceiver devices. Table 60. RGMII Signal Switching Specifications<sup>1</sup> | Symbol | Description | Min. | Max. | Unit | |---------------------------------|------------------------------------------|------|------|------| | T <sub>cyc</sub> <sup>2</sup> | Clock cycle duration | 7.2 | 8.8 | ns | | T <sub>skewT</sub> <sup>3</sup> | Data to clock output skew at transmitter | -100 | 900 | ps | | T <sub>skewR</sub> <sup>3</sup> | Data to clock input skew at receiver | 1 | 2.6 | ps | | Duty_G <sup>4</sup> | Duty cycle for Gigabit | 45 | 55 | % | | Duty_T <sup>4</sup> | Duty cycle for 10/100T | 40 | 60 | % | | Tr/Tf | Rise/fall time (20–80%) | _ | 0.75 | ns | The timings assume the following configuration: DDR\_SEL = (11)b DSE (drive-strength) = (111)b $<sup>^2~</sup>$ For 10 Mbps and 100 Mbps, $T_{\mbox{\scriptsize cyc}}$ will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively. <sup>&</sup>lt;sup>3</sup> For all versions of RGMII prior to 2.0; This implies that PC board design will require clocks to be routed such that an additional delay of greater than 1.2 ns and less than 1.7 ns will be added to the associated clock signal. For 10/100, the max value is unspecified. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between. Figure 51. RGMII Transmit Signal Timing Diagram Original Figure 52. RGMII Receive Signal Timing Diagram Original Figure 53. RGMII Receive Signal Timing Diagram with Internal Delay i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 # 4.11.6 Flexible Controller Area Network (FlexCAN) AC Electrical Specifications The Flexible Controller Area Network (FlexCAN) module is a communication controller implementing the CAN protocol according to the CAN 2.0B protocol specification. The processor has two CAN modules available for systems design. Tx and Rx ports for both modules are multiplexed with other I/O pins. See the IOMUXC chapter of the i.MX 6Dual/6Quad reference manual to see which pins expose Tx and Rx pins; these ports are named TXCAN and RXCAN, respectively. ## 4.11.7 HDMI Module Timing Parameters ## 4.11.7.1 Latencies and Timing Information Power-up time (time between TX\_PWRON assertion and TX\_READY assertion) for the HDMI 3D Tx PHY while operating with the slowest input reference clock supported (13.5 MHz) is 3.35 ms. Power-up time for the HDMI 3D Tx PHY while operating with the fastest input reference clock supported (340 MHz) is 133 $\mu$ s. #### 4.11.7.2 Electrical Characteristics The table below provides electrical characteristics for the HDMI 3D Tx PHY. The following three figures illustrate various definitions and measurement conditions specified in the table below. Figure 54. Driver Measuring Conditions Figure 55. Driver Definitions Figure 56. Source Termination **Table 61. Electrical Characteristics** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | |----------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|----------------------|------|--| | | | Operating conditions for HD | MI | | <u> </u> | | | | avddtmds | Termination supply voltage | - | 3.15 | 3.3 | 3.45 | V | | | R <sub>T</sub> | Termination resistance | - | 45 | 50 | 55 | Ω | | | | | TMDS drivers DC specificati | ons | | - | | | | $V_{OFF}$ | Single-ended standby voltage | RT = 50 Ω | avddtmds ± 10 mV | | | mV | | | V <sub>SWING</sub> | Single-ended output swing voltage | For measurement conditions and definitions, see the first two figures above. Compliance point TP1 as defined in the HDMI specification, version 1.3a, section 4.2.4. | 400 | - | 600 | mV | | | V <sub>H</sub> | Single-ended output high voltage | If attached sink supports<br>TMDSCLK < or = 165 MHz | avo | avddtmds ± 10 mV | | mV | | | For definition, see the second figure above. | If attached sink supports<br>TMDSCLK > 165 MHz | avddtmds<br>- 200 mV | - | avddtmds<br>+ 10 mV | mV | | | | V <sub>L</sub> | Single-ended output low voltage | If attached sink supports<br>TMDSCLK < or = 165 MHz | avddtmds<br>- 600 mV | - | avddtmds<br>- 400mV | mV | | | | For definition, see the second figure above. | If attached sink supports<br>TMDSCLK > 165 MHz | avddtmds<br>- 700 mV | - | avddtmds<br>- 400 mV | mV | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | Table 61 | <b>Flectrical</b> | Characteristics | (continued) | |-----------|-------------------|------------------|----------------------------| | Iable UI. | Licuitai | Cilalactelistics | (COIILIIIU <del>C</del> U) | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|------| | R <sub>TERM</sub> | Differential source termination load (inside HDMI 3D Tx PHY) Although the HDMI 3D Tx PHY includes differential source termination, the user-defined value is set for each single line (for illustration, see the third figure above). Note: R <sub>TERM</sub> can also be configured to be open and not present on TMDS channels. | - | 50 | - | 200 | Ω | | | | Hot plug detect specification | ns | | | | | HPD <sup>VH</sup> | Hot plug detect high range | - | 2.0 | - | 5.3 | V | | VHPD<br>VL | Hot plug detect low range | - | 0 | - | 0.8 | V | | HPD<br>Z | Hot plug detect input impedance | - | 10 | - | - | kΩ | | HPD<br>t | Hot plug detect time delay | - | - | - | 100 | μs | ## 4.11.8 Switching Characteristics Table 62 describes switching characteristics for the HDMI 3D Tx PHY. Figure 57 to Figure 62 illustrate various parameters specified in table. ### **NOTE** All dynamic parameters related to the TMDS line drivers' performance imply the use of assembly guidelines. Figure 57. TMDS Clock Signal Definitions i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 58. Eye Diagram Mask Definition for HDMI Driver Signal Specification at TP1 Figure 59. Intra-Pair Skew Definition Figure 60. Inter-Pair Skew Definition i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 61. TMDS Output Signals Rise and Fall Time Definition Figure 62. PREPCLK Frequencies **Table 62. Switching Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------|--------------------------------------|---------------------------------------------------------------------------------------|----------|------|--------|------| | | ТМ | DS Drivers Specifications | <b>"</b> | | | ı | | _ | Maximum serial data rate | _ | _ | _ | 3.4 | Gbps | | F<br>TMDSCLK | TMDSCLK frequency | On TMDSCLKP/N outputs | 25 | _ | 340 | MHz | | P | TMDSCLK period | RL = $50 \Omega$<br>See Figure 57. | 2.94 | _ | 40 | ns | | t<br>CDC | TMDSCLK duty cycle | $t_{\text{CDC}} = t_{\text{CPH}} / P_{\text{MDSCLK}}$ $RL = 50 \Omega$ See Figure 57. | 40 | 50 | 60 | % | | t<br>CPH | TMDSCLK high time | RL = $50 \Omega$<br>See Figure 57. | 4 | 5 | 6 | UI | | t<br>CPL | TMDSCLK low time | RL = $50 \Omega$<br>See Figure 57. | 4 | 5 | 6 | UI | | _ | TMDSCLK jitter <sup>1</sup> | RL = 50 Ω | _ | _ | 0.25 | UI | | t<br>SK(p) | Intra-pair (pulse) skew | RL = $50 \Omega$<br>See Figure 59. | _ | _ | 0.15 | UI | | t<br>SK(pp) | Inter-pair skew | RL = $50 \Omega$<br>See Figure 60. | _ | _ | 1 | UI | | t <sub>R</sub> | Differential output signal rise time | 20–80% RL = 50 $\Omega$ See Figure 61. | 75 | _ | 0.4 UI | ps | | t <sub>F</sub> | Differential output signal fall time | 20–80% RL = 50 $\Omega$ See Figure 61. | 75 | _ | 0.4 UI | ps | | _ | Differential signal overshoot | Referred to 2x V <sub>SWING</sub> | | _ | 15 | % | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | | Table 62. | Switching | Characteristics ( | (continued) | |--|-----------|-----------|-------------------|-------------| |--|-----------|-----------|-------------------|-------------| | _ | Differential signal undershoot | Referred to 2x V <sub>SWING</sub> | _ | _ | 25 | % | |------------------------------------|--------------------------------|---------------------------------------|---|---|------|----| | | Data and | 3 | | | | | | t <sub>Power-up</sub> <sup>2</sup> | HDMI 3D Tx PHY power-up time | From power-down to TX_READY assertion | _ | _ | 3.35 | ms | <sup>1</sup> Relative to ideal recovery clock, as specified in the HDMI specification, version 1.4a, section 4.2.3. ## 4.11.9 I<sup>2</sup>C Module Timing Parameters This section describes the timing parameters of the $I^2C$ module. Figure 63 depicts the timing of $I^2C$ module, and Table 63 lists the $I^2C$ module timing characteristics. Figure 63. I<sup>2</sup>C Bus Timing Table 63. I<sup>2</sup>C Module Timing Parameters | ID | Parameter | Standa | ard Mode | Fast Mo | Unit | | |------|-----------------------------------------------------|----------------|-------------------|-------------------|-----------|------| | | raiametei | Min | Max | Min | Max | Oill | | IC1 | I2CLK cycle time | 10 | _ | 2.5 | _ | μs | | IC2 | Hold time (repeated) START condition | 4.0 | _ | 0.6 | _ | μs | | IC3 | Set-up time for STOP condition | 4.0 | _ | 0.6 | _ | μs | | IC4 | Data hold time | 0 <sup>1</sup> | 3.45 <sup>2</sup> | 0 <sup>1</sup> | $0.9^{2}$ | μs | | IC5 | HIGH Period of I2CLK Clock | 4.0 | _ | 0.6 | _ | μs | | IC6 | LOW Period of the I2CLK Clock | 4.7 | _ | 1.3 | _ | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | _ | 0.6 | _ | μs | | IC8 | Data set-up time | 250 | _ | 100 <sup>3</sup> | _ | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μs | | IC10 | Rise time of both I2DAT and I2CLK signals | _ | 1000 | $20 + 0.1C_b^{4}$ | 300 | ns | | IC11 | Fall time of both I2DAT and I2CLK signals | _ | 300 | $20 + 0.1C_b^{4}$ | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _ | 400 | _ | 400 | pF | <sup>&</sup>lt;sup>2</sup> For information about latencies and associated timings, see Section 4.11.7.1, "Latencies and Timing Information." - A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK. - <sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal. - A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must be met. This automatically is the case if the device does not stretch the LOW period of the I2CLK signal. If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max\_rise\_time (IC9) + data\_setup\_time (IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2CLK line is released. - <sup>4</sup> C<sub>b</sub> = total capacitance of one bus line in pF. ## 4.11.10 Image Processing Unit (IPU) Module Parameters The purpose of the IPU is to provide comprehensive support for the flow of data from an image sensor and/or to a display device. This support covers all aspects of these activities: - Connectivity to relevant devices—cameras, displays, graphics accelerators, and TV encoders. - Related image processing and manipulation: sensor image signal processing, display processing, image conversions, and other related functions. - Synchronization and control capabilities, such as avoidance of tearing artifacts. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.10.1 IPU Sensor Interface Signal Mapping The IPU supports a number of sensor input formats. Table 64 defines the mapping of the Sensor Interface Pins used for various supported interface formats. Table 64. Camera Input Signal Cross Reference, Format, and Bits Per Cycle | Signal<br>Name <sup>1</sup> | RGB565<br>8 bits<br>2 cycles | RGB565 <sup>2</sup><br>8 bits<br>3 cycles | RGB666 <sup>3</sup><br>8 bits<br>3 cycles | RGB888<br>8 bits<br>3 cycles | YCbCr <sup>4</sup><br>8 bits<br>2 cycles | RGB565 <sup>5</sup><br>16 bits<br>2 cycles | YCbCr <sup>6</sup><br>16 bits<br>1 cycle | YCbCr <sup>7</sup><br>16 bits<br>1 cycle | YCbCr <sup>8</sup><br>20 bits<br>1 cycle | |-----------------------------|------------------------------|-------------------------------------------|-------------------------------------------|------------------------------|------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------| | CSIx_DAT0 | _ | _ | _ | _ | _ | _ | _ | 0 | C[0] | | CSIx_DAT1 | _ | _ | _ | _ | _ | _ | _ | 0 | C[1] | | CSIx_DAT2 | _ | _ | _ | _ | _ | _ | _ | C[0] | C[2] | | CSIx_DAT3 | _ | _ | _ | _ | _ | _ | _ | C[1] | C[3] | | CSIx_DAT4 | _ | _ | _ | _ | _ | B[0] | C[0] | C[2] | C[4] | | CSIx_DAT5 | _ | _ | _ | _ | _ | B[1] | C[1] | C[3] | C[5] | | CSIx_DAT6 | _ | _ | _ | _ | _ | B[2] | C[2] | C[4] | C[6] | | CSIx_DAT7 | _ | _ | _ | _ | _ | B[3] | C[3] | C[5] | C[7] | | CSIx_DAT8 | _ | _ | _ | _ | _ | B[4] | C[4] | C[6] | C[8] | | CSIx_DAT9 | _ | _ | _ | _ | _ | G[0] | C[5] | C[7] | C[9] | | CSIx_DAT10 | _ | _ | _ | _ | _ | G[1] | C[6] | 0 | Y[0] | | CSIx_DAT11 | _ | _ | _ | _ | _ | G[2] | C[7] | 0 | Y[1] | | CSIx_DAT12 | B[0], G[3] | R[2],G[4],B[2] | R/G/B[4] | R/G/B[0] | Y/C[0] | G[3] | Y[0] | Y[0] | Y[2] | | CSIx_DAT13 | B[1], G[4] | R[3],G[5],B[3] | R/G/B[5] | R/G/B[1] | Y/C[1] | G[4] | Y[1] | Y[1] | Y[3] | | CSIx_DAT14 | B[2], G[5] | R[4],G[0],B[4] | R/G/B[0] | R/G/B[2] | Y/C[2] | G[5] | Y[2] | Y[2] | Y[4] | | CSIx_DAT15 | B[3], R[0] | R[0],G[1],B[0] | R/G/B[1] | R/G/B[3] | Y/C[3] | R[0] | Y[3] | Y[3] | Y[5] | | CSIx_DAT16 | B[4], R[1] | R[1],G[2],B[1] | R/G/B[2] | R/G/B[4] | Y/C[4] | R[1] | Y[4] | Y[4] | Y[6] | | CSIx_DAT17 | G[0], R[2] | R[2],G[3],B[2] | R/G/B[3] | R/G/B[5] | Y/C[5] | R[2] | Y[5] | Y[5] | Y[7] | | CSIx_DAT18 | G[1], R[3] | R[3],G[4],B[3] | R/G/B[4] | R/G/B[6] | Y/C[6] | R[3] | Y[6] | Y[6] | Y[8] | | CSIx_DAT19 | G[2], R[4] | R[4],G[5],B[4] | R/G/B[5] | R/G/B[7] | Y/C[7] | R[4] | Y[7] | Y[7] | Y[9] | CSIx stands for CSI1 or CSI2. <sup>&</sup>lt;sup>2</sup> The MSB bits are duplicated on LSB bits implementing color extension. The two MSB bits are duplicated on LSB bits implementing color extension. <sup>&</sup>lt;sup>4</sup> YCbCr, 8 bits—Supported within the BT.656 protocol (sync embedded within the data stream). <sup>&</sup>lt;sup>5</sup> RGB, 16 bits—Supported in two ways: (1) As a "generic data" input—with no on-the-fly processing; (2) With on-the-fly processing, but only under some restrictions on the control protocol. <sup>&</sup>lt;sup>6</sup> YCbCr, 16 bits—Supported as a "generic-data" input—with no on-the-fly processing. <sup>&</sup>lt;sup>7</sup> YCbCr, 16 bits—Supported as a sub-case of the YCbCr, 20 bits, under the same conditions (BT.1120 protocol). <sup>&</sup>lt;sup>8</sup> YCbCr, 20 bits—Supported only within the BT.1120 protocol (syncs embedded within the data stream). ## 4.11.10.2 Sensor Interface Timings There are three camera timing modes supported by the IPU. #### 4.11.10.2.1 BT.656 and BT.1120 Video Mode Smart camera sensors, which include imaging processing, usually support video mode transfer. They use an embedded timing syntax to replace the CSIx\_VSYNC and CSIx\_HSYNC signals. The timing syntax is defined by the BT.656/BT.1120 standards. This operation mode follows the recommendations of ITU BT.656/ITU BT.1120 specifications. The only control signal used is CSIx\_PIX\_CLK. Start-of-frame and active-line signals are embedded in the data stream. An active line starts with a SAV code and ends with a EAV code. In some cases, digital blanking is inserted in between EAV and SAV code. The CSI decodes and filters out the timing-coding from the data stream, thus recovering CSIx\_VSYNC and CSIx\_HSYNC signals for internal use. On BT.656 one component per cycle is received over the CSIx\_DATA bus. On BT.1120 two components per cycle are received over the CSIx\_DATA bus. #### 4.11.10.2.2 Gated Clock Mode The CSIx\_VSYNC, CSIx\_HSYNC, and CSIx\_PIX\_CLK signals are used in this mode. See Figure 64. Figure 64. Gated Clock Mode Timing Diagram A frame starts with a rising edge on CSIx\_VSYNC (all the timings correspond to straight polarity of the corresponding signals). Then CSIx\_HSYNC goes to high and hold for the entire line. Pixel clock is valid as long as CSIx\_HSYNC is high. Data is latched at the rising edge of the valid pixel clocks. CSIx\_HSYNC goes to low at the end of line. Pixel clocks then become invalid and the CSI stops receiving data from the stream. For the next line, the CSIx\_HSYNC timing repeats. For the next frame, the CSIx\_VSYNC timing repeats. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### 4.11.10.2.3 Non-Gated Clock Mode The timing is the same as the gated-clock mode (described in Section 4.11.10.2.2, "Gated Clock Mode,") except for the CSIx\_HSYNC signal, which is not used (see Figure 65). All incoming pixel clocks are valid and cause data to be latched into the input FIFO. The CSIx\_PIX\_CLK signal is inactive (states low) until valid data is going to be transmitted over the bus. Figure 65. Non-Gated Clock Mode Timing Diagram The timing described in Figure 65 is that of a typical sensor. Some other sensors may have a slightly different timing. The CSI can be programmed to support rising/falling-edge triggered CSIx\_VSYNC; active-high/low CSIx\_HSYNC; and rising/falling-edge triggered CSIx\_PIX\_CLK. ## 4.11.10.3 Electrical Characteristics Figure 66 depicts the sensor interface timing. CSIx\_MCLK signal described here is not generated by the IPU. Table 65 lists the sensor interface timing characteristics. Figure 66. Sensor Interface Timing Diagram **Table 65. Sensor Interface Timing Characteristics** | ID | Parameter | Symbol | Min | Max | Unit | |-----|---------------------------------------|--------|------|-----|------| | IP1 | Sensor output (pixel) clock frequency | Fpck | 0.01 | 180 | MHz | | IP2 | Data and control setup time | Tsu | 2 | _ | ns | | IP3 | Data and control holdup time | Thd | 1 | _ | ns | ## 4.11.10.4 IPU Display Interface Signal Mapping The IPU supports a number of display output video formats. Table 66 defines the mapping of the Display Interface Pins used during various supported video interface formats. Table 66. Video Signal Cross-Reference | i.MX 6Dual/6Quad | | | | LCD | | | | | |-------------------------|-----------------------------|---------------|---------------|---------------|-----------------------------|-----------------|-----------------|--------------------------------------------------------------| | | RGB, | ı | RGB/TV | Signal A | Allocation | (Example | e) | Comment <sup>1</sup> | | Port Name<br>(x = 0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>2</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | | | DISPx_DAT0 | DAT[0] | B[0] | B[0] | B[0] | Y/C[0] | C[0] | C[0] | The restrictions are as follows: There are maximal three | | DISPx_DAT1 | DAT[1] | B[1] | B[1] | B[1] | Y/C[1] | C[1] | C[1] | continuous groups of bits that could be independently mapped | | DISPx_DAT2 | DAT[2] | B[2] | B[2] | B[2] | Y/C[2] | C[2] | C[2] | to the external bus. Groups should not be overlapped. | | DISPx_DAT3 | DAT[3] | B[3] | B[3] | B[3] | Y/C[3] | C[3] | C[3] | The bit order is expressed in each of the bit groups, for | | DISPx_DAT4 | DAT[4] | B[4] | B[4] | B[4] | Y/C[4] | C[4] | C[4] | example, B[0] = least significant blue pixel bit. | | DISPx_DAT5 | DAT[5] | G[0] | B[5] | B[5] | Y/C[5] | C[5] | C[5] | ' | | DISPx_DAT6 | DAT[6] | G[1] | G[0] | B[6] | Y/C[6] | C[6] | C[6] | | | DISPx_DAT7 | DAT[7] | G[2] | G[1] | B[7] | Y/C[7] | C[7] | C[7] | | | DISPx_DAT8 | DAT[8] | G[3] | G[2] | G[0] | _ | Y[0] | C[8] | | | DISPx_DAT9 | DAT[9] | G[4] | G[3] | G[1] | _ | Y[1] | C[9] | | | DISPx_DAT10 | DAT[10] | G[5] | G[4] | G[2] | _ | Y[2] | Y[0] | | | DISPx_DAT11 | DAT[11] | R[0] | G[5] | G[3] | _ | Y[3] | Y[1] | | | DISPx_DAT12 | DAT[12] | R[1] | R[0] | G[4] | _ | Y[4] | Y[2] | | | DISPx_DAT13 | DAT[13] | R[2] | R[1] | G[5] | _ | Y[5] | Y[3] | | | DISPx_DAT14 | DAT[14] | R[3] | R[2] | G[6] | _ | Y[6] | Y[4] | | | DISPx_DAT15 | DAT[15] | R[4] | R[3] | G[7] | _ | Y[7] | Y[5] | | | DISPx_DAT16 | DAT[16] | _ | R[4] | R[0] | _ | _ | Y[6] | | | DISPx_DAT17 | DAT[17] | _ | R[5] | R[1] | _ | _ | Y[7] | | | DISPx_DAT18 | DAT[18] | _ | _ | R[2] | _ | _ | Y[8] | | | DISPx_DAT19 | DAT[19] | _ | _ | R[3] | _ | _ | Y[9] | | | DISPx_DAT20 | DAT[20] | _ | _ | R[4] | _ | _ | _ | | | DISPx_DAT21 | DAT[21] | _ | _ | R[5] | _ | _ | _ | | Table 66. Video Signal Cross-Reference (continued) | i.MX 6Dual/6Quad | | | | | | | | | |-------------------------|-----------------------------|---------------|---------------|-----------------------------------------------------------------|-----------------------------|-----------------|-----------------|-------------------------------------------| | | RGB, | I | RGB/TV | Comment <sup>1</sup> | | | | | | Port Name<br>(x = 0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>2</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | | | DISPx_DAT22 | DAT[22] | _ | _ | R[6] | _ | _ | _ | _ | | DISPx_DAT23 | DAT[23] | _ | _ | R[7] | _ | _ | _ | _ | | DIx_DISP_CLK | | | | PixCLK | | | | _ | | DIx_PIN1 | | | | _ | | | | May be required for anti-tearing | | DIx_PIN2 | | | | HSYNC | | | | _ | | DIx_PIN3 | | | | VSYNC | | | | VSYNC out | | DIx_PIN4 | | | | Additional frame/row synchronous | | | | | | DIx_PIN5 | | | | _ | | | | signals with programmable timing | | DIx_PIN6 | | | | _ | | | | | | DIx_PIN7 | | | | _ | | | | | | Dlx_PlN8 | | | | _ | | | | | | DIx_D0_CS | | | | _ | | | | _ | | DIx_D1_CS | | | | Alternate mode of PWM output for contrast or brightness control | | | | | | DIx_PIN11 | _ | | | | | | | _ | | DIx_PIN12 | | | | _ | | | | | | DIx_PIN13 | | | | Register select signal | | | | | | DIx_PIN14 | | | | Optional RS2 | | | | | | DIx_PIN15 | | | I | Data validation/blank, data enable | | | | | | DIx_PIN16 | | | | Additional data synchronous | | | | | | Dlx_PlN17 | | | | Q | | | | signals with programmable features/timing | Signal mapping (both data and control/synchronization) is flexible. The table provides examples. This mode works in compliance with recommendation ITU-R BT.656. The timing reference signals (frame start, frame end, line start, and line end) are embedded in the 8-bit data bus. Only video data is supported, transmission of non-video related data during blanking intervals is not supported. #### NOTE Table 66 provides information for both the Disp0 and Disp1 ports. However, Disp1 port has reduced pinout depending on IOMUXC configuration and therefore may not support all the above configurations. See the IOMUXC table for details. ## 4.11.10.5 IPU Display Interface Timing The IPU Display Interface supports two kinds of display accesses: synchronous and asynchronous. There are two groups of external interface pins to provide synchronous and asynchronous controls. ## 4.11.10.5.1 Synchronous Controls The synchronous control changes its value as a function of a system or of an external clock. This control has a permanent period and a permanent waveform. There are special physical outputs to provide synchronous controls: - The ipp\_disp\_clk is a dedicated base synchronous signal that is used to generate a base display (component, pixel) clock for a display. - The ipp\_pin\_1- ipp\_pin\_7 are general purpose synchronous pins, that can be used to provide HSYNC, VSYNC, DRDY or any else independent signal to a display. The IPU has a system of internal binding counters for internal events (such as, HSYNC/VSYCN) calculation. The internal event (local start point) is synchronized with internal DI\_CLK. A suitable control starts from the local start point with predefined UP and DOWN values to calculate control's changing points with half DI\_CLK resolution. A full description of the counter system can be found in the IPU chapter of the i.MX 6Dual/6Quad reference manual. #### 4.11.10.5.2 Asynchronous Controls The asynchronous control is a data-oriented signal that changes its value with an output data according to additional internal flags coming with the data. There are special physical outputs to provide asynchronous controls, as follows: - The ipp\_d0\_cs and ipp\_d1\_cs pins are dedicated to provide chip select signals to two displays. - The ipp pin 11- ipp pin 17 are general purpose asynchronous pins, that can be used to provide WR. RD, RS or any other data-oriented signal to display. #### NOTE The IPU has independent signal generators for asynchronous signals toggling. When a DI decides to put a new asynchronous data on the bus, a new internal start (local start point) is generated. The signal generators calculate predefined UP and DOWN values to change pins states with half DI\_CLK resolution. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.10.6 Synchronous Interfaces to Standard Active Matrix TFT LCD Panels ## 4.11.10.6.1 IPU Display Operating Signals The IPU uses four control signals and data to operate a standard synchronous interface: - IPP\_DISP\_CLK—Clock to display - HSYNC—Horizontal synchronization - VSYNC—Vertical synchronization - DRDY—Active data All synchronous display controls are generated on the base of an internally generated "local start point". The synchronous display controls can be placed on time axis with DI's offset, up and down parameters. The display access can be whole number of DI clock (Tdiclk) only. The IPP\_DATA can not be moved relative to the local start point. The data bus of the synchronous interface is output direction only. ## 4.11.10.6.2 LCD Interface Functional Description Figure 67 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure, signals are shown with negative polarity. The sequence of events for active matrix interface timing is: - DI\_CLK internal DI clock is used for calculation of other controls. - IPP\_DISP\_CLK latches data into the panel on its negative edge (when positive polarity is selected). In active mode, IPP\_DISP\_CLK runs continuously. - HSYNC causes the panel to start a new line. (Usually IPP\_PIN\_2 is used as HSYNC.) - VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. (Usually IPP\_PIN\_3 is used as VSYNC.) - DRDY acts like an output enable signal to the CRT display. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off. (DRDY can be used either synchronous or asynchronous generic purpose pin as well.) Figure 67. Interface Timing Diagram for TFT (Active Matrix) Panels i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.10.6.3 TFT Panel Sync Pulse Timing Diagrams Figure 68 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All the parameters shown in the figure are programmable. All controls are started by corresponding internal events—local start points. The timing diagrams correspond to inverse polarity of the IPP\_DISP\_CLK signal and active-low polarity of the HSYNC, VSYNC, and DRDY signals. Figure 68. TFT Panels Timing Diagram—Horizontal Sync Pulse Figure 69 depicts the vertical timing (timing of one frame). All parameters shown in the figure are programmable. Figure 69. TFT Panels Timing Diagram—Vertical Sync Pulse i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 67 shows timing characteristics of signals presented in Figure 68 and Figure 69. **Table 67. Synchronous Display Interface Timing Characteristics (Pixel Level)** | ID | Parameter | Symbol | Value | Description | Unit | |------|--------------------------------|--------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | IP5 | Display interface clock period | Tdicp | ( <sup>1</sup> ) | Display interface clock. IPP_DISP_CLK | ns | | IP6 | Display pixel clock period | Tdpcp | DISP_CLK_PER_PIXEL × Tdicp | Time of translation of one pixel to display, DISP_CLK_PER_PIXEL—number of pixel components in one pixel (1.n). The DISP_CLK_PER_PIXEL is virtual parameter to define display pixel clock period. The DISP_CLK_PER_PIXEL is received by DC/DI one access division to <b>n</b> components. | ns | | IP7 | Screen width time | Tsw | (SCREEN_WIDTH) × Tdicp | SCREEN_WIDTH—screen width in, interface clocks. horizontal blanking included. The SCREEN_WIDTH should be built by suitable DI's counter <sup>2</sup> . | ns | | IP8 | HSYNC width time | Thsw | (HSYNC_WIDTH) | HSYNC_WIDTH—Hsync width in DI_CLK with 0.5 DI_CLK resolution. Defined by DI's counter. | ns | | IP9 | Horizontal blank interval 1 | Thbi1 | BGXP × Tdicp | BGXP—width of a horizontal blanking before a first active data in a line (in interface clocks). The BGXP should be built by suitable DI's counter. | ns | | IP10 | Horizontal blank interval 2 | Thbi2 | (SCREEN_WIDTH –<br>BGXP – FW) × Tdicp | Width a horizontal blanking after a last active data in a line (in interface clocks) FW—with of active line in interface clocks. The FW should be built by suitable DI's counter. | ns | | IP12 | Screen height | Tsh | (SCREEN_HEIGHT)<br>× Tsw | SCREEN_HEIGHT—screen height in lines with blanking. The SCREEN_HEIGHT is a distance between 2 VSYNCs. The SCREEN_HEIGHT should be built by suitable DI's counter. | ns | | IP13 | VSYNC width | Tvsw | VSYNC_WIDTH | VSYNC_WIDTH—Vsync width in DI_CLK with 0.5 DI_CLK resolution. Defined by DI's counter. | ns | | IP14 | Vertical blank interval 1 | Tvbi1 | BGYP × Tsw | BGYP—width of first Vertical blanking interval in line. The BGYP should be built by suitable DI's counter. | ns | | IP15 | Vertical blank interval 2 | Tvbi2 | (SCREEN_HEIGHT –<br>BGYP – FH) × Tsw | Width of second vertical blanking interval in line. The FH should be built by suitable DI's counter. | ns | Table 67. Synchronous Display Interface Timing Characteristics (Pixel Level) (continued) | ID | Parameter | Symbol | Value | Description | Unit | |-------|------------------------|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | IP5o | Offset of IPP_DISP_CLK | Todicp | DISP_CLK_OFFSET<br>× Tdiclk | DISP_CLK_OFFSET—offset of IPP_DISP_CLK edges from local start point, in DI_CLK×2 (0.5 DI_CLK Resolution). Defined by DISP_CLK counter. | ns | | IP130 | Offset of VSYNC | Tovs | VSYNC_OFFSET<br>× Tdiclk | VSYNC_OFFSET—offset of Vsync edges from a local start point, when a Vsync should be active, in DI_CLK×2 (0.5 DI_CLK Resolution). The VSYNC_OFFSET should be built by suitable DI's counter. | ns | | IP8o | Offset of HSYNC | Tohs | HSYNC_OFFSET<br>× Tdiclk | HSYNC_OFFSET—offset of Hsync edges from a local start point, when a Hsync should be active, in DI_CLK×2 (0.5 DI_CLK Resolution). The HSYNC_OFFSET should be built by suitable DI's counter. | ns | | IP9o | Offset of DRDY | Todrdy | DRDY_OFFSET<br>× Tdiclk | DRDY_OFFSET—offset of DRDY edges from a suitable local start point, when a corresponding data has been set on the bus, in DI_CLK×2 (0.5 DI_CLK Resolution). The DRDY_OFFSET should be built by suitable DI's counter. | ns | Display interface clock period immediate value. $$\mbox{Tdicp} = \begin{cases} & T_{\mbox{diclk}} \times \frac{\mbox{DISP\_CLK\_PERIOD}}{\mbox{DI\_CLK\_PERIOD}}, & \mbox{for integer} & \frac{\mbox{DISP\_CLK\_PERIOD}}{\mbox{DI\_CLK\_PERIOD}} \\ & T_{\mbox{diclk}} \Big( \mbox{floor} \Big[ \frac{\mbox{DISP\_CLK\_PERIOD}}{\mbox{DI\_CLK\_PERIOD}} \Big] + 0.5 \pm 0.5 \Big), & \mbox{for fractional} & \frac{\mbox{DISP\_CLK\_PERIOD}}{\mbox{DI\_CLK\_PERIOD}} \\ \end{cases}$$ DISP\_CLK\_PERIOD—number of DI\_CLK per one Tdicp. Resolution 1/16 of DI\_CLK. DI\_CLK\_PERIOD—relation of between programing clock frequency and current system clock frequency Display interface clock period average value. $$\overline{T}$$ dicp = $T_{diclk} \times \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD}$ The maximal accuracy of UP/DOWN edge of controls is: Accuracy = $$(0.5 \times T_{diclk}) \pm 0.62 \text{ ns}$$ i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 DI's counter can define offset, period and UP/DOWN characteristic of output signal according to programed parameters of the counter. Same of parameters in the table are not defined by DI's registers directly (by name), but can be generated by corresponding DI's counter. The SCREEN\_WIDTH is an input value for DI's HSYNC generation counter. The distance between HSYNCs is a SCREEN\_WIDTH. #### **Electrical Characteristics** The maximal accuracy of UP/DOWN edge of IPP\_DATA is: Accuracy = $$T_{diclk} \pm 0.62ns$$ The DISP\_CLK\_PERIOD, DI\_CLK\_PERIOD parameters are register-controlled. Figure 70 depicts the synchronous display interface timing for access level. The DISP\_CLK\_DOWN and DISP\_CLK\_UP parameters are register-controlled. Table 68 lists the synchronous display interface timing characteristics. Figure 70. Synchronous Display Interface Timing Diagram—Access Level Table 68. Synchronous Display Interface Timing Characteristics (Access Level) | ID | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-------|------------------------------------------------------------------------------|--------|------------------------|----------------------------------------|-----------------------|------| | IP16 | Display interface clock low time | Tckl | Tdicd-Tdicu-1.24 | Tdicd <sup>2</sup> -Tdicu <sup>3</sup> | Tdicd-Tdicu+1.24 | ns | | IP17 | Display interface clock high time | Tckh | Tdicp-Tdicd+Tdicu-1.24 | Tdicp-Tdicd+Tdicu | Tdicp-Tdicd+Tdicu+1.2 | ns | | IP18 | Data setup time | Tdsu | Tdicd-1.24 | Tdicu | _ | ns | | IP19 | Data holdup time | Tdhd | Tdicp-Tdicd-1.24 | Tdicp-Tdicu | _ | ns | | IP200 | Control signals offset times (defined for each pin) | Tocsu | Tocsu-1.24 | Tocsu | Tocsu+1.24 | ns | | IP20 | Control signals setup time to display interface clock (defined for each pin) | Tcsu | Tdicd-1.24-Tocsu%Tdicp | Tdicu | _ | ns | <sup>&</sup>lt;sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be chip specific. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Display interface clock down time $$Tdicd = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP\_CLK\_DOWN}{DI\_CLK\_PERIOD} \right] \right)$$ <sup>3</sup> Display interface clock up time where CEIL(X) rounds the elements of X to the nearest integers towards infinity. $$Tdicu = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP\_CLK\_UP}{DI\_CLK\_PERIOD} \right] \right)$$ ## 4.11.11 LVDS Display Bridge (LDB) Module Parameters The LVDS interface complies with TIA/EIA 644-A standard. For more details, see TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits." **Symbol** Units **Parameter Test Condition** Min Max Differential Voltage Output Voltage 100 $\Omega$ Differential load 250 450 mV $V_{OD}$ Output Voltage High Voh 100 $\Omega$ differential load 1.25 1.6 m۷ (0 V Diff—Output High Voltage static) Output Voltage Low Vol 100 $\Omega$ differential load 1.25 0.9 m۷ (0 V Diff—Output Low Voltage static) Offset Static Voltage $V_{OS}$ Two 49.9 Ω resistors in series between N-P 1.15 1.375 ٧ terminal, with output in either Zero or One state, the voltage measured between the 2 resistors. VOS Differential Difference in VOS between a One and a Zero state -50 50 mV V<sub>OSDIFF</sub> Output short circuited to GND ISA ISB With the output common shorted to GND -24 24 mΑ VT Full Load Test **VTLoad** 100 $\Omega$ Differential load with a 3.74 k $\Omega$ load between 247 454 m۷ GND and I/O supply voltage Table 69. LVDS Display Bridge (LDB) Electrical Specification # 4.11.12 MIPI D-PHY Timing Parameters This section describes MIPI D-PHY electrical specifications, compliant with MIPI CSI-2 version 1.0, D-PHY specification Rev. 1.0 (for MIPI sensor port x4 lanes) and MIPI DSI Version 1.01, and D-PHY specification Rev. 1.0 (and also DPI version 2.0, DBI version 2.0, DSC version 1.0a at protocol layer) (for MIPI display port x2 lanes). # 4.11.12.1 Electrical and Timing Information Table 70. Electrical and Timing Information | Symbol | Parameters | Test Conditions | MIN | TYP | MAX | Unit | | |----------------|--------------------------------------------------------------|------------------------------------------------------------|-----|-----|------|------|--| | | Input DC Specifications - Apply to CLKP/N and DATAP/N inputs | | | | | | | | V <sub>I</sub> | Input signal voltage range | Transient voltage range is limited from -300 mV to 1600 mV | -50 | _ | 1350 | mV | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### **Electrical Characteristics** Table 70. Electrical and Timing Information (continued) | V <sub>LEAK</sub> | Input leakage current | VGNDSH(min) = VI =<br>VGNDSH(max) + VOH(absmax)<br>Lane module in LP Receive<br>Mode | -10 | _ | 10 | mA | |--------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|------|----| | V <sub>GNDSH</sub> | Ground Shift | | -50 | _ | 50 | mV | | V <sub>OH(absmax)</sub> | Maximum transient output voltage level | | _ | _ | 1.45 | V | | t <sub>voh(absmax)</sub> | Maximum transient time above VOH(absmax) | | _ | _ | 20 | ns | | | HS | Line Drivers DC Specifications | | | • | 1 | | IV <sub>OD</sub> I | HS Transmit Differential output voltage magnitude | 80 Ω<= RL< = 125 Ω | 140 | 200 | 270 | mV | | ΔIV <sub>OD</sub> I | Change in Differential output voltage magnitude between logic states | 80 Ω<= RL< = 125 Ω | | | 10 | mV | | V <sub>CMTX</sub> | Steady-state common-mode output voltage. | 80 Ω<= RL< = 125 Ω | 150 | 200 | 250 | mV | | ΔV <sub>CMTX</sub> (1,0) | Changes in steady-state common-mode output voltage between logic states | 80 Ω<= RL< = 125 Ω | | | 5 | mV | | V <sub>OHHS</sub> | HS output high voltage | 80 Ω<= RL< = 125 Ω | | | 360 | mV | | Z <sub>OS</sub> | Single-ended output impedance. | | 40 | 50 | 62.5 | Ω | | ΔZ <sub>OS</sub> | Single-ended output impedance mismatch. | | | | 10 | % | | | LP | Line Drivers DC Specifications | | • | | 1 | | V <sub>OL</sub> | Output low-level SE voltage | | -50 | | 50 | mV | | V <sub>OH</sub> | Output high-level SE voltage | | 1.1 | 1.2 | 1.3 | V | | Z <sub>OLP</sub> | Single-ended output impedance. | | 110 | | | Ω | | ΔZ <sub>OLP(01-10)</sub> | Single-ended output impedance mismatch driving opposite level | | | | 20 | % | | ΔZ <sub>OLP(0-11)</sub> | Single-ended output impedance mismatch driving same level | | | | 5 | % | | | HS | Line Receiver DC Specifications | | • | • | • | | V <sub>IDTH</sub> | Differential input high voltage threshold | | | | 70 | mV | | V <sub>IDTL</sub> | Differential input low voltage threshold | | -70 | | | mV | | V <sub>IHHS</sub> | Single ended input high voltage | | 460 | mV | |---------------------|---------------------------------|------------------------------------|-----|----| | V <sub>ILHS</sub> | Single ended input low voltage | -40 | | mV | | V <sub>CMRXDC</sub> | Input common mode voltage | 70 | 330 | mV | | Z <sub>ID</sub> | Differential input impedance | 80 | 125 | Ω | | | LP I | ine Receiver DC Specifications | | • | | V <sub>IL</sub> | Input low voltage | | 550 | mV | | V <sub>IH</sub> | Input high voltage | 920 | | mV | | V <sub>HYST</sub> | Input hysteresis | 25 | | mV | | | Content | on Line Receiver DC Specifications | | • | | V <sub>ILF</sub> | Input low fault threshold | 200 | 450 | mV | ## 4.11.12.2 D-PHY Signaling Levels The signal levels are different for differential HS mode and single-ended LP mode. Figure 71 shows both the HS and LP signal levels on the left and right sides, respectively. The HS signaling levels are below the LP low-level input threshold such that LP receiver always detects low on HS signals. Figure 71. D-PHY Signaling Levels i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.11.12.3 HS Line Driver Characteristics Figure 72. Ideal Single-ended and Resulting Differential HS Signals ### 4.11.12.4 Possible AVCMTX and AVOD Distortions of the Single-ended HS Signals Figure 73. Possible ΔVCMTX and ΔVOD Distortions of the Single-ended HS Signals # 4.11.12.5 D-PHY Switching Characteristics Table 71. Electrical and Timing Information | Symbol | Parameters | Test Conditions | MIN | TYP | MAX | Unit | | |--------|----------------------------------------------|-------------------------------------------------------|-----|-----|------|------|--| | | HS Line Drivers AC Specifications | | | | | | | | _ | Maximum serial data rate (forward direction) | On DATAP/N outputs. 80 $\Omega$ <= RL <= 125 $\Omega$ | 80 | _ | 1000 | Mbps | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 71. Electrical and Timing Information | F <sub>DDRCLK</sub> | DDR CLK frequency | On DATAP/N outputs. | 40 | _ | 500 | MHz | |----------------------------------------|-----------------------------------------------------|-----------------------------------|------------|-------|----------|-----------------| | P <sub>DDRCLK</sub> | DDR CLK period | 80 Ω <= RL< = 125 Ω | 2 | _ | 25 | ns | | t <sub>CDC</sub> | DDR CLK duty cycle | $t_{CDC} = t_{CPH} / P_{DDRCLK}$ | _ | 50 | _ | % | | t <sub>CPH</sub> | DDR CLK high time | | _ | 1 | _ | UI | | t <sub>CPL</sub> | DDR CLK low time | | _ | 1 | _ | UI | | _ | DDR CLK / DATA Jitter | | _ | 75 | _ | ps pk-pk | | t <sub>SKEW[PN]</sub> | Intra-Pair (Pulse) skew | | | 0.075 | | UI | | t <sub>SKEW[TX]</sub> | Data to Clock Skew | | 0.350 | | 0.650 | UI | | t <sub>SETUP[RX]</sub> | Data to Clock Receiver Setup time | | 0.15 | | | UI | | t <sub>HOLD[RX]</sub> | Clock to Data Receiver Hold time | | 0.15 | | | UI | | t <sub>r</sub> | Differential output signal rise time | 20% to 80%, RL = 50 $\Omega$ | 150 | | 0.3UI | ps | | t <sub>f</sub> | Differential output signal fall time | 20% to 80%, RL = 50 $\Omega$ | 150 | | 0.3UI | ps | | $\Delta V_{CMTX(HF)}$ | Common level variation above 450 MHz | 80 Ω<= RL< = 125 Ω | | | 15 | $mV_{rms}$ | | $\Delta V_{CMTX(LF)}$ | Common level variation between 50 MHz and 450 MHz | 80 Ω<= RL< = 125 Ω | | | 25 | mV <sub>p</sub> | | | LP Line Driv | ers AC Specifications | l | | <u> </u> | 1 | | t <sub>rlp,</sub> t <sub>flp</sub> | Single ended output rise/fall time | 15% to 85%, C <sub>L</sub> <70 pF | | | 25 | ns | | t <sub>reo</sub> | | 30% to 85%, C <sub>L</sub> <70 pF | | | 35 | ns | | $\delta \text{V}/\delta t_{\text{SR}}$ | Signal slew rate | 15% to 85%, C <sub>L</sub> <70 pF | | | 120 | mV/ns | | C <sub>L</sub> | Load capacitance | | 0 | | 70 | pF | | | HS Line Rece | eiver AC Specifications | ľ | | l . | 1 | | $\Delta V_{CMRX(HF)}$ | Common mode interference beyond 450 MHz | | | | 200 | mVpp | | $\Delta V_{CMRX(LF)}$ | Common mode interference between 50 MHz and 450 MHz | | -50 | | 50 | mVpp | | C <sub>CM</sub> | Common mode termination | | | | 60 | pF | | | LP Line Rece | eiver AC Specifications | l | | <u> </u> | 1 | | e <sub>SPIKE</sub> | Input pulse rejection | | | | 300 | Vps | | T <sub>MIN</sub> | Minimum pulse response | | 50 | | | ns | | V <sub>INT</sub> | Pk-to-Pk interference voltage | | | | 400 | mV | | f <sub>INT</sub> | Interference frequency | | 450 | | | MHz | | | Model Parameters used for Driv | er Load switching performa | nce evalua | ition | | 1 | | C <sub>PAD</sub> | Equivalent Single ended I/O PAD capacitance. | | | | 1 | pF | | C <sub>PIN</sub> | Equivalent Single ended Package + PCB capacitance. | | | | 2 | pF | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 71. Electrical and Timing Information | L <sub>S</sub> | Equivalent wire bond series inductance | | | 1.5 | nH | |----------------|----------------------------------------|----|-----|------|----| | R <sub>S</sub> | Equivalent wire bond series resistance | | | 0.15 | Ω | | R <sub>L</sub> | Load Resistance | 80 | 100 | 125 | Ω | ## 4.11.12.6 High-Speed Clock Timing Figure 74. DDR Clock Definition ## 4.11.12.7 Forward High-Speed Data Transmission Timing The timing relationship of the DDR Clock differential signal to the Data differential signal is shown in Figure 75: Figure 75. Data to Clock Timing Definitions i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 116 Freescale Semiconductor 117 ### 4.11.12.8 Reverse High-Speed Data Transmission Timing Figure 76. Reverse High-Speed Data Transmission Timing at Slave Side ### 4.11.12.9 Low-Power Receiver Timing Figure 77. Input Glitch Rejection of Low-Power Receivers # 4.11.13 HSI Host Controller Timing Parameters This section describes the timing parameters of the HSI Host Controller which are compliant with High-Speed Synchronous Serial Interface (HSI) Physical Layer specification version 1.01. # 4.11.13.1 Synchronous Data Flow Figure 78. Synchronized Data Flow READY Signal Timing (Frame and Stream Transmission) i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.11.13.2 Pipelined Data Flow Figure 79. Pipelined Data Flow Ready Signal Timing (Frame Transmission Mode) ### 4.11.13.3 Receiver Real-Time Data Flow Figure 80. Receiver Real-Time Data Flow READY Signal Timing ### 4.11.13.4 Synchronized Data Flow Transmission with Wake Figure 81. Synchronized Data Flow Transmission with WAKE i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 118 Freescale Semiconductor ### 4.11.13.5 Stream Transmission Mode Frame Transfer Figure 82. Stream Transmission Mode Frame Transfer (Synchronized Data Flow) ### 4.11.13.6 Frame Transmission Mode (Synchronized Data Flow) Figure 83. Frame Transmission Mode Transfer of Two Frames (Synchronized Data Flow) ### 4.11.13.7 Frame Transmission Mode (Pipelined Data Flow) Figure 84. Frame Transmission Mode Transfer of Two Frames (Pipelined Data Flow) # 4.11.13.8 DATA and FLAG Signal Timing Requirement for a 15 pF Load Table 72. DATA and FLAG Timing | Parameter | Description | 1 Mbit/s | 100 Mbit/s | |---------------------------------------------------|------------------------------------------------------------|----------|------------| | t <sub>Bit, nom</sub> | Nominal bit time | 1000 ns | 10 ns | | t <sub>Rise, min</sub> and t <sub>Fall, min</sub> | Minimum allowed rise and fall time | 2 ns | 2 ns | | t <sub>TxToRxSkew, maxfq</sub> | Maximum skew between transmitter and receiver package pins | 50 ns | 0.5 ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 | Parameter | Description | 1 Mbit/s | 100 Mbit/s | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------| | <sup>†</sup> EageSepTx, min | Minimum allowed separation of signal transitions at transmitter package pins, including all timing defects, for example, jitter and skew, inside the transmitter. | 400 ns | 4 ns | | <sup>†</sup> EageSepRx, min | Minimum separation of signal transitions, measured at the receiver package pins, including all timing defects, for example, jitter and skew, inside the receiver. | 350 ns | 3.5 ns | ## 4.11.13.9 DATA and FLAG Signal Timing Figure 85. DATA and FLAG Signal Timing ### 4.11.14 PCIe PHY Parameters The PCIe interface complies with PCIe specification Gen2 x1 lane and supports the PCI Express 1.1/2.0 standard. # 4.11.14.1 PCIE\_REXT Reference Resistor Connection The impedance calibration process requires connection of reference resistor 200 $\Omega$ . 1% precision resistor on PCIE\_REXT pads to ground. It is used for termination impedance calibration. # 4.11.15 Pulse Width Modulator (PWM) Timing Parameters This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. Figure 86 depicts the timing of the PWM, and Table 73 lists the PWM timing parameters. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 86. PWM Timing **Table 73. PWM Output Timing Parameters** | ID | Parameter | Min | Max | Unit | |----|-----------------------------|-----|---------|------| | | PWM Module Clock Frequency | 0 | ipg_clk | MHz | | P1 | PWM output pulse width high | 15 | | ns | | P2 | PWM output pulse width low | 15 | | ns | ### 4.11.16 SATA PHY Parameters This section describes SATA PHY electrical specifications. ### 4.11.16.1 Transmitter and Receiver Characteristics The SATA PHY meets or exceeds the electrical compliance requirements defined in the SATA specifications. #### **NOTE** The tables in the following sections indicate any exceptions to the SATA specification or aspects of the SATA PHY that exceed the standard, as well as provide information about parameters not defined in the standard. The following subsections provide values obtained from a combination of simulations and silicon characterization. Freescale Semiconductor i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 4.11.16.1.1 SATA PHY Transmitter Characteristics Table 74 provides specifications for SATA PHY transmitter characteristics. **Table 74. SATA2 PHY Transmitter Characteristics** | Parameters | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|-----------|------|-----|-----|------| | Transmit common mode voltage | $V_{CTM}$ | 0.4 | _ | 0.6 | V | | Transmitter pre-emphasis accuracy (measured change in de-emphasized bit) | _ | -0.5 | _ | 0.5 | dB | ### 4.11.16.1.2 SATA PHY Receiver Characteristics Table 75 provides specifications for SATA PHY receiver characteristics. **Table 75. SATA PHY Receiver Characteristics** | Parameters | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------------------|------|-----|-----|------| | Minimum Rx eye height (differential peak-to-peak) | V <sub>MIN_RX_EYE_HEIGHT</sub> | 175 | _ | _ | mV | | Tolerance | PPM | -400 | _ | 400 | ppm | ### 4.11.16.2 SATA REXT Reference Resistor Connection The impedance calibration process requires connection of reference resistor 191 $\Omega$ 1% precision resistor on SATA\_REXT pad to ground. Resistor calibration consists of learning which state of the internal Resistor Calibration register causes an internal, digitally trimmed calibration resistor to best match the impedance applied to the SATA\_REXT pin. The calibration register value is then supplied to all Tx and Rx termination resistors. During the calibration process (for a few tens of microseconds), up to 0.3 mW can be dissipated in the external SATA\_REXT resistor. At other times, no power is dissipated by the SATA\_REXT resistor. # 4.11.17 SCAN JTAG Controller (SJC) Timing Parameters Figure 87 depicts the SJC test clock input timing. Figure 88 depicts the SJC boundary scan timing. Figure 89 depicts the SJC test access port. Signal parameters are listed in Table 76. Figure 87. Test Clock Input Timing Diagram i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Figure 88. Boundary Scan (JTAG) Timing Diagram Figure 89. Test Access Port Timing Diagram Figure 90. TRST Timing Diagram **Table 76. JTAG Timing** | ID | Parameter <sup>1,2</sup> | All Freq | uencies | Unit | |------|----------------------------------------------------------------|----------|---------|------| | טו | Parameter ·- | Min | Max | Unit | | SJ0 | TCK frequency of operation 1/(3xT <sub>DC</sub> ) <sup>1</sup> | 0.001 | 22 | MHz | | SJ1 | TCK cycle time in crystal mode | 45 | _ | ns | | SJ2 | TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup> | 22.5 | _ | ns | | SJ3 | TCK rise and fall times | _ | 3 | ns | | SJ4 | Boundary scan input data set-up time | 5 | _ | ns | | SJ5 | Boundary scan input data hold time | 24 | _ | ns | | SJ6 | TCK low to output data valid | _ | 40 | ns | | SJ7 | TCK low to output high impedance | _ | 40 | ns | | SJ8 | TMS, TDI data set-up time | 5 | _ | ns | | SJ9 | TMS, TDI data hold time | 25 | _ | ns | | SJ10 | TCK low to TDO data valid | _ | 44 | ns | | SJ11 | TCK low to TDO high impedance | _ | 44 | ns | | SJ12 | TRST assert time | 100 | _ | ns | | SJ13 | TRST set-up time to TCK low | 40 | _ | ns | <sup>&</sup>lt;sup>1</sup> T<sub>DC</sub> = target frequency of SJC # 4.11.18 SPDIF Timing Parameters The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal. Table 77 and Figure 91 and Figure 92 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SRCK) for SPDIF in Rx mode and the timing of the modulating Tx clock (STCLK) for SPDIF in Tx mode. $<sup>^{2}</sup>$ $V_{M} = mid-point voltage$ | Table 77. | <b>SPDIF</b> | Timing | <b>Parameters</b> | |-----------|--------------|--------|-------------------| |-----------|--------------|--------|-------------------| | Parameter | Symbol | Timing Parar | neter Range | Unit | |-----------------------------------------------------------------------------------|-------------|--------------|---------------------|------| | raiametei | Syllibol | Min | Max | Onit | | SPDIFIN Skew: asynchronous inputs, no specs apply | _ | _ | 0.7 | ns | | SPDIFOUT output (Load = 50pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns | | SPDIFOUT1 output (Load = 30pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns | | Modulating Rx clock (SRCK) period | srckp | 40.0 | _ | ns | | SRCK high period | srckph | 16.0 | _ | ns | | SRCK low period | srckpl | 16.0 | _ | ns | | Modulating Tx clock (STCLK) period | stclkp | 40.0 | _ | ns | | STCLK high period | stclkph | 16.0 | _ | ns | | STCLK low period | stclkpl | 16.0 | _ | ns | Figure 91. SRCK Timing Diagram Figure 92. STCLK Timing Diagram #### **Electrical Characteristics** ## 4.11.19 SSI Timing Parameters This section describes the timing parameters of the SSI module. The connectivity of the serial synchronous interfaces are summarized in Table 78. **Table 78. AUDMUX Port Allocation** | Port | Signal Nomenclature | Type and Access | |---------------|---------------------|--------------------------------------------| | AUDMUX port 1 | SSI 1 | Internal | | AUDMUX port 2 | SSI 2 | Internal | | AUDMUX port 3 | AUD3 | External – AUD3 I/O | | AUDMUX port 4 | AUD4 | External – EIM or CSPI1 I/O through IOMUXC | | AUDMUX port 5 | AUD5 | External – EIM or SD1 I/O through IOMUXC | | AUDMUX port 6 | AUD6 | External – EIM or DISP2 through IOMUXC | | AUDMUX port 7 | SSI 3 | Internal | #### **NOTE** - The terms WL and BL used in the timing diagrams and tables refer to Word Length (WL) and Bit Length (BL). - The SSI timing diagrams use generic signal names wherein the names used in the i.MX 6Dual/6Quad reference manual are channel specific signal names. For example, a channel clock referenced in the IOMUXC chapter as AUD3\_TXC appears in the timing diagram as RGMII\_TXC. i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 126 Freescale Semiconductor ## 4.11.19.1 SSI Transmitter Timing with Internal Clock Figure 93 depicts the SSI transmitter internal clock timing and Table 79 lists the timing parameters for the SSI transmitter internal clock. Note: SRXD input in synchronous mode only Figure 93. SSI Transmitter Internal Clock Timing Diagram Table 79. SSI Transmitter Timing with Internal Clock | ID | Parameter | Min | Max | Unit | |------|------------------------------------------------|------|------|------| | | Internal Clock Operation | | | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS4 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS6 | (Tx) CK high to FS (bl) high | _ | 15.0 | ns | | SS8 | (Tx) CK high to FS (bl) low | _ | 15.0 | ns | | SS10 | (Tx) CK high to FS (wl) high | _ | 15.0 | ns | | SS12 | (Tx) CK high to FS (wl) low | _ | 15.0 | ns | | SS14 | (Tx/Rx) Internal FS rise time | _ | 6.0 | ns | | SS15 | (Tx/Rx) Internal FS fall time | _ | 6.0 | ns | | SS16 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | SS17 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | | SS18 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** Table 79. SSI Transmitter Timing with Internal Clock (continued) | ID | Parameter | Min | Max | Unit | | |------|--------------------------------------|------|-----|------|--| | | Synchronous Internal Clock Operation | | | | | | SS42 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | | SS43 | SRXD hold after (Tx) CK falling | 0.0 | _ | ns | | #### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.19.2 SSI Receiver Timing with Internal Clock Figure 94 depicts the SSI receiver internal clock timing and Table 80 lists the timing parameters for the receiver timing with the internal clock. Figure 94. SSI Receiver Internal Clock Timing Diagram **Table 80. SSI Receiver Timing with Internal Clock** | ID | Parameter | Min | Max | Unit | |------|------------------------------------|-------|------|------| | | Internal Clock Operation | on | | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS3 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS4 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS5 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS7 | (Rx) CK high to FS (bl) high | _ | 15.0 | ns | | SS9 | (Rx) CK high to FS (bl) low | _ | 15.0 | ns | | SS11 | (Rx) CK high to FS (wl) high | _ | 15.0 | ns | | SS13 | (Rx) CK high to FS (wl) low | _ | 15.0 | ns | | SS20 | SRXD setup time before (Rx) CK low | 10.0 | _ | ns | | SS21 | SRXD hold time after (Rx) CK low | 0.0 | _ | ns | | | Oversampling Clock Oper | ation | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** Table 80. SSI Receiver Timing with Internal Clock (continued) | ID | Parameter | Min | Max | Unit | |------|--------------------------------|-------|-----|------| | SS47 | Oversampling clock period | 15.04 | _ | ns | | SS48 | Oversampling clock high period | 6.0 | _ | ns | | SS49 | Oversampling clock rise time | _ | 3.0 | ns | | SS50 | Oversampling clock low period | 6.0 | _ | ns | | SS51 | Oversampling clock fall time | _ | 3.0 | ns | ### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.19.3 SSI Transmitter Timing with External Clock Figure 95 depicts the SSI transmitter external clock timing and Table 81 lists the timing parameters for the transmitter timing with the external clock. Figure 95. SSI Transmitter External Clock Timing Diagram **Table 81. SSI Transmitter Timing with External Clock** | ID | Parameter | Min | Max | Unit | |------|------------------------------------------------|-------|------|------| | | External Clock Operation | | | | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS23 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS25 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS27 | (Tx) CK high to FS (bl) high | -10.0 | 15.0 | ns | | SS29 | (Tx) CK high to FS (bl) low | 10.0 | _ | ns | | SS31 | (Tx) CK high to FS (wl) high | -10.0 | 15.0 | ns | | SS33 | (Tx) CK high to FS (wl) low | 10.0 | _ | ns | | SS37 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | SS38 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### **Electrical Characteristics** Table 81. SSI Transmitter Timing with External Clock (continued) | ID | ID Parameter | | Max | Unit | |------|------------------------------------------|---------|------|------| | SS39 | SS39 (Tx) CK high to STXD high impedance | | 15.0 | ns | | | Synchronous External Clock Ope | eration | | | | SS44 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | SS45 | SRXD hold after (Tx) CK falling | 2.0 | _ | ns | | SS46 | SRXD rise/fall time | _ | 6.0 | ns | #### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - The terms WL and BL refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ## 4.11.19.4 SSI Receiver Timing with External Clock Figure 96 depicts the SSI receiver external clock timing and Table 82 lists the timing parameters for the receiver timing with the external clock. Figure 96. SSI Receiver External Clock Timing Diagram **Table 82. SSI Receiver Timing with External Clock** | ID | Parameter | Min | Max | Unit | |------|------------------------------------|------|------|------| | | External Clock Opera | tion | | | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS23 | (Tx/Rx) CK clock high period | 36 | _ | ns | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS25 | (Tx/Rx) CK clock low period | 36 | _ | ns | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS28 | (Rx) CK high to FS (bl) high | -10 | 15.0 | ns | | SS30 | (Rx) CK high to FS (bl) low | 10 | _ | ns | | SS32 | (Rx) CK high to FS (wl) high | -10 | 15.0 | ns | | SS34 | (Rx) CK high to FS (wl) low | 10 | _ | ns | | SS35 | (Tx/Rx) External FS rise time | _ | 6.0 | ns | | SS36 | (Tx/Rx) External FS fall time | _ | 6.0 | ns | | SS40 | SRXD setup time before (Rx) CK low | 10 | _ | ns | | SS41 | SRXD hold time after (Rx) CK low | 2 | _ | ns | #### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). ## 4.11.20 UART I/O Configuration and Timing Parameters ### 4.11.20.1 UART RS-232 I/O Configuration in Different Modes The i.MX 6Dual/6Quad UART interfaces can serve both as DTE or DCE device. This can be configured by the DCEDTE control bit (default 0 – DCE mode). Table 83 shows the UART I/O configuration based on the enabled mode. **DTE Mode DCE Mode Port** Direction Description Direction Description **RTS** Output RTS from DTE to DCE RTS from DTE to DCE Input CTS Input CTS from DCE to DTE Output CTS from DCE to DTE DTR DTR from DTE to DCE DTR from DTE to DCE Output Input DSR from DCE to DTE DSR from DCE to DTE DSR Input Output DCD Input DCD from DCE to DTE Output DCD from DCE to DTE RING from DCE to DTE RING from DCE to DTE RIInput Output TXD\_MUX Input Serial data from DCE to DTE Output Serial data from DCE to DTE RXD\_MUX Output Serial data from DTE to DCE Serial data from DTE to DCE Input Table 83. UART I/O Configuration vs. Mode i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 135 ### 4.11.20.2 UART RS-232 Serial Mode Timing The following sections describe the electrical information of the UART module in the RS-232 mode. ### 4.11.20.2.1 UART Transmitter Figure 97 depicts the transmit timing of UART in the RS-232 serial mode, with 8 data bit/1 stop bit format. Table 84 lists the UART RS-232 serial mode transmit timing characteristics. Figure 97. UART RS-232 Serial Mode Transmit Timing Diagram Table 84. RS-232 Serial Mode Transmit Timing Parameters | Ī | ID | Parameter | Symbol | Min | Max | Unit | |---|-----|-------------------|-------------------|---------------------------------------------------------------------------|-------------------------------------------------|------| | Ī | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> <sup>1</sup> - T <sub>ref_clk</sub> <sup>2</sup> | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | $<sup>^{\</sup>rm I}$ F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. #### 4.11.20.2.2 UART Receiver Figure 98 depicts the RS-232 serial mode receive timing with 8 data bit/1 stop bit format. Table 85 lists serial mode receive timing characteristics. Figure 98. UART RS-232 Serial Mode Receive Timing Diagram Table 85. RS-232 Serial Mode Receive Timing Parameters | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------------------|-------------------|------------------------------------------------------------------------|-----------------------------------------------------------|------| | UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> - 1/(16*F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> + 1/(16*F <sub>baud_rate</sub> ) | _ | <sup>1</sup> The UART receiver can tolerate 1/(16\*F<sub>baud\_rate</sub>) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/(16\*F<sub>baud\_rate</sub>). <sup>&</sup>lt;sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock ref\_clk (ipg\_perclk after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ### 4.11.20.2.3 UART IrDA Mode Timing The following subsections give the UART transmit and receive timings in IrDA mode. ### **UART IrDA Mode Transmitter** Figure 99 depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 86 lists the transmit timing characteristics. Figure 99. UART IrDA Mode Transmit Timing Diagram **Table 86. IrDA Mode Transmit Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------|-----------------------|---------------------------------------------------------------------------|-------------------------------------------------|------| | UA3 | Transmit Bit Time in IrDA mode | t <sub>TIRbit</sub> | 1/F <sub>baud_rate</sub> <sup>1</sup> - T <sub>ref_clk</sub> <sup>2</sup> | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | | UA4 | Transmit IR Pulse Duration | t <sub>TIRpulse</sub> | (3/16)*(1/F <sub>baud_rate</sub> ) - T <sub>ref_clk</sub> | $(3/16)*(1/F_{baud\_rate}) + T_{ref\_clk}$ | _ | <sup>&</sup>lt;sup>1</sup> F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. #### **UART IrDA Mode Receiver** Figure 100 depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 87 lists the receive timing characteristics. Figure 100. UART IrDA Mode Receive Timing Diagram **Table 87. IrDA Mode Receive Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------------------|-----------------------|------------------------------------------------------------------------|-----------------------------------------------------------|------| | UA5 | Receive Bit Time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> - 1/(16*F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> + 1/(16*F <sub>baud_rate</sub> ) | _ | | UA6 | Receive IR Pulse Duration | t <sub>RIRpulse</sub> | 1.41 µs | (5/16)*(1/F <sub>baud_rate</sub> ) | _ | The UART receiver can tolerate $1/(16*F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16*F_{baud\_rate})$ . #### i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. # 4.11.21 USB HSIC Timings This section describes the electrical information of the USB HSIC port. #### **NOTE** HSIC is a DDR signal. The following timing specification is for both rising and falling edges. ### 4.11.21.1 Transmit Timing Figure 101. USB HSIC Transmit Waveform **Table 88. USB HSIC Transmit Parameters** | Name | Parameter | Min | Max | Unit | Comment | |---------|---------------------------------|-------|-------|------|--------------------------------| | Tstrobe | strobe period | 4.166 | 4.167 | ns | | | Todelay | data output delay time | 550 | 1350 | ps | Measured at 50% point | | Tslew | strobe/data rising/falling time | 0.7 | 2 | V/ns | Averaged from 30% – 70% points | # 4.11.21.2 Receive Timing Figure 102. USB HSIC Receive Waveform i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Electrical Characteristics** | | _ | | | 4 | |-----------|-----|-------|---------|-------------------------| | Tahla 20 | HOR | HCIC | Receive | Parameters <sup>1</sup> | | Table 03. | USD | 11316 | neceive | raiailieteis | | Name | Parameter | Min | Max | Unit | Comment | |---------|---------------------------------|-------|-------|------|--------------------------------| | Tstrobe | strobe period | 4.166 | 4.167 | ns | | | Thold | data hold time | 300 | | ps | Measured at 50% point | | Tsetup | data setup time | 365 | | ps | Measured at 50% point | | Tslew | strobe/data rising/falling time | 0.7 | 2 | V/ns | Averaged from 30% – 70% points | The timings in the table are guaranteed when: ### 4.11.22 USB PHY Parameters This section describes the USB-OTG PHY and the USB Host port PHY parameters. The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG, USB Host with the amendments below (On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification is not applicable to Host port). - USB ENGINEERING CHANGE NOTICE - Title: 5V Short Circuit Withstand Requirement Change - Applies to: Universal Serial Bus Specification, Revision 2.0 - Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000 - USB ENGINEERING CHANGE NOTICE - Title: Pull-up/Pull-down resistors - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: Suspend Current Limit Changes - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: USB 2.0 Phase Locked SOFs - Applies to: Universal Serial Bus Specification, Revision 2.0 - On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification - Revision 2.0 plus errata and ecn June 4, 2010 - Battery Charging Specification (available from USB-IF) - Revision 1.2, December 7, 2010 <sup>—</sup>AC I/O voltage is between 0.9x to 1x of the I/O supply <sup>-</sup>DDR\_SEL configuration bits of the I/O are set to (10)b #### 5 **Boot Mode Configuration** This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation. #### **Boot Mode Configuration Pins** 5.1 Table 90 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX 6Dual/6Quad Fuse Map document and the System Boot chapter of the i.MX 6Dual/6Quad reference manual. Table 90. Fuses and Associated Pins Used for Boot | Pin | Direction at Reset | eFuse Name | Details | |------------|--------------------|---------------------|---------------------| | BOOT_MODE1 | Input | Boot Mode Selection | Boot Mode selection | | BOOT_MODE0 | Input | Boot Mode Selection | Boot Mode Selection | ### **Boot Mode Configuration** Table 90. Fuses and Associated Pins Used for Boot (continued) | Pin | Direction at Reset | eFuse Name | Details | |----------|--------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------| | EIM_DA0 | Input | BOOT_CFG1[0] | Boot Options, Pin value overrides fuse | | EIM_DA1 | Input | BOOT_CFG1[1] | settings for BT_FUSE_SEL = '0'. Signal Configuration as Fuse Override Input at | | EIM_DA2 | Input | BOOT_CFG1[2] | Power Up. These are special I/O lines that control the boot up configuration during product development. In production, the | | EIM_DA3 | Input | BOOT_CFG1[3] | | | EIM_DA4 | Input | BOOT_CFG1[4] | boot configuration can be controlled by fuses. | | EIM_DA5 | Input | BOOT_CFG1[5] | | | EIM_DA6 | Input | BOOT_CFG1[6] | | | EIM_DA7 | Input | BOOT_CFG1[7] | | | EIM_DA8 | Input | BOOT_CFG2[0] | | | EIM_DA9 | Input | BOOT_CFG2[1] | | | EIM_DA10 | Input | BOOT_CFG2[2] | | | EIM_DA11 | Input | BOOT_CFG2[3] | | | EIM_DA12 | Input | BOOT_CFG2[4] | | | EIM_DA13 | Input | BOOT_CFG2[5] | | | EIM_DA14 | Input | BOOT_CFG2[6] | | | EIM_DA15 | Input | BOOT_CFG2[7] | | | EIM_A16 | Input | BOOT_CFG3[0] | | | EIM_A17 | Input | BOOT_CFG3[1] | | | EIM_A18 | Input | BOOT_CFG3[2] | | | EIM_A19 | Input | BOOT_CFG3[3] | | | EIM_A20 | Input | BOOT_CFG3[4] | | | EIM_A21 | Input | BOOT_CFG3[5] | | | EIM_A22 | Input | BOOT_CFG3[6] | | | EIM_A23 | Input | BOOT_CFG3[7] | | | EIM_A24 | Input | BOOT_CFG4[0] | | | EIM_WAIT | Input | BOOT_CFG4[1] | | | EIM_LBA | Input | BOOT_CFG4[2] | 7 | | EIM_EB0 | Input | BOOT_CFG4[3] | 7 | | EIM_EB1 | Input | BOOT_CFG4[4] | 7 | | EIM_RW | Input | BOOT_CFG4[5] | 7 | | EIM_EB2 | Input | BOOT_CFG4[6] | 7 | | EIM_EB3 | Input | BOOT_CFG4[7] | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 ### 5.2 Boot Devices Interfaces Allocation Table 91 lists the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate. **Table 91. Interfaces Allocation During Boot** | Interface | IP Instance | Allocated Pads During Boot | Comment | |------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | SPI | ECSPI-1 | EIM_D17, EIM_D18, EIM_D16, EIM_EB2, EIM_D19, EIM_D24, EIM_D25 | | | SPI | ECSPI-2 | CSI0_DAT10, CSI0_DAT9, CSI0_DAT8, CSI0_DAT11, EIM_LBA, EIM_D24, EIM_D25 | | | SPI | ECSPI-3 | DISP0_DAT2, DISP0_DAT1, DISP0_DAT0, DISP0_DAT3, DISP0_DAT4, DISP0_DAT5, DISP0_DAT6 | | | SPI | ECSPI-4 | EIM_D22, EIM_D28, EIM_D21, EIM_D20, EIM_A25, EIM_D24, EIM_D25 | | | SPI | ECSPI-5 | SD1_DAT0, SD1_CMD, SD1_CLK, SD1_DAT1,<br>SD1_DAT2, SD1_DAT3, SD2_DAT3 | | | EIM | EIM | EIM_DA[15:0], EIM_D[31:16], CSI0_DAT[19:4],<br>CSI0_DATA_EN, CSI0_VSYNC | Used for NOR, OneNAND boot<br>Only CS0 is supported | | NAND Flash | GPMI | NANDF_CLE, NANDF_ALE, NANDF_WP_B,<br>SD4_CMD, SD4_CLK, NANDF_RB0, SD4_DAT0,<br>NANDF_CS0, NANDF_CS1, NANDF_CS2,<br>NANDF_CS3, NANDF_D[7:0] | 8 bit<br>Only CS0 is supported | | SD/MMC | USDHC-1 | SD1_CLK, SD1_CMD,SD1_DAT0, SD1_DAT1,<br>SD1_DAT2, SD1_DAT3, NANDF_D0, NANDF_D1,<br>NANDF_D2, NANDF_D3, KEY_COL1 | 1, 4, or 8 bit | | SD/MMC | USDHC-2 | SD2_CLK, SD2_CMD, SD2_DAT0, SD2_DAT1,<br>SD2_DAT2, SD2_DAT3, NANDF_D5, NANDF_D6,<br>NANDF_D7, NANDF_D8, KEY_ROW1 | 1, 4, or 8 bit | | SD/MMC | USDHC-3 | SD3_CLK, SD3_CMD, SD3_DAT0, SD3_DAT1,<br>SD3_DAT2, SD3_DAT3, SD3_DAT4, SD3_DAT5,<br>SD3_DAT6, SD3_DAT7, GPIO_18 | 1, 4, or 8 bit | | SD/MMC | USDHC-4 | SD4_CLK, SD4_CMD, SD4_DAT0, SD4_DAT1,<br>SD4_DAT2, SD4_DAT3, SD4_DAT4, SD4_DAT5,<br>SD4_DAT6, SD4_DAT7, NANDF_CS1 | 1, 4, or 8 bit | | I2C | I2C-1 | EIM_D28, EIM_D21 | _ | | I2C | I2C-2 | EIM_D16, EIM_EB2 | _ | | I2C | I2C-3 | EIM_D18, EIM_D17 | _ | | SATA | SATA_PHY | SATA_TXM, SATA_TXP, SATA_RXP, SATA_RXM,<br>SATA_REXT, SATA_REFCLKM, SATA_REFCLKP | _ | | USB | USB-OTG<br>PHY | USB_OTG_DP<br>USB_OTG_DN<br>USB_OTG_VBUS | _ | # 6 Package Information and Contact Assignments This section includes the contact assignment information and mechanical package drawing. - 6.1 21 x 21 mm Package Information - 6.1.1 Case FCPBGA, 21 x 21 mm, 0.8 mm Pitch, 25 x 25 Ball Matrix - 6.1.1.1 21 x 21 mm Bare Die Package Figure 103 shows the top, bottom, and side views of the $21 \times 21$ mm bare die package. | A Augusta and a | MECHANICAL OUTLINES | DOCUMENT NO: 98ASA00329D | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|------|--| | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITOR, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DICTIONARY | PAGE: | 2197 | | | | DO NOT SCALE THIS DRAWING | REV: | Α | | #### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. | 2. | DIMENSIO | NING AND | TOLE | ERANCING | PER ASME | Y14.5M-199 | 94. | | | |--------------|----------|----------|------|----------|----------|------------|-----|-------|----| | $\sqrt{3}$ . | MAXIMUM | SOLDER | BALL | DIAMETER | MEASURED | PARALLEL | ТО | DATUM | Α. | DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. TITLE: 624 I/O FC PBGA, 21 X 21 PKG, 0.8 MM PITCH, NO LID CASE NUMBER: 2197-01 STANDARD: JEDEC MS-034 SHEET: 2 Figure 103. 21 x 21 mm Bare Die Package Top, Bottom, and Side Views i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 # 6.1.2 21 x 21 mm Ground, Power, Sense, and Reference Contact Assignments Table 92 shows the device connection list for ground, power, sense, and reference contact signals. Table 92. 21 x 21 mm Supplies Contact Assignment | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | CSI_REXT | D4 | | | DRAM_VREF | AC2 | | | DSI_REXT | G4 | | | FA_ANA | A5 | | | GND | A13, A25, A4, A8, AA10, AA13, AA16, AA19, AA22, AD4, D3, F8, J15, L10, M15, P15, T15, U8, W17, AA7, AD7, D6, G10, J18, L12, M18, P18, T17, V19, W18, AB24, AE1, D8, G19, J2, L15, M8, P8, T19, V8, W19, AB3, AE25, E5, G3, J8, L18, N10, R12, T8, W10, W3, AD10, B4, E6, H12, K10, L2, N15, R15, U11, W11, W7, AD13, C1, E7, H15, K12, L5, N18, R17, U12, W12, W8, AD16, C10, F5, H18, K15, L8, N8, R8, U15, W13, W9, AD19, C4, F6, H8, K18, M10, P10, T11, U17, W15, Y24, AD22, C6, F7, J12, K8, M12, P12, T12, U19, W16, Y5 | | | GPANAIO | C8 | | | HDMI_REF | J1 | | | HDMI_VP | L7 | | | HDMI_VPH | M7 | | | NVCC_CSI | N7 | Supply of the camera sensor interface | | NVCC_DRAM | R18, T18, U18, V10, V11, V12, V13, V14, V15, V16, V17, V18, V9 | Supply of the DDR interface | | NVCC_EIM0 | K19 | Supply of the EIM interface | | NVCC_EIM1 | L19 | Supply of the EIM interface | | NVCC_EIM2 | M19 | Supply of the EIM interface | | NVCC_ENET | R19 | Supply of the ENET interface | | NVCC_GPIO | P7 | Supply of the GPIO interface | | NVCC_JTAG | J7 | Supply of the JTAG tap controller interface | | NVCC_LCD | P19 | Supply of the LCD interface | | NVCC_LVDS2P5 | V7 | Supply of the LVDS display interface and DDR pre-drivers. Even if the LVDS interface is not used, this supply must remain powered. | | NVCC_MIPI | K7 | Supply of the MIPI interface | Table 92. 21 x 21 mm Supplies Contact Assignment (continued) | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | NVCC_NANDF | G15 | Supply of the RAW NAND Flash<br>Memories interface | | NVCC_PLL_OUT | E8 | | | NVCC_RGMII | G18 | Supply of the ENET interface | | NVCC_SD1 | G16 | Supply of the SD card interface | | NVCC_SD2 | G17 | Supply of the SD card interface | | NVCC_SD3 | G14 | Supply of the SD card interface | | PCIE_VP | H7 | | | PCIE_REXT | A2 | | | PCIE_VPH | G7 | PCI PHY supply | | PCIE_VPTX | G8 | PCI PHY supply | | SATA_REXT | C14 | | | SATA_VP | G13 | | | SATA_VPH | G12 | | | VDD_CACHE_CAP | N12 | Cache supply input. This input should be connected to (driven by) VDD_SOC_CAP. The external capacitor used for VDD_SOC_CAP is sufficient for this supply. | | VDD_FA | B5 | | | VDD_SNVS_CAP | G9 | Secondary supply for the SNVS (internal regulator output—requires capacitor if internal regulator is used) | | VDD_SNVS_IN | G11 | Primary supply for the SNVS regulator | | VDDARM_CAP | H13, J13, K13, L13, M13, N13, P13, R13 | Secondary supply for the ARM0 and ARM1 cores (internal regulator output—requires capacitor if internal regulator is used) | | VDDARM_IN | H14, J14, K14, L14, M14, N14, P14, R14 | Primary supply for the ARM0 and ARM1 core regulator | | VDDARM23_CAP | H11, J11, K11, L11, M11, N11, P11, R11 | Secondary supply for the ARM2 and ARM3 cores (internal regulator output—requires capacitor if internal regulator is used) | | VDDARM23_IN | K9, L9, M9, N9, P9, R9, T9, U9 | Primary supply for the ARM2 and ARM3 core regulator | | VDDHIGH_CAP | H10, J10 | Secondary supply for the 2.5 V domain (internal regulator output—requires capacitor if internal regulator is used) | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 92. 21 x 21 mm Supplies Contact Assignment (continued) | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | VDDHIGH_IN | H9, J9 | Primary supply for the 2.5 V regulator | | VDDPU_CAP | H17, J17, K17, L17, M17, N17, P17 | Secondary supply for the VPU and GPU (internal regulator output—requires capacitor if internal regulator is used) | | VDDSOC_CAP | R10, T10, T13, T14, U10, U13, U14 | Secondary supply for the SoC and PU (internal regulator output—requires capacitor if internal regulator is used) | | VDDSOC_IN | H16, J16, K16, L16, M16, N16, P16, R16, T16, U16 | Primary supply for the SoC and PU regulators | | VDDUSB_CAP | F9 | Secondary supply for the 3 V domain (internal regulator output—requires capacitor if internal regulator is used) | | ZQPAD | AE17 | | Table 93 displays an alpha-sorted list of the signal assignments including power rails. The table also includes out of reset pad state. Table 93. 21 x 21 mm Functional Contact Assignments | | | | | Out of Reset Condition <sup>1</sup> | | | | | | |------------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | BOOT_MODE0 | C12 | VDD_SNVS_IN | GPIO | ALT0 | src_BOOT_MODE[0] | Input | PD (100K) | | | | BOOT_MODE1 | F12 | VDD_SNVS_IN | GPIO | ALT0 | src_BOOT_MODE[1] | Input | PD (100K) | | | | CLK1_N | C7 | VDDHIGH_CAP | | | CLK1_N | _ | _ | | | | CLK1_P | D7 | VDDHIGH_CAP | | | CLK1_P | _ | _ | | | | CLK2_N | C5 | VDDHIGH_CAP | | | CLK2_N | _ | _ | | | | CLK2_P | D5 | VDDHIGH_CAP | | | CLK2_P | _ | _ | | | | CSI_CLK0M | F4 | NVCC_MIPI | | | CSI_CLK0M | _ | _ | | | | CSI_CLK0P | F3 | NVCC_MIPI | | | CSI_CLK0P | _ | _ | | | | CSI_D0M | E4 | NVCC_MIPI | | | CSI_D0M | _ | _ | | | | CSI_D0P | E3 | NVCC_MIPI | | | CSI_D0P | _ | _ | | | | CSI_D1M | D1 | NVCC_MIPI | | | CSI_D1M | _ | _ | | | | CSI_D1P | D2 | NVCC_MIPI | | | CSI_D1P | _ | _ | | | | CSI_D2M | E1 | NVCC_MIPI | | | CSI_D2M | _ | _ | | | | CSI_D2P | E2 | NVCC_MIPI | | | CSI_D2P | _ | _ | | | | CSI_D3M | F2 | NVCC_MIPI | | | CSI_D3M | _ | _ | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | |--------------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | CSI_D3P | F1 | NVCC_MIPI | | | CSI_D3P | _ | _ | | | CSI0_DAT10 | M1 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[28] | Input | PU (100K) | | | CSI0_DAT11 | МЗ | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[29] | Input | PU (100K) | | | CSI0_DAT12 | M2 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[30] | Input | PU (100K) | | | CSI0_DAT13 | L1 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[31] | Input | PU (100K) | | | CSI0_DAT14 | M4 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[0] | Input | PU (100K) | | | CSI0_DAT15 | M5 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[1] | Input | PU (100K) | | | CSI0_DAT16 | L4 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[2] | Input | PU (100K) | | | CSI0_DAT17 | L3 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[3] | Input | PU (100K) | | | CSI0_DAT18 | M6 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[4] | Input | PU (100K) | | | CSI0_DAT19 | L6 | NVCC_CSI | GPIO | ALT5 | gpio6_GPIO[5] | Input | PU (100K) | | | CSI0_DAT4 | N1 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[22] | Input | PU (100K) | | | CSI0_DAT5 | P2 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[23] | Input | PU (100K) | | | CSI0_DAT6 | N4 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[24] | Input | PU (100K) | | | CSI0_DAT7 | N3 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[25] | Input | PU (100K) | | | CSI0_DAT8 | N6 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[26] | Input | PU (100K) | | | CSI0_DAT9 | N5 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[27] | Input | PU (100K) | | | CSI0_DATA_EN | P3 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[20] | Input | PU (100K) | | | CSI0_MCLK | P4 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[19] | Input | PU (100K) | | | CSI0_PIXCLK | P1 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[18] | Input | PU (100K) | | | CSI0_VSYNC | N2 | NVCC_CSI | GPIO | ALT5 | gpio5_GPIO[21] | Input | PU (100K) | | | DI0_DISP_CLK | N19 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[16] | Input | PU (100K) | | | DI0_PIN15 | N21 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[17] | Input | PU (100K) | | | DI0_PIN2 | N25 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[18] | Input | PU (100K) | | | DI0_PIN3 | N20 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[19] | Input | PU (100K) | | | DI0_PIN4 | P25 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[20] | Input | PU (100K) | | | DISP0_DAT0 | P24 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[21] | Input | PU (100K) | | | DISP0_DAT1 | P22 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[22] | Input | PU (100K) | | | DISP0_DAT10 | R21 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[31] | Input | PU (100K) | | | DISP0_DAT11 | T23 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[5] | Input | PU (100K) | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | Ball<br>Type | Out of Reset Condition <sup>1</sup> | | | | | | |-------------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | DISP0_DAT12 | T24 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[6] | Input | PU (100K) | | | | DISP0_DAT13 | R20 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[7] | Input | PU (100K) | | | | DISP0_DAT14 | U25 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[8] | Input | PU (100K) | | | | DISP0_DAT15 | T22 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[9] | Input | PU (100K) | | | | DISP0_DAT16 | T21 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[10] | Input | PU (100K) | | | | DISP0_DAT17 | U24 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[11] | Input | PU (100K) | | | | DISP0_DAT18 | V25 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[12] | Input | PU (100K) | | | | DISP0_DAT19 | U23 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[13] | Input | PU (100K) | | | | DISP0_DAT2 | P23 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[23] | Input | PU (100K) | | | | DISP0_DAT20 | U22 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[14] | Input | PU (100K) | | | | DISP0_DAT21 | T20 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[15] | Input | PU (100K) | | | | DISP0_DAT22 | V24 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[16] | Input | PU (100K) | | | | DISP0_DAT23 | W24 | NVCC_LCD | GPIO | ALT5 | gpio5_GPIO[17] | Input | PU (100K) | | | | DISP0_DAT3 | P21 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[24] | Input | PU (100K) | | | | DISP0_DAT4 | P20 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[25] | Input | PU (100K) | | | | DISP0_DAT5 | R25 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[26] | Input | PU (100K) | | | | DISP0_DAT6 | R23 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[27] | Input | PU (100K) | | | | DISP0_DAT7 | R24 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[28] | Input | PU (100K) | | | | DISP0_DAT8 | R22 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[29] | Input | PU (100K) | | | | DISP0_DAT9 | T25 | NVCC_LCD | GPIO | ALT5 | gpio4_GPIO[30] | Input | PU (100K) | | | | DRAM_A0 | AC14 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[0] | Output | 0 | | | | DRAM_A1 | AB14 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[1] | Output | 0 | | | | DRAM_A10 | AA15 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[10] | Output | 0 | | | | DRAM_A11 | AC12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[11] | Output | 0 | | | | DRAM_A12 | AD12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[12] | Output | 0 | | | | DRAM_A13 | AC17 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[13] | Output | 0 | | | | DRAM_A14 | AA12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[14] | Output | 0 | | | | DRAM_A15 | Y12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[15] | Output | 0 | | | | DRAM_A2 | AA14 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[2] | Output | 0 | | | | DRAM_A3 | Y14 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[3] | Output | 0 | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | | |-----------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | DRAM_A4 | W14 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[4] | Output | 0 | | | | DRAM_A5 | AE13 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[5] | Output | 0 | | | | DRAM_A6 | AC13 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[6] | Output | 0 | | | | DRAM_A7 | Y13 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[7] | Output | 0 | | | | DRAM_A8 | AB13 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[8] | Output | 0 | | | | DRAM_A9 | AE12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_A[9] | Output | 0 | | | | DRAM_CAS | AE16 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_CAS | Output | 0 | | | | DRAM_CS0 | Y16 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_CS[0] | Output | 0 | | | | DRAM_CS1 | AD17 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_CS[1] | Output | 0 | | | | DRAM_D0 | AD2 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[0] | Input | PU (100K) | | | | DRAM_D1 | AE2 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[1] | Input | PU (100K) | | | | DRAM_D10 | AA6 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[10] | Input | PU (100K) | | | | DRAM_D11 | AE7 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[11] | Input | PU (100K) | | | | DRAM_D12 | AB5 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[12] | Input | PU (100K) | | | | DRAM_D13 | AC5 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[13] | Input | PU (100K) | | | | DRAM_D14 | AB6 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[14] | Input | PU (100K) | | | | DRAM_D15 | AC7 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[15] | Input | PU (100K) | | | | DRAM_D16 | AB7 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[16] | Input | PU (100K) | | | | DRAM_D17 | AA8 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[17] | Input | PU (100K) | | | | DRAM_D18 | AB9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[18] | Input | PU (100K) | | | | DRAM_D19 | Y9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[19] | Input | PU (100K) | | | | DRAM_D2 | AC4 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[2] | Input | PU (100K) | | | | DRAM_D20 | Y7 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[20] | Input | PU (100K) | | | | DRAM_D21 | Y8 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[21] | Input | PU (100K) | | | | DRAM_D22 | AC8 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[22] | Input | PU (100K) | | | | DRAM_D23 | AA9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[23] | Input | PU (100K) | | | | DRAM_D24 | AE9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[24] | Input | PU (100K) | | | | DRAM_D25 | Y10 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[25] | Input | PU (100K) | | | | DRAM_D26 | AE11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[26] | Input | PU (100K) | | | | DRAM_D27 | AB11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[27] | Input | PU (100K) | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | Ball<br>Type | Out of Reset Condition <sup>1</sup> | | | | | | |-----------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | DRAM_D28 | AC9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[28] | Input | PU (100K) | | | | DRAM_D29 | AD9 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[29] | Input | PU (100K) | | | | DRAM_D3 | AA5 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[3] | Input | PU (100K) | | | | DRAM_D30 | AD11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[30] | Input | PU (100K) | | | | DRAM_D31 | AC11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[31] | Input | PU (100K) | | | | DRAM_D32 | AA17 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[32] | Input | PU (100K) | | | | DRAM_D33 | AA18 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[33] | Input | PU (100K) | | | | DRAM_D34 | AC18 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[34] | Input | PU (100K) | | | | DRAM_D35 | AE19 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[35] | Input | PU (100K) | | | | DRAM_D36 | Y17 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[36] | Input | PU (100K) | | | | DRAM_D37 | Y18 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[37] | Input | PU (100K) | | | | DRAM_D38 | AB19 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[38] | Input | PU (100K) | | | | DRAM_D39 | AC19 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[39] | Input | PU (100K) | | | | DRAM_D4 | AC1 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[4] | Input | PU (100K) | | | | DRAM_D40 | Y19 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[40] | Input | PU (100K) | | | | DRAM_D41 | AB20 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[41] | Input | PU (100K) | | | | DRAM_D42 | AB21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[42] | Input | PU (100K) | | | | DRAM_D43 | AD21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[43] | Input | PU (100K) | | | | DRAM_D44 | Y20 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[44] | Input | PU (100K) | | | | DRAM_D45 | AA20 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[45] | Input | PU (100K) | | | | DRAM_D46 | AE21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[46] | Input | PU (100K) | | | | DRAM_D47 | AC21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[47] | Input | PU (100K) | | | | DRAM_D48 | AC22 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[48] | Input | PU (100K) | | | | DRAM_D49 | AE22 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[49] | Input | PU (100K) | | | | DRAM_D5 | AD1 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[5] | Input | PU (100K) | | | | DRAM_D50 | AE24 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[50] | Input | PU (100K) | | | | DRAM_D51 | AC24 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[51] | Input | PU (100K) | | | | DRAM_D52 | AB22 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[52] | Input | PU (100K) | | | | DRAM_D53 | AC23 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[53] | Input | PU (100K) | | | | DRAM_D54 | AD25 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[54] | Input | PU (100K) | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | |----------------|------|-------------|--------------|-------------------------------------|--------------------|--------------|-----------|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | DRAM_D55 | AC25 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[55] | Input | PU (100K) | | | DRAM_D56 | AB25 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[56] | Input | PU (100K) | | | DRAM_D57 | AA21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[57] | Input | PU (100K) | | | DRAM_D58 | Y25 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[58] | Input | PU (100K) | | | DRAM_D59 | Y22 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[59] | Input | PU (100K) | | | DRAM_D6 | AB4 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[6] | Input | PU (100K) | | | DRAM_D60 | AB23 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[60] | Input | PU (100K) | | | DRAM_D61 | AA23 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[61] | Input | PU (100K) | | | DRAM_D62 | Y23 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[62] | Input | PU (100K) | | | DRAM_D63 | W25 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[63] | Input | PU (100K) | | | DRAM_D7 | AE4 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[7] | Input | PU (100K) | | | DRAM_D8 | AD5 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[8] | Input | PU (100K) | | | DRAM_D9 | AE5 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_D[9] | Input | PU (100K) | | | DRAM_DQM0 | AC3 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[0] | Output | 0 | | | DRAM_DQM1 | AC6 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[1] | Output | 0 | | | DRAM_DQM2 | AB8 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[2] | Output | 0 | | | DRAM_DQM3 | AE10 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[3] | Output | 0 | | | DRAM_DQM4 | AB18 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[4] | Output | 0 | | | DRAM_DQM5 | AC20 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[5] | Output | 0 | | | DRAM_DQM6 | AD24 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[6] | Output | 0 | | | DRAM_DQM7 | Y21 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_DQM[7] | Output | 0 | | | DRAM_RAS | AB15 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_RAS | Output | 0 | | | DRAM_RESET | Y6 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_RESET | Output | 0 | | | DRAM_SDBA0 | AC15 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDBA[0] | Output | 0 | | | DRAM_SDBA1 | Y15 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDBA[1] | Output | 0 | | | DRAM_SDBA2 | AB12 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDBA[2] | Output | 0 | | | DRAM_SDCKE0 | Y11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDCKE[0] | Output | 0 | | | DRAM_SDCKE1 | AA11 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDCKE[1] | Output | 0 | | | DRAM_SDCLK_0 | AD15 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDCLK0 | Input | Hi-Z | | | DRAM_SDCLK_0_B | AE15 | NVCC_DRAM | DDRCLK | | DRAM_SDCLK_0_B | _ | _ | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | |----------------|------------------|--------------|------------------------------------|-------------------------------------|-------------------|--------|------|--| | Ball Name | Ball Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | DRAM_SDCLK_1 | AD14 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDCLK1 | Input | Hi-Z | | | DRAM_SDCLK_1_B | AE14 | NVCC_DRAM | DDRCLK | | DRAM_SDCLK_1_B | _ | _ | | | DRAM_SDODT0 | AC16 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_ODT[0] | Output | 0 | | | DRAM_SDODT1 | AB17 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_ODT[1] | Output | 0 | | | DRAM_SDQS0 | AE3 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[0] | Input | Hi-Z | | | DRAM_SDQS0_B | AD3 | NVCC_DRAM | DDRCLK | | DRAM_SDQS0_B | _ | _ | | | DRAM_SDQS1 | AD6 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[1] | Input | Hi-Z | | | DRAM_SDQS1_B | AE6 | NVCC_DRAM | DDRCLK | | DRAM_SDQS1_B | _ | _ | | | DRAM_SDQS2 | AD8 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[2] | Input | Hi-Z | | | DRAM_SDQS2_B | AE8 | NVCC_DRAM | DDRCLK | | DRAM_SDQS2_B | _ | _ | | | DRAM_SDQS3 | AC10 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[3] | Input | Hi-Z | | | DRAM_SDQS3_B | AB10 | NVCC_DRAM | DDRCLK | | DRAM_SDQS3_B | _ | _ | | | DRAM_SDQS4 | AD18 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[4] | Input | Hi-Z | | | DRAM_SDQS4_B | AE18 | NVCC_DRAM | DDRCLK | | DRAM_SDQS4_B | _ | _ | | | DRAM_SDQS5 | AD20 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[5] | Input | Hi-Z | | | DRAM_SDQS5_B | AE20 | NVCC_DRAM | DDRCLK | | DRAM_SDQS5_B | _ | _ | | | DRAM_SDQS6 | AD23 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[6] | Input | Hi-Z | | | DRAM_SDQS6_B | AE23 | NVCC_DRAM | DDRCLK | | DRAM_SDQS6_B | _ | _ | | | DRAM_SDQS7 | AA25 | NVCC_DRAM | DDRCLK | ALT0 | mmdc_DRAM_SDQS[7] | Input | Hi-Z | | | DRAM_SDQS7_B | AA24 | NVCC_DRAM | DDRCLK | | DRAM_SDQS7_B | _ | _ | | | DRAM_SDWE | AB16 | NVCC_DRAM | DDR | ALT0 | mmdc_DRAM_SDWE | Output | 0 | | | DSI_CLK0M | Н3 | NVCC_MIPI | | | DSI_CLK0M | _ | _ | | | DSI_CLK0P | H4 | NVCC_MIPI | | | DSI_CLK0P | _ | _ | | | DSI_D0M | G2 | NVCC_MIPI | | | DSI_D0M | _ | _ | | | DSI_D0P | G1 | NVCC_MIPI | | | DSI_D0P | _ | _ | | | DSI_D1M | H2 | NVCC_MIPI | | | DSI_D1M | _ | _ | | | DSI_D1P | H1 | NVCC_MIPI | | | DSI_D1P | _ | _ | | | EIM_A16 | H25 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[16] | Output | 0 | | | EIM_A17 | G24 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[17] | Output | 0 | | | EIM_A18 | J22 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[18] | Output | 0 | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | | |-----------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | EIM_A19 | G25 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[19] | Output | 0 | | | | EIM_A20 | H22 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[20] | Output | 0 | | | | EIM_A21 | H23 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[21] | Output | 0 | | | | EIM_A22 | F24 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[22] | Output | 0 | | | | EIM_A23 | J21 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[23] | Output | 0 | | | | EIM_A24 | F25 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_A[24] | Output | 0 | | | | EIM_A25 | H19 | NVCC_EIM0 | GPIO | ALT0 | eim_EIM_A[25] | Output | 0 | | | | EIM_BCLK | N22 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_BCLK | Output | 0 | | | | EIM_CS0 | H24 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_CS[0] | Output | 1 | | | | EIM_CS1 | J23 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_CS[1] | Output | 1 | | | | EIM_D16 | C25 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[16] | Input | PU (100K) | | | | EIM_D17 | F21 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[17] | Input | PU (100K) | | | | EIM_D18 | D24 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[18] | Input | PU (100K) | | | | EIM_D19 | G21 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[19] | Input | PU (100K) | | | | EIM_D20 | G20 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[20] | Input | PU (100K) | | | | EIM_D21 | H20 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[21] | Input | PU (100K) | | | | EIM_D22 | E23 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[22] | Input | PD (100K) | | | | EIM_D23 | D25 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[23] | Input | PU (100K) | | | | EIM_D24 | F22 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[24] | Input | PU (100K) | | | | EIM_D25 | G22 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[25] | Input | PU (100K) | | | | EIM_D26 | E24 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[26] | Input | PU (100K) | | | | EIM_D27 | E25 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[27] | Input | PU (100K) | | | | EIM_D28 | G23 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[28] | Input | PU (100K) | | | | EIM_D29 | J19 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[29] | Input | PU (100K) | | | | EIM_D30 | J20 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[30] | Input | PU (100K) | | | | EIM_D31 | H21 | NVCC_EIM0 | GPIO | ALT5 | gpio3_GPIO[31] | Input | PD (100K) | | | | EIM_DA0 | L20 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[0] | Input | PU (100K) | | | | EIM_DA1 | J25 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[1] | Input | PU (100K) | | | | EIM_DA2 | L21 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[2] | Input | PU (100K) | | | | EIM_DA3 | K24 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[3] | Input | PU (100K) | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | | | |--------------|------|-------------|--------------|-------------------------------------|------------------|--------------|-----------|--|--| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | | | EIM_DA4 | L22 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[4] | Input | PU (100K) | | | | EIM_DA5 | L23 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[5] | Input | PU (100K) | | | | EIM_DA6 | K25 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[6] | Input | PU (100K) | | | | EIM_DA7 | L25 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[7] | Input | PU (100K) | | | | EIM_DA8 | L24 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[8] | Input | PU (100K) | | | | EIM_DA9 | M21 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[9] | Input | PU (100K) | | | | EIM_DA10 | M22 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[10] | Input | PU (100K) | | | | EIM_DA11 | M20 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[11] | Input | PU (100K) | | | | EIM_DA12 | M24 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[12] | Input | PU (100K) | | | | EIM_DA13 | M23 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[13] | Input | PU (100K) | | | | EIM_DA14 | N23 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[14] | Input | PU (100K) | | | | EIM_DA15 | N24 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_DA_A[15] | Input | PU (100K) | | | | EIM_EB0 | K21 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_EB[0] | Output | 1 | | | | EIM_EB1 | K23 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_EB[1] | Output | 1 | | | | EIM_EB2 | E22 | NVCC_EIM0 | GPIO | ALT5 | gpio2_GPIO[30] | Input | PU (100K) | | | | EIM_EB3 | F23 | NVCC_EIM0 | GPIO | ALT5 | gpio2_GPIO[31] | Input | PU (100K) | | | | EIM_LBA | K22 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_LBA | Output | 1 | | | | EIM_OE | J24 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_OE | Output | 1 | | | | EIM_RW | K20 | NVCC_EIM1 | GPIO | ALT0 | eim_EIM_RW | Output | 1 | | | | EIM_WAIT | M25 | NVCC_EIM2 | GPIO | ALT0 | eim_EIM_WAIT | Input | PU (100K) | | | | ENET_CRS_DV | U21 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[25] | Input | PU (100K) | | | | ENET_MDC | V20 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[31] | Input | PU (100K) | | | | ENET_MDIO | V23 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[22] | Input | PU (100K) | | | | ENET_REF_CLK | V22 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[23] | Input | PU (100K) | | | | ENET_RX_ER | W23 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[24] | Input | PU (100K) | | | | ENET_RXD0 | W21 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[27] | Input | PU (100K) | | | | ENET_RXD1 | W22 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[26] | Input | PU (100K) | | | | ENET_TX_EN | V21 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[28] | Input | PU (100K) | | | | ENET_TXD0 | U20 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[30] | Input | PU (100K) | | | | ENET_TXD1 | W20 | NVCC_ENET | GPIO | ALT5 | gpio1_GPIO[29] | Input | PU (100K) | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Cor | ndition <sup>1</sup> | | |-------------|------|-------------|--------------|------------------------------------|------------------|----------------------|-----------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | GPIO_0 | T5 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[0] | Input | PD (100K) | | GPIO_1 | T4 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[1] | Input | PD (100K) | | GPIO_16 | R2 | NVCC_GPIO | GPIO | ALT5 | gpio7_GPIO[11] | Input | PU (100K) | | GPIO_17 | R1 | NVCC_GPIO | GPIO | ALT5 | gpio7_GPIO[12] | Input | PU (100K) | | GPIO_18 | P6 | NVCC_GPIO | GPIO | ALT5 | gpio7_GPIO[13] | Input | PU (100K) | | GPIO_19 | P5 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[5] | Input | PU (100K) | | GPIO_2 | T1 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[2] | Input | PU (100K) | | GPIO_3 | R7 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[3] | Input | PU (100K) | | GPIO_4 | R6 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[4] | Input | PU (100K) | | GPIO_5 | R4 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[5] | Input | PU (100K) | | GPIO_6 | Т3 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[6] | Input | PU (100K) | | GPIO_7 | R3 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[7] | Input | PU (100K) | | GPIO_8 | R5 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[8] | Input | PU (100K) | | GPIO_9 | T2 | NVCC_GPIO | GPIO | ALT5 | gpio1_GPIO[9] | Input | PU (100K) | | HDMI_CLKM | J5 | HDMI_VPH | | | HDMI_VPH_CLKM | _ | _ | | HDMI_CLKP | J6 | HDMI_VPH | | | HDMI_CLKP | _ | _ | | HDMI_D0M | K5 | HDMI_VPH | | | HDMI_D0M | _ | _ | | HDMI_D0P | K6 | HDMI_VPH | | | HDMI_D0P | _ | _ | | HDMI_D1M | J3 | HDMI_VPH | | | HDMI_D1M | _ | _ | | HDMI_D1P | J4 | HDMI_VPH | | | HDMI_D1P | _ | _ | | HDMI_D2M | K3 | HDMI_VPH | | | HDMI_D2M | _ | _ | | HDMI_D2P | K4 | HDMI_VPH | | | HDMI_D2P | _ | _ | | HDMI_DDCCEC | K2 | HDMI_VPH | | | HDMI_DDCCEC | _ | _ | | HDMI_HPD | K1 | HDMI_VPH | | | HDMI_HPD | _ | _ | | JTAG_MOD | H6 | NVCC_JTAG | GPIO | ALT0 | sjc_MOD | Input | PU (100K) | | JTAG_TCK | H5 | NVCC_JTAG | GPIO | ALT0 | sjc_TCK | Input | PU (47K) | | JTAG_TDI | G5 | NVCC_JTAG | GPIO | ALT0 | sjc_TDI | Input | PU (47K) | | JTAG_TDO | G6 | NVCC_JTAG | GPIO | ALT0 | sjc_TDO | Output | Keeper | | JTAG_TMS | С3 | NVCC_JTAG | GPIO | ALT0 | sjc_TMS | Input | PU (47K) | | JTAG_TRSTB | C2 | NVCC_JTAG | GPIO | ALT0 | sjc_TRSTB | Input | PU (47K) | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Co | ndition <sup>1</sup> | | |-------------|------|--------------|--------------|------------------------------------|------------------|----------------------|-----------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | KEY_COL0 | W5 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[6] | Input | PU (100K) | | KEY_COL1 | U7 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[8] | Input | PU (100K) | | KEY_COL2 | W6 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[10] | Input | PU (100K) | | KEY_COL3 | U5 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[12] | Input | PU (100K) | | KEY_COL4 | T6 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[14] | Input | PU (100K) | | KEY_ROW0 | V6 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[7] | Input | PU (100K) | | KEY_ROW1 | U6 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[9] | Input | PU (100K) | | KEY_ROW2 | W4 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[11] | Input | PU (100K) | | KEY_ROW3 | T7 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[13] | Input | PU (100K) | | KEY_ROW4 | V5 | NVCC_GPIO | GPIO | ALT5 | gpio4_GPIO[15] | Input | PD (100K) | | LVDS0_CLK_N | V4 | NVCC_LVDS2P5 | LVDS | | LVDS0_CLK_N | _ | _ | | LVDS0_CLK_P | V3 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS0_CLK | Input | Keeper | | LVDS0_TX0_N | U2 | NVCC_LVDS2P5 | LVDS | | LVDS0_TX0_N | _ | _ | | LVDS0_TX0_P | U1 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS0_TX0 | Input | Keeper | | LVDS0_TX1_N | U4 | NVCC_LVDS2P5 | LVDS | | LVDS0_TX1_N | _ | _ | | LVDS0_TX1_P | U3 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS0_TX1 | Input | Keeper | | LVDS0_TX2_N | V2 | NVCC_LVDS2P5 | LVDS | | LVDS0_TX2_N | _ | _ | | LVDS0_TX2_P | V1 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS0_TX2 | Input | Keeper | | LVDS0_TX3_N | W2 | NVCC_LVDS2P5 | LVDS | | LVDS0_TX3_N | _ | _ | | LVDS0_TX3_P | W1 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS0_TX3 | Input | Keeper | | LVDS1_CLK_N | Y3 | NVCC_LVDS2P5 | LVDS | | LVDS1_CLK_N | _ | _ | | LVDS1_CLK_P | Y4 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS1_CLK | Input | Keeper | | LVDS1_TX0_N | Y1 | NVCC_LVDS2P5 | LVDS | | LVDS1_TX0_N | _ | _ | | LVDS1_TX0_P | Y2 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS1_TX0 | Input | Keeper | | LVDS1_TX1_N | AA2 | NVCC_LVDS2P5 | LVDS | | LVDS1_TX1_N | _ | _ | | LVDS1_TX1_P | AA1 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS1_TX1 | Input | Keeper | | LVDS1_TX2_N | AB1 | NVCC_LVDS2P5 | LVDS | | LVDS1_TX2_N | _ | _ | | LVDS1_TX2_P | AB2 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS1_TX2 | Input | Keeper | | LVDS1_TX3_N | AA3 | NVCC_LVDS2P5 | LVDS | | LVDS1_TX3_N | _ | _ | | LVDS1_TX3_P | AA4 | NVCC_LVDS2P5 | LVDS | ALT0 | ldb_LVDS1_TX3 | Input | Keeper | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Cor | ıdition <sup>1</sup> | | |---------------------|------|-------------|--------------|------------------------------------|---------------------------------------|----------------------|---------------------------------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | MLB_CN <sup>2</sup> | A11 | VDDHIGH_CAP | LVDS | | MLB_CN | _ | _ | | MLB_CP <sup>2</sup> | B11 | VDDHIGH_CAP | LVDS | | MLB_CP | _ | _ | | MLB_DN <sup>2</sup> | B10 | VDDHIGH_CAP | LVDS | | MLB_DN | _ | _ | | MLB_DP <sup>2</sup> | A10 | VDDHIGH_CAP | LVDS | | MLB_DP | _ | _ | | MLB_SN <sup>2</sup> | A9 | VDDHIGH_CAP | LVDS | | MLB_SN | _ | _ | | MLB_SP <sup>2</sup> | В9 | VDDHIGH_CAP | LVDS | | MLB_SP | _ | _ | | NANDF_ALE | A16 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[8] | Input | PU (100K) | | NANDF_CLE | C15 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[7] | Input | PU (100K) | | NANDF_CS0 | F15 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[11] | Input | PU (100K) | | NANDF_CS1 | C16 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[14] | Input | PU (100K) | | NANDF_CS2 | A17 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[15] | Input | PU (100K) | | NANDF_CS3 | D16 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[16] | Input | PU (100K) | | NANDF_D0 | A18 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[0] | Input | PU (100K) | | NANDF_D1 | C17 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[1] | Input | PU (100K) | | NANDF_D2 | F16 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[2] | Input | PU (100K) | | NANDF_D3 | D17 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[3] | Input | PU (100K) | | NANDF_D4 | A19 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[4] | Input | PU (100K) | | NANDF_D5 | B18 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[5] | Input | PU (100K) | | NANDF_D6 | E17 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[6] | Input | PU (100K) | | NANDF_D7 | C18 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[7] | Input | PU (100K) | | NANDF_RB0 | B16 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[10] | Input | PU (100K) | | NANDF_WP_B | E15 | NVCC_NANDF | GPIO | ALT5 | gpio6_GPIO[9] | Input | PU (100K) | | ONOFF | D12 | VDD_SNVS_IN | GPIO | | src_ONOFF | Input | PU (100K) | | PCIE_RXM | B1 | PCIE_VPH | | | PCIE_RXM | _ | _ | | PCIE_RXP | B2 | PCIE_VPH | | | PCIE_RXP | _ | _ | | PCIE_TXM | А3 | PCIE_VPH | | | PCIE_TXM | _ | _ | | PCIE_TXP | В3 | PCIE_VPH | | | PCIE_TXP | _ | _ | | PMIC_ON_REQ | D11 | VDD_SNVS_IN | GPIO | ALT0 | snvs_lp_wrapper_SNVS_<br>WAKEUP_ALARM | Output | Open<br>Drain with<br>PU (100K) | Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Con | dition <sup>1</sup> | | |---------------|------|--------------|--------------|------------------------------------|--------------------|---------------------|-----------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | PMIC_STBY_REQ | F11 | VDD_SNVS_IN | GPIO | ALT0 | ccm_PMIC_VSTBY_REQ | Output | 0 | | POR_B | C11 | VDD_SNVS_IN | GPIO | ALT0 | src_POR_B | Input | PU (100K) | | RGMII_RD0 | C24 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[25] | Input | PU (100K) | | RGMII_RD1 | B23 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[27] | Input | PU (100K) | | RGMII_RD2 | B24 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[28] | Input | PU (100K) | | RGMII_RD3 | D23 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[29] | Input | PU (100K) | | RGMII_RX_CTL | D22 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[24] | Input | PD (100K) | | RGMII_RXC | B25 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[30] | Input | PD (100K) | | RGMII_TD0 | C22 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[20] | Input | PU (100K) | | RGMII_TD1 | F20 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[21] | Input | PU (100K) | | RGMII_TD2 | E21 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[22] | Input | PU (100K) | | RGMII_TD3 | A24 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[23] | Input | PU (100K) | | RGMII_TX_CTL | C23 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[26] | Input | PD (100K) | | RGMII_TXC | D21 | NVCC_RGMII | DDR | ALT5 | gpio6_GPIO[19] | Input | PD (100K) | | RTC_XTALI | D9 | VDD_SNVS_CAP | | | RTC_XTALI | _ | _ | | RTC_XTALO | C9 | VDD_SNVS_CAP | | | RTC_XTALO | _ | _ | | SATA_RXM | A14 | SATA_VPH | | | SATA_RXM | _ | _ | | SATA_RXP | B14 | SATA_VPH | | | SATA_RXP | _ | _ | | SATA_TXM | B12 | SATA_VPH | | | SATA_TXM | _ | _ | | SATA_TXP | A12 | SATA_VPH | | | SATA_TXP | _ | _ | | SD1_CLK | D20 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[20] | Input | PU (100K) | | SD1_CMD | B21 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[18] | Input | PU (100K) | | SD1_DAT0 | A21 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[16] | Input | PU (100K) | | SD1_DAT1 | C20 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[17] | Input | PU (100K) | | SD1_DAT2 | E19 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[19] | Input | PU (100K) | | SD1_DAT3 | F18 | NVCC_SD1 | GPIO | ALT5 | gpio1_GPIO[21] | Input | PU (100K) | | SD2_CLK | C21 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[10] | Input | PU (100K) | | SD2_CMD | F19 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[11] | Input | PU (100K) | | SD2_DAT0 | A22 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[15] | Input | PU (100K) | | SD2_DAT1 | E20 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[14] | Input | PU (100K) | | L | | | | | | | | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Con | ıdition <sup>1</sup> | | |-------------|------|-------------|--------------|------------------------------------|------------------------------|----------------------|-----------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | SD2_DAT2 | A23 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[13] | Input | PU (100K) | | SD2_DAT3 | B22 | NVCC_SD2 | GPIO | ALT5 | gpio1_GPIO[12] | Input | PU (100K) | | SD3_CLK | D14 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[3] | Input | PU (100K) | | SD3_CMD | B13 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[2] | Input | PU (100K) | | SD3_DAT0 | E14 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[4] | Input | PU (100K) | | SD3_DAT1 | F14 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[5] | Input | PU (100K) | | SD3_DAT2 | A15 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[6] | Input | PU (100K) | | SD3_DAT3 | B15 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[7] | Input | PU (100K) | | SD3_DAT4 | D13 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[1] | Input | PU (100K) | | SD3_DAT5 | C13 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[0] | Input | PU (100K) | | SD3_DAT6 | E13 | NVCC_SD3 | GPIO | ALT5 | gpio6_GPIO[18] | Input | PU (100K) | | SD3_DAT7 | F13 | NVCC_SD3 | GPIO | ALT5 | gpio6_GPIO[17] | Input | PU (100K) | | SD3_RST | D15 | NVCC_SD3 | GPIO | ALT5 | gpio7_GPIO[8] | Input | PU (100K) | | SD4_CLK | E16 | NVCC_NANDF | GPIO | ALT5 | gpio7_GPIO[10] | Input | PU (100K) | | SD4_CMD | B17 | NVCC_NANDF | GPIO | ALT5 | gpio7_GPIO[9] | Input | PU (100K) | | SD4_DAT0 | D18 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[8] | Input | PU (100K) | | SD4_DAT1 | B19 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[9] | Input | PU (100K) | | SD4_DAT2 | F17 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[10] | Input | PU (100K) | | SD4_DAT3 | A20 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[11] | Input | PU (100K) | | SD4_DAT4 | E18 | NVCC_NANDF | GPIO | ALT5 | gpio2_PIO[12] | Input | PU (100K) | | SD4_DAT5 | C19 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[13] | Input | PU (100K) | | SD4_DAT6 | B20 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[14] | Input | PU (100K) | | SD4_DAT7 | D19 | NVCC_NANDF | GPIO | ALT5 | gpio2_GPIO[15] | Input | PU (100K) | | TAMPER | E11 | VDD_SNVS_IN | GPIO | ALT0 | snvs_lp_wrapper_<br>SNVS_TD1 | Input | PD (100K) | | TEST_MODE | E12 | VDD_SNVS_IN | | | Reserved—Factory Use<br>Only | Input | PD (100K) | | USB_H1_DN | F10 | VDDUSB_CAP | | | USB_H1_DN | _ | _ | | USB_H1_DP | E10 | VDDUSB_CAP | | | USB_H1_DP | _ | _ | | USB_H1_VBUS | D10 | VDDUSB_CAP | | | USB_H1_VBUS | _ | _ | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 93. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Con | dition <sup>1</sup> | | |---------------|------|--------------|--------------|------------------------------------|------------------|---------------------|-------| | Ball Name | Ball | Power Group | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value | | USB_OTG_CHD_B | B8 | VDDUSB_CAP | | | USB_OTG_CHD_B | _ | _ | | USB_OTG_DN | В6 | VDDUSB_CAP | | | USB_OTG_DN | _ | _ | | USB_OTG_DP | A6 | VDDUSB_CAP | | | USB_OTG_DP | _ | _ | | USB_OTG_VBUS | E9 | VDDUSB_CAP | | | USB_OTG_VBUS | _ | _ | | XTALI | A7 | NVCC_PLL_OUT | | | XTALI | _ | _ | | XTALO | B7 | NVCC_PLL_OUT | | | XTALO | _ | _ | The state immediately after reset and before ROM firmware or software has executed. For most of the signals, the state during reset is same as the state after reset, given in Out of Reset Condition column of Table 93. However, there are few signals for which the state during reset is different from the state after reset. These signals along with their state during reset are given in Table 94. Table 94. Signals with Differering Before Reset and After Reset States | Ball Name | Before | Reset State | |-----------|--------------|-------------| | Dan Name | Input/Output | Value | | EIM_A16 | Input | PD (100K) | | EIM_A17 | Input | PD (100K) | | EIM_A18 | Input | PD (100K) | | EIM_A19 | Input | PD (100K) | | EIM_A20 | Input | PD (100K) | | EIM_A21 | Input | PD (100K) | | EIM_A22 | Input | PD (100K) | | EIM_A23 | Input | PD (100K) | | EIM_A24 | Input | PD (100K) | | EIM_A25 | Input | PD (100K) | | EIM_DA0 | Input | PD (100K) | | EIM_DA1 | Input | PD (100K) | | EIM_DA2 | Input | PD (100K) | | EIM_DA3 | Input | PD (100K) | | EIM_DA4 | Input | PD (100K) | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> MLB is only supported in automotive graded parts. These balls should be considered as not connected in consumer graded parts. Table 94. Signals with Differering Before Reset and After Reset States (continued) | Dall Marra | Befo | re Reset State | |------------|--------------|-------------------------| | Ball Name | Input/Output | Value | | EIM_DA5 | Input | PD (100K) | | EIM_DA6 | Input | PD (100K) | | EIM_DA7 | Input | PD (100K) | | EIM_DA8 | Input | PD (100K) | | EIM_DA9 | Input | PD (100K) | | EIM_DA10 | Input | PD (100K) | | EIM_DA11 | Input | PD (100K) | | EIM_DA12 | Input | PD (100K) | | EIM_DA13 | Input | PD (100K) | | EIM_DA14 | Input | PD (100K) | | EIM_DA15 | Input | PD (100K) | | EIM_EB0 | Input | PD (100K) | | EIM_EB1 | Input | PD (100K) | | EIM_EB2 | Input | PD (100K) | | EIM_EB3 | Input | PD (100K) | | EIM_LBA | Input | PD (100K) | | EIM_RW | Input | PD (100K) | | EIM_WAIT | Input | PD (100K) | | GPIO_17 | Output | Drive state unknown (x) | | GPIO_19 | Output | Drive state unknown (x) | | KEY_COL0 | Output | Drive state unknown (x) | ### 6.1.3 21 x 21 mm, 0.8 mm Pitch Ball Map Table 95 shows the FCPBGA 21 x 21 mm, 0.8 mm pitch ball map. Table 95. 21 x 21 mm, 0.8 mm Pitch Ball Map | | 1 | 2 | 3 | 4 | 2 | 9 | 2 | 8 | 6 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | |---|---|-----------|----------|-----|--------|------------|-------|-----|---------------------|---------|---------|----------|-----|----------|----------|-----------|-----------|----------|----------|----------|----------|----------|----------|-----------|-----| | A | | PCIE_REXT | PCIE_TXM | GND | FA_ANA | USB_OTG_DP | XTALI | GND | MLB_SN <sup>1</sup> | MLB_DP1 | MLB_CN1 | SATA_TXP | GND | SATA_RXM | SD3_DAT2 | NANDF_ALE | NANDF_CS2 | NANDF_D0 | NANDF_D4 | SD4_DAT3 | SD1_DAT0 | SD2_DAT0 | SD2_DAT2 | RGMII_TD3 | GND | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 Table 95. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | В | PCIE_RXM | PCIE_RXP | PCIE_TXP | GND | VDD_FA | USB_OTG_DN | XTALO | USB_OTG_CHD_B | MLB_SP1 | MLB_DN1 | MLB_CP1 | SATA_TXM | SD3_CMD | SATA_RXP | SD3_DAT3 | NANDF_RB0 | SD4_CMD | NANDF_D5 | SD4_DAT1 | SD4_DAT6 | SD1_CMD | SD2_DAT3 | RGMII_RD1 | RGMII_RD2 | RGMII_RXC | |---|----------|------------|-----------|-----------|----------|------------|----------|---------------|--------------|-------------|---------------|------------|------------|-----------|------------|-----------|-----------|------------|----------|-----------|-----------|--------------|--------------|-----------|-----------| | ပ | GND | JTAG_TRSTB | JTAG_TMS | GND | CLK2_N | GND | CLK1_N | GPANAIO | RTC_XTALO | GND | POR_B | BOOT_MODE0 | SD3_DAT5 | SATA_REXT | NANDF_CLE | NANDF_CS1 | NANDF_D1 | NANDF_D7 | SD4_DAT5 | SD1_DAT1 | SD2_CLK | RGMII_TD0 | RGMII_TX_CTL | RGMII_RD0 | EIM_D16 | | Q | CSI_D1M | CSI_D1P | GND | CSI_REXT | CLK2_P | GND | CLK1_P | GND | RTC_XTALI | USB_H1_VBUS | PMIC_ON_REQ | ONOFF | SD3_DAT4 | SD3_CLK | SD3_RST | NANDF_CS3 | NANDF_D3 | SD4_DAT0 | SD4_DAT7 | SD1_CLK | RGMII_TXC | RGMII_RX_CTL | RGMII_RD3 | EIM_D18 | EIM_D23 | | ш | CSI_D2M | CSI_D2P | CSI_D0P | CSI_DOM | GND | GND | GND | NVCC_PLL_OUT | USB_OTG_VBUS | USB_H1_DP | TAMPER | TEST_MODE | SD3_DAT6 | SD3_DAT0 | NANDF_WP_B | SD4_CLK | NANDF_D6 | SD4_DAT4 | SD1_DAT2 | SD2_DAT1 | RGMII_TD2 | EIM_EB2 | EIM_D22 | EIM_D26 | EIM_D27 | | ш | CSI_D3P | CSI_D3M | CSI_CLK0P | CSI_CLK0M | GND | GND | GND | GND | VDDUSB_CAP | USB_H1_DN | PMIC_STBY_REQ | BOOT_MODE1 | SD3_DAT7 | SD3_DAT1 | NANDF_CS0 | NANDF_D2 | SD4_DAT2 | SD1_DAT3 | SD2_CMD | RGMII_TD1 | EIM_D17 | EIM_D24 | EIM_EB3 | EIM_A22 | EIM_A24 | | 5 | DSI_D0P | DSI_DOM | GND | DSI_REXT | JTAG_TDI | JTAG_TDO | PCIE_VPH | PCIE_VPTX | VDD_SNVS_CAP | GND | VDD_SNVS_IN | SATA_VPH | SATA_VP | NVCC_SD3 | NVCC_NANDF | NVCC_SD1 | NVCC_SD2 | NVCC_RGMII | GND | EIM_D20 | EIM_D19 | EIM_D25 | EIM_D28 | EIM_A17 | EIM_A19 | | Ŧ | DSI_D1P | DSI_D1M | DSI_CLKOM | DSI_CLK0P | JTAG_TCK | JTAG_MOD | PCIE_VP | GND | VDDHIGH_IN | VDDHIGH_CAP | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | EIM_A25 | EIM_D21 | EIM_D31 | EIM_A20 | EIM_A21 | EIM_CS0 | EIM_A16 | Table 95. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | æ | ۵ | z | × | 7 | ¥ | 7 | |--------------|--------------|---------------|--------------|--------------|--------------|--------------| | GPIO_17 | CSI0_PIXCLK | CSI0_DAT4 | CSI0_DAT10 | CSI0_DAT13 | HDMI_HPD | HDMI_REF | | GPIO_16 | CSI0_DAT5 | CSIO_VSYNC | CSI0_DAT12 | GND | HDMI_DDCCEC | GND | | GPIO_7 | CSI0_DATA_EN | CSI0_DAT7 | CSI0_DAT11 | CSI0_DAT17 | HDMI_D2M | HDMI_D1M | | GPIO_5 | CSI0_MCLK | CSI0_DAT6 | CSI0_DAT14 | CSI0_DAT16 | HDMI_D2P | HDMI_D1P | | GPIO_8 | GPIO_19 | CSI0_DAT9 | CSI0_DAT15 | GND | HDMI_DOM | HDMI_CLKM | | GPIO_4 | GPIO_18 | CSI0_DAT8 | CSI0_DAT18 | CSI0_DAT19 | HDMI_D0P | HDMI_CLKP | | GPIO_3 | NVCC_GPIO | NVCC_CSI | HDMI_VPH | HDMI_VP | NVCC_MIPI | NVCC_JTAG | | GND | VDDARM23_IN | VDDARM23_IN | VDDARM23_IN | VDDARM23_IN | VDDARM23_IN | VDDARM23_IN | VDDHIGH_IN | | VDDSOC_CAP | GND | GND | GND | GND | GND | VDDHIGH_CAP | | VDDARM23_CAP | GND | GND | VDD_CACHE_CAP | GND | GND | GND | GND | | VDDARM_CAP | VDDARM_IN | GND | GND | GND | GNÐ | GND | GND | GND | | VDDSOC_IN | GND | VDDPU_CAP | VDDPU_CAP | VDDPU_CAP | VDDPU_CAP | VDDPU_CAP | VDDPU_CAP | | NVCC_DRAM | GND | GND | GND | GND | GND | GND | | NVCC_ENET | NVCC_LCD | DI0_DISP_CLK | NVCC_EIM2 | NVCC_EIM1 | NVCC_EIM0 | EIM_D29 | | DISPO_DAT13 | DISP0_DAT4 | DIO_PIN3 | EIM_DA11 | EIM_DA0 | EIM_RW | EIM_D30 | | DISPO_DAT10 | DISP0_DAT3 | DI0_PIN15 | EIM_DA9 | EIM_DA2 | EIM_EB0 | EIM_A23 | | DISP0_DAT8 | DISP0_DAT1 | EIM_BCLK | EIM_DA10 | EIM_DA4 | EIM_LBA | EIM_A18 | | DISP0_DAT6 | DISP0_DAT2 | EIM_DA14 | EIM_DA13 | EIM_DA5 | EIM_EB1 | EIM_CS1 | | DISP0_DAT7 | DISP0_DAT0 | EIM_DA15 | EIM_DA12 | EIM_DA8 | EIM_DA3 | EIM_OE | | DISP0_DAT5 | DIO_PIN4 | DIO_PIN2 | EIM_WAIT | EIM_DA7 | EIM_DA6 | EIM_DA1 | Table 95. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | AC | AB | AA | > | W | > | <b>ס</b> | _ | |-------------|--------------|--------------|-------------|-------------|--------------|-------------|-------------| | DRAM_D4 | LVDS1_TX2_N | LVDS1_TX1_P | LVDS1_TX0_N | LVDS0_TX3_P | LVDS0_TX2_P | LVDS0_TX0_P | GPIO_2 | | DRAM_VREF | LVDS1_TX2_P | LVDS1_TX1_N | LVDS1_TX0_P | LVDS0_TX3_N | LVDS0_TX2_N | LVDS0_TX0_N | GPIO_9 | | DRAM_DQM0 | GND | LVDS1_TX3_N | LVDS1_CLK_N | GND | LVDS0_CLK_P | LVDS0_TX1_P | GPIO_6 | | DRAM_D2 | DRAM_D6 | LVDS1_TX3_P | LVDS1_CLK_P | KEY_ROW2 | LVDS0_CLK_N | LVDS0_TX1_N | GPIO_1 | | DRAM_D13 | DRAM_D12 | DRAM_D3 | GND | KEY_COL0 | KEY_ROW4 | KEY_COL3 | GPIO_0 | | DRAM_DQM1 | DRAM_D14 | DRAM_D10 | DRAM_RESET | KEY_COL2 | KEY_ROW0 | KEY_ROW1 | KEY_COL4 | | DRAM_D15 | DRAM_D16 | GND | DRAM_D20 | GND | NVCC_LVDS2P5 | KEY_COL1 | KEY_ROW3 | | DRAM_D22 | DRAM_DQM2 | DRAM_D17 | DRAM_D21 | GND | GND | GND | GND | | DRAM_D28 | DRAM_D18 | DRAM_D23 | DRAM_D19 | GND | NVCC_DRAM | VDDARM23_IN | VDDARM23_IN | | DRAM_SDQS3 | DRAM_SDQS3_B | GND | DRAM_D25 | GND | NVCC_DRAM | VDDSOC_CAP | VDDSOC_CAP | | DRAM_D31 | DRAM_D27 | DRAM_SDCKE1 | DRAM_SDCKE0 | GND | NVCC_DRAM | GND | GND | | DRAM_A11 | DRAM_SDBA2 | DRAM_A14 | DRAM_A15 | GND | NVCC_DRAM | GND | GND | | DRAM_A6 | DRAM_A8 | GND | DRAM_A7 | GND | NVCC_DRAM | VDDSOC_CAP | VDDSOC_CAP | | DRAM_A0 | DRAM_A1 | DRAM_A2 | DRAM_A3 | DRAM_A4 | NVCC_DRAM | VDDSOC_CAP | VDDSOC_CAP | | DRAM_SDBA0 | DRAM_RAS | DRAM_A10 | DRAM_SDBA1 | GND | NVCC_DRAM | GND | GND | | DRAM_SDODT0 | DRAM_SDWE | GND | DRAM_CS0 | GND | NVCC_DRAM | VDDSOC_IN | VDDSOC_IN | | DRAM_A13 | DRAM_SDODT1 | DRAM_D32 | DRAM_D36 | GND | NVCC_DRAM | GND | GND | | DRAM_D34 | DRAM_DQM4 | DRAM_D33 | DRAM_D37 | GND | NVCC_DRAM | NVCC_DRAM | NVCC_DRAM | | DRAM_D39 | DRAM_D38 | GND | DRAM_D40 | GND | GND | GND | GND | | DRAM_DQM5 | DRAM_D41 | DRAM_D45 | DRAM_D44 | ENET_TXD1 | ENET_MDC | ENET_TXD0 | DISP0_DAT21 | | DRAM_D47 | DRAM_D42 | DRAM_D57 | DRAM_DQM7 | ENET_RXD0 | ENET_TX_EN | ENET_CRS_DV | DISP0_DAT16 | | DRAM_D48 | DRAM_D52 | GND | DRAM_D59 | ENET_RXD1 | ENET_REF_CLK | DISP0_DAT20 | DISP0_DAT15 | | DRAM_D53 | DBAM_D60 | DRAM_D61 | DRAM_D62 | ENET_RX_ER | ENET_MDIO | DISP0_DAT19 | DISP0_DAT11 | | DRAM_D51 | GND | DRAM_SDQS7_B | GND | DISP0_DAT23 | DISP0_DAT22 | DISP0_DAT17 | DISP0_DAT12 | | DRAM_D55 | DRAM_D56 | DRAM_SDQS7 | DRAM_D58 | DRAM_D63 | DISP0_DAT18 | DISP0_DAT14 | DISP0_DAT9 | #### Table 95. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | AE | AD | |----------------|--------------| | GND | DRAM_D5 | | DRAM_D1 | DRAM_D0 | | DRAM_SDQS0 | DRAM_SDQS0_B | | DRAM_D7 | GND | | DRAM_D9 | DRAM_D8 | | DRAM_SDQS1_B | DRAM_SDQS1 | | DRAM_D11 | GND | | DRAM_SDQS2_B | DRAM_SDQS2 | | DRAM_D24 | DRAM_D29 | | DRAM_DQM3 | GND | | DRAM_D26 | DRAM_D30 | | DRAM_A9 | DRAM_A12 | | DRAM_A5 | GND | | DRAM_SDCLK_1_B | DRAM_SDCLK_1 | | DRAM_SDCLK_0_B | DRAM_SDCLK_0 | | DRAM_CAS | GND | | ZQPAD | DRAM_CS1 | | DRAM_SDQS4_B | DRAM_SDQS4 | | DRAM_D35 | GND | | DRAM_SDQS5_B | DRAM_SDQS5 | | DRAM_D46 | DRAM_D43 | | DRAM_D49 | GND | | DRAM_SDQS6_B | DRAM_SDQS6 | | DRAM_D50 | DRAM_DQM6 | | GND | DRAM_D54 | | | | MLB is only supported in automotive graded parts. These balls should be considered as not connected in consumer graded parts. ## 7 Revision History Table 98 provides a revision history for this datasheet. Table 98. i.MX 6Dual/6Quad Datasheet Document Revision History | Rev. 1 11/2012 • Made the following changes throughout the document: —Changed "WEIM" to "EIM" and "weim" to "eim" —Changed "TXC" to "RGMII_TXC" and "RXC" to "RGMII_RXC" —Changed "TXD" to "RGMII_TXD" and "RXD" to "RGMII_RXD" —Changed "TXD[n:0]" to "RGMII_TXDn (n = 0 to 3)" and "RXD[n:0]" to "RGMII_RXDn (n = 0 to 3)" —Changed "TX_CTL" to "RGMII_TX_CTL" and "RX_CTL" to "RGMII_RX_CTL" • Updated Table 1, "Example Consumer Grade Orderable Part Numbers," on page 4. • Updated Figure 1, "Part Number Nomenclature—i.MX 6Quad and i.MX 6Dual," on page 5. • Removed the figure, "Part Number Nomenclature—i.MX 6SoloLite." • In Section 1.2, "Features:" | Rev.<br>Number Date | Substantive Change(s) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Rev. 1 11/2013 | -Changed "TXC" to "RGMII_TXC" and "RXC" to "RGMII_RXC" -Changed "TXD" to 'RGMII_TXD" and "RXD" to "RGMII_RXD" -Changed "TXD[n:0]" to 'RGMII_TXD and 'RXD" to 'RGMII_RXD" -Changed "TXD[n:0]" to 'RGMII_TX, CTL" and 'RXD (n:0]" to 'RGMII_RX_CTL" Updated Table 1, "Example Consumer Grade Orderable Part Numbers," on page 4. Updated Figure 1, "Part Number Nomenclature—i.MX 6Ouad and i.MX 6Dual," on page 5. Removed the figure, "Part Number Nomenclature—i.MX 6Ouod and i.MX 6Dual," on page 5. Removed the figure 0, "Part Number Nomenclature—i.MX 6Ouod and i.MX 6Dual," on page 5. Removed the figure 1, "Part Number Nomenclature—i.MX 6Ouod and i.MX 6Dual," on page 5. Removed the figure 0, "Part Number Nomenclature—i.MX 6Ouod and i.MX 6Dual," on page 5. Removed the figure 2, "i.MX 6Dual/6Quad Consumer Grade System Block Diagram," on page 10 to add the FlexCAN feature. Updated Figure 2, "i.MX 6Dual/6Quad Consumer Grade System Block Diagram," on page 10 to add the FlexCAN feature. Updated ENET description to specify performance limitation of 1 Gbps ENET—Added a new row to specify the FlexCAN feature Updated Section 3.1, "Special Signal Considerations." Updated Section 3.1, "Special Signal Considerations." Updated Section 3.2, "Recommended Connections for Unused Analog Interfaces." Updated Table 5, "FCPBGA Package Thermal Resistance Data," on page 21. In Table 8, "On-Chip LDOs and their On-Chip Loads," on page 25, added a footnote on VDD_CACHE_CAP. Updated Table 10, "Maximal Supply Currents," on page 26. Updated Table 11, "Stop Mode Current and Power Consumption," on page 28. Updated Section 4.1.8, "SATA Typical Power Consumption." Updated Section 4.1.9, "PCle 2.0 Maximum Power Consumption." Updated Section 4.1.1, "HDMI Maximum Power Consumption." Updated Section 4.1.1, "HDMI Maximum Power Consumption." Updated Table 36, "EIM Signal Cross Reference," on page 51. Updated Table 36, "EIM Signal Cross Reference," on page 51. Updated Table 37, "EIM Internal Module Multiplexing," on page 51. Updated Table 39, " | i.MX 6Dual/6Quad Applications Processors for Consumer Products, Rev. 1 #### **Revision History** #### Table 98. i.MX 6Dual/6Quad Datasheet Document Revision History (continued) | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|-------------------------| | Rev. 0 | 09/2012 | Initial public release. | #### How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM Cortex<sup>TM</sup>-A9 is a trademark of ARM Limited. © 2012 Freescale Semiconductor, Inc. All rights reserved. Document Number: IMX6DQCEC Rev. 1 11/2012