# 12-Mbit (512 K × 24) Static RAM ### **Features** - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ I<sub>CC</sub> = 175 mA at 10 ns - Low CMOS standby power □ I<sub>SB2</sub> = 25 mA - Operating voltages of 3.3 ± 0.3 V - 2.0 V data retention - Automatic power down when deselected - TTL compatible inputs and outputs - Available in Pb-free standard 119-ball PBGA ### **Functional Description** The CY7C1012DV33 is a high performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects ( $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ ). $\overline{\text{CE}}_1$ controls the data on the I/O<sub>0</sub>–I/O<sub>7</sub>, while $\overline{\text{CE}}_2$ controls the data on I/O<sub>8</sub>–I/O<sub>15</sub>, and $\overline{\text{CE}}_3$ controls the data on the data pins I/O<sub>16</sub>–I/O<sub>23</sub>. This device has an automatic power down feature that significantly reduces power consumption when deselected. Writing the data bytes into the SRAM is accomplished when the <u>chip</u> select controlling that byte is LOW and the write enable input (WE) input is LOW. Data on the respective input and output (I/O) pins is then written into the location specified on the address pins $(A_0-A_{18})$ . Asserting all of the chip selects LOW and write en<u>able</u> LOW writes all 24 bits of data into the SRAM. Output enable ( $\overline{OE}$ ) is ignored while in WRITE mode. Data bytes are also individually read from the device. Reading a byte is accomplished when the chip select controlling that byte is LOW and write enable (WE) HIGH, while output enable (OE) remains LOW. Under these conditions, the contents of the memory location specified on the address pins appear on the specified data input and output (I/O) pins. Asserting all the chip selects LOW reads all 24 bits of data from the SRAM. The 24 I/O pins (I/O<sub>0</sub>–I/O<sub>23</sub>) are placed in a high impedance state when all the chip selects are HIGH or when the output enable $(\overline{OE})$ is HIGH during a READ mode. For more information, see the Truth Table on page 10. For a complete list of related documentation, click here. ### Logic Block Diagram # **Contents** | Selection Guide | 3 | |--------------------------------|----| | Pin Configuration | | | Maximum Ratings | | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | AC Switching Characteristics | 6 | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Waveforms | | | Truth Table | 10 | | Ordering Information | 11 | |-----------------------------------------|----| | | | | Ordering Code Definitions | 11 | | Package Diagram | 12 | | Acronyms | 13 | | Document Conventions | | | Units of Measure | 13 | | Document History Page | 14 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | | | Products | 15 | | PSoC Solutions | 15 | # **Selection Guide** | Description | -10 | Unit | |------------------------------|-----|------| | Maximum Access Time | 10 | ns | | Maximum Operating Current | 175 | mA | | Maximum CMOS Standby Current | 25 | mA | # Pin Configuration Figure 1. 119-ball PBGA (Top View) [1] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-------------------|----------|-----------------|-----------------|-----------------|----------|-------------------| | Α | NC | Α | А | А | А | А | NC | | В | NC | Α | Α | CE <sub>1</sub> | Α | Α | NC | | С | I/O <sub>12</sub> | NC | CE <sub>2</sub> | NC | CE <sub>3</sub> | NC | I/O <sub>0</sub> | | D | I/O <sub>13</sub> | $V_{DD}$ | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>1</sub> | | E | I/O <sub>14</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>2</sub> | | F | I/O <sub>15</sub> | $V_{DD}$ | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>3</sub> | | G | I/O <sub>16</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>4</sub> | | Н | I/O <sub>17</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>5</sub> | | J | NC | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | NC | | K | I/O <sub>18</sub> | $V_{DD}$ | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>6</sub> | | L | I/O <sub>19</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>7</sub> | | M | I/O <sub>20</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>8</sub> | | N | I/O <sub>21</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>9</sub> | | Р | I/O <sub>22</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | I/O <sub>10</sub> | | R | I/O <sub>23</sub> | Α | NC | NC | NC | Α | I/O <sub>11</sub> | | T | NC | Α | Α | WE | Α | Α | NC | | U | NC | Α | Α | ŌĒ | Α | Α | NC | Note 1. NC pins are not connected on the die. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ......–55 °C to +125 °C Supply Voltage on V<sub>CC</sub> Relative to GND <sup>[2]</sup> ......–0.5 V to +4.6 V | DC Input Voltage [2] | –0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch Up Current | > 200 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Industrial | –40 °C to +85 °C | $3.3~V\pm0.3~V$ | ### **DC Electrical Characteristics** Over the Operating Range | Downston | Description | Test Conditions [3] | -1 | Unit | | |---------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------|------------|-----------------------|------| | Parameter | Description | rest Conditions (-) | Min Max | | Unit | | V <sub>OH</sub> | Output HIGH voltage | Min $V_{CC}$ , $I_{OH} = -4.0 \text{ mA}$ | 2.4 | _ | V | | $V_{OL}$ | Output LOW voltage | Min $V_{CC}$ , $I_{OL}$ = 8.0 mA | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> [2] | Input LOW voltage | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_{IN} \le V_{CC}$ | <b>-</b> 1 | +1 | μА | | I <sub>OZ</sub> | Output leakage current | $GND \le V_{OUT} \le V_{CC}$ , output disabled | <b>–</b> 1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $V_{CC}$ = Max, f = $f_{MAX}$ = 1/ $t_{RC}$ , $I_{OUT}$ = 0 mA, CMOS levels | - | 175 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $Max V_{CC}, \overline{CE} \ge V_{IH}, V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}, f = f_{MAX}$ | _ | 30 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | | - | 25 | mA | Document Number: 38-05610 Rev. \*G V<sub>IL(min)</sub> = -2.0 V and V<sub>IH(max)</sub> = V<sub>CC</sub> + 2 V for pulse durations of less than 20 ns. CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub> or CE<sub>2</sub>, or CE<sub>3</sub> is LOW. When HIGH, CE indicates the CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are HIGH. # Capacitance | Parameter [4] | Description | Test Conditions | Max | Unit | |------------------|-------------------|-------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [4] | Description | Test Conditions | 119-ball PBGA | Unit | |-------------------|------------------------------------------|-------------------------------------------------------------------------|---------------|------| | $\Theta_{JA}$ | Thermal Resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 20.31 | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (junction to case) | | 8.35 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms [5] \*Capacitive Load consists of all components of the test environment ### Note - 4. Tested initially and after any design or process changes that may affect these parameters. - Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0 V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation begins including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0 V) voltage. # **AC Switching Characteristics** Over the Operating Range | Parameter [6] | Description | - | -10 | | | |------------------------|-----------------------------------------------|-----|-----|------|--| | Parameter (*) | Description | Min | Max | Unit | | | Read Cycle | | • | • | | | | t <sub>power</sub> [7] | V <sub>CC</sub> (typical) to the first access | 100 | _ | μS | | | t <sub>RC</sub> | Read cycle time | 10 | _ | ns | | | t <sub>AA</sub> | Address to data valid | _ | 10 | ns | | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | ns | | | t <sub>ACE</sub> | CE active LOW to data valid [8] | _ | 10 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | _ | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to low Z [9] | 1 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to high Z [9] | _ | 5 | ns | | | t <sub>LZCE</sub> | CE active LOW to low Z [8, 9] | 3 | _ | ns | | | t <sub>HZCE</sub> | CE deselect HIGH to high Z [8, 9] | _ | 5 | ns | | | t <sub>PU</sub> | CE active LOW to power up [8, 10] | 0 | _ | ns | | | t <sub>PD</sub> | CE deselect HIGH to power down [8, 10] | _ | 10 | ns | | | Write Cycle [11 | , 12] | | • | | | | t <sub>WC</sub> | Write cycle time | 10 | _ | ns | | | t <sub>SCE</sub> | CE active LOW to write end [8] | 7 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 7 | _ | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 7 | _ | ns | | | t <sub>SD</sub> | Data Setup to write end | 5.5 | _ | ns | | | t <sub>HD</sub> | Data Hold from write end | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[9]</sup> | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to high Z [9] | _ | 5 | ns | | <sup>6.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. Test conditions for the read cycle use output loading as shown in part (a) of Figure 2 on page 5, unless specified otherwise. 7. to the specified otherwise in the first memory access is performed. 8. CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub> or CE<sub>2</sub>, or CE<sub>3</sub> is LOW. When HIGH, CE indicates the CE<sub>1</sub>, CE<sub>2</sub>, and CE indicates the CE<sub>1</sub> or CE<sub>2</sub> is LOW. CE<sub>3</sub> are HIGH. thzoe, thzer, thze, thze, thze, thze, thze, thze, thze, thze, thze, thze <sup>10.</sup> These parameters are guaranteed by design and are not tested. <sup>11.</sup> The internal write time of the memory is defined by the overlap of $\overline{\text{CE}}_1$ or $\overline{\text{CE}}_2$ or $\overline{\text{CE}}_3$ LOW and $\overline{\text{WE}}$ LOW. Chip enables must be active and $\overline{\text{WE}}$ must be LOW to initiate a write. The transition of any of these signals terminate the write. The input data setup and hold timing are referenced to the leading edge of the signal that terminates <sup>12.</sup> The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$ controlled, $\overline{\text{OE}}$ LOW) is the sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions <sup>[13]</sup> | Min | Тур | Max | Unit | |--------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 2 | _ | _ | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = 2 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V}, \\ V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | - | _ | 25 | mA | | t <sub>CDR</sub> [14] | Chip deselect to data retention time | | 0 | _ | - | ns | | t <sub>R</sub> <sup>[15]</sup> | Operation recovery time | | t <sub>RC</sub> | - | - | ns | ### **Data Retention Waveform** Figure 3. Data Retention Waveform # **Switching Waveforms** Figure 4. Read Cycle No. 1 (Address Transition Controlled) [16, 17] Notes 13. <u>CE</u> indicates a combination of all three chip enables. When active LOW, <u>CE</u> indicates the <u>CE</u><sub>1</sub> or <u>CE</u><sub>2</sub>, or <u>CE</u><sub>3</sub> is LOW. When HIGH, <u>CE</u> indicates the <u>CE</u><sub>1</sub>, <u>CE</u><sub>2</sub>, and <u>CE</u><sub>3</sub> are HIGH. 14. Tested initially and after any design or process changes that may affect these parameters. 15. Full device operation requires linear <u>V<sub>CC</sub></u> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 50 µs or stable at V<sub>CC(min)</sub> ≥ 50 µs. <sup>16.</sup> Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . <sup>17.</sup> WE is HIGH for read cycle. ### Switching Waveforms (continued) Figure 5. Read Cycle No. 2 (OE Controlled) [18, 19, 20] Figure 6. Write Cycle No. 1 (CE Controlled) [18, 21, 22] ### Notes <sup>18.</sup> $\overline{\text{CE}}_1$ indicates a combination of all three chip enables. When active LOW, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ or $\overline{\text{CE}}_2$ , or $\overline{\text{CE}}_3$ is LOW. When HIGH, $\overline{\text{CE}}$ indicates the $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are HIGH. 19. WE is HIGH for read cycle. <sup>20.</sup> Address valid before or similar to CE transition LOW. <sup>21.</sup> Data I/O is high impedance if OE = V<sub>III</sub>. 22. If OE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. # Switching Waveforms (continued) Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [23, 24, 25] # $t_{AW}$ $t_{\text{PWE}}$ WE $t_{SD}$ $t_{HD}$ NOTE 26 DATA I/O DATA IN VALID – t<sub>LZWE</sub> – Notes 23. CE indicates a combination of all three chip enables. When active LOW, CE indicates the CE<sub>1</sub> or CE<sub>2</sub>, or CE<sub>3</sub> is LOW. When HIGH, CE indicates the CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are HIGH. <sup>24.</sup> Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 25. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ going HIGH, the output remains in a high impedance state. <sup>26.</sup> During this period, the I/Os are in output state. Do not apply input signals. # **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | I/O <sub>16</sub> -I/O <sub>23</sub> | Mode | Power | |-----------------|-----------------|-----------------|----|----|------------------------------------|-------------------------------------|--------------------------------------|-------------------------------|----------------------------| | Н | Н | Н | Х | Х | High Z | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Н | Data Out | High Z | High Z | Read | Active (I <sub>CC</sub> ) | | Н | L | Н | L | Н | High Z | Data Out | High Z | Read | Active (I <sub>CC</sub> ) | | Н | Н | L | L | Н | High Z | High Z | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | L | L | Н | Full Data Out | Full Data Out | Full Data Out | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | L | Data In | High Z | High Z | Write | Active (I <sub>CC</sub> ) | | Н | L | Н | Х | L | High Z | Data In | High Z | Write | Active (I <sub>CC</sub> ) | | Н | Н | L | Χ | L | High Z | High Z | Data In | Write | Active (I <sub>CC</sub> ) | | L | L | L | Χ | L | Full Data In | Full Data In | Full Data In | Write | Active (I <sub>CC</sub> ) | | L | L | L | Н | Н | High Z | High Z | High Z | Selected, Outputs<br>Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | | |------------|---------------|---------------------|--------------|---------------------------------------------------------------|------------| | | 10 | CY7C1012DV33-10BGXI | 51-85115 | 119-ball Plastic Ball Grid Array (14 × 22 × 2.4 mm) (Pb-free) | Industrial | ### **Ordering Code Definitions** # **Package Diagram** Figure 9. 119-ball PBGA (14 × 22 × 2.4 mm) BG119 Package Outline, 51-85115 51-85115 \*D # Acronyms | Acronym | Description | | | |---------|-----------------------------------------|--|--| | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | OE | output enable | | | | PBGA | plastic ball grid array | | | | SRAM | static random access memory | | | | TTL | transistor-transistor logic | | | | WE | write enable | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μS | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 250650 | SYT | See ECN | New data sheet | | *A | 469517 | NXR | See ECN | Converted from Advance Information to Preliminary Corrected typo in the Document Title Removed -10 and -12 speed bins from product offering Changed J7 ball of BGA from DNU to NC Removed Industrial Operating range from product offering Included the Maximum ratings for Static Discharge Voltage and Latch Up Current on page 3 Changed I <sub>CC(Max)</sub> from 220 mA to 150 mA Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA Specified the Overshoot specification in footnote 1 Updated the Truth Table Updated the Ordering Information table | | *B | 499604 | NXR | See ECN | Added note 1 for NC pins Changed $I_{CC}$ specification from 150 mA to 185 mA Updated Test Condition for $I_{CC}$ in DC Electrical Characteristics table Added note for $t_{ACE}$ , $t_{HZCE}$ , $t_{PU}$ , $t_{PD}$ , and $t_{SCE}$ in AC Switching Character istics Table on page 4 | | *C | 1462585 | VKN | See ECN | Converted from preliminary to final Updated block diagram Changed I <sub>CC</sub> specification from 185 mA to 225 mA Updated thermal specs | | *D | 2604677 | VKN /<br>PYRS | 11/12/08 | Removed Commercial operating range, Added Industrial operating range Removed 8 ns speed bin, Added 10 ns speed bin, Modified footnote# 3 | | *E | 3104943 | AJU | 12/08/2010 | Added Ordering Code Definitions. Updated Package Diagram. | | *F | 3417829 | TAVA | 10/21/2011 | Updated DC Electrical Characteristics. Updated Switching Waveforms. Added Acronyms and Units of Measure. Updated in new template. | | *G | 4574311 | TAVA | 11/19 /2014 | Added related documentation hyperlink in page 1. Updated Figure 9 in Package Diagram (spec 51-85115 *C to *D). | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2004-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05610 Rev. \*G Revised November 20, 2014