# HCPL-2602, HCPL-2612 # High CMR Line Receiver Optocouplers # **Data Sheet** #### Description The HCPL-2602/12 are optically coupled line receivers that combine a GaAsP light emitting diode, an input current regulator and an integrated high gain photo detector. The input regulator serves as a line termination for line receiver applications. It clamps the line voltage and regulates the LED current so line reflections do not interfere with circuit performance. The regulator allows a typical LED current of 8.5~mA before it starts to shunt excess current. The output of the detector IC is an open collector Schottky clamped transistor. An enable input gates the detector. The internal detector shield provides a guaranteed common mode transient immunity specification of 1000~V/ms for the 2602, and 3500~V/ms for the 2612. DC specifications are defined similar to TTL logic. The optocoupler ac and dc operational parameters are guaranteed from $0^{\circ}$ C to $70^{\circ}$ C allowing trouble-free interfacing with digital logic circuits. An input current of 5 mA will sink an eight gate fan-out (TTL) at the output. #### **Features** - 1000 V/ $\mu$ s minimum Common Mode Rejection (CMR) at V<sub>CM</sub> = 50 V for HCPL-2602 and 3.5 kV/ $\mu$ s minimum CMR at V<sub>CM</sub> = 300 V for HCPL-2612 - Line termination included no extra circuitry required - · Accepts a broad range of drive conditions - LED protection minimizes LED efficiency degradation - High speed: 10 MBd (limited by transmission line in many applications) - Guaranteed AC and DC performance over temperature: 0°C to 70°C - External base lead allows "LED peaking" and LED current adjustment - Safety approval UL recognized – 3750 V rms for 1 Minute CSA approved - MIL-PRF-38534 hermetic version available (HCPL-1930/1) #### **Applications** - · Isolated line receiver - Computer-peripheral interface - · Microprocessor system interface - · Digital isolation for A/D, D/A conversion - · Current sensing - · Instrument input/output isolation - Ground loop elimination - Pulse transformer replacement - · Power transistor isolation in motor drives #### **Functional Diagram** | (POSITIVE LOGIC) | | | | | | | | |------------------|--------|--------|--|--|--|--|--| | LED | ENABLE | OUTPUT | | | | | | | ON | Н | L | | | | | | | OFF | H | H | | | | | | | ON | L | Н | | | | | | | OFF | L | Н | | | | | | | ON | NC | L | | | | | | | OFF | NC | H | | | | | | | | | | | | | | | TRUTH TABLE A 0.1 μF bypass capacitor must be connected between pins 5 and 8. The HCPL-2602/12 are useful as line receivers in high noise environments that conventional line receivers cannot tolerate. The higher LED threshold voltage provides improved immunity to differential noise and the internally shielded detector provides orders of magnitude improvement in common mode rejection with little or no sacrifice in speed. #### **Selection Guide** | Minimum | CMR | Input | | 8-Pin DIP (300 Mil) | | Small-Outline | SO-8(400 Mil) | Widebody<br>Hermetic | Hermetic | | |-----------------|------------------------|------------------------|------------------|------------------------------|----------------------------|------------------------------|----------------------------|------------------------------|----------------------------------------|--| | dV/dt<br>(V/μs) | V <sub>CM</sub><br>(V) | On-<br>Current<br>(mA) | Output<br>Enable | Single<br>Channel<br>Package | Dual<br>Channel<br>Package | Single<br>Channel<br>Package | Dual<br>Channel<br>Package | Single<br>Channel<br>Package | Single and<br>Dual Channel<br>Packages | | | NA | NA | 5 | YES | 6N137 | | HCPL-0600 | | HCNW137 | | | | | | | NO | | HCPL-2630 | | HCPL-0630 | | | | | 5,000 | 50 | | YES | HCPL-2601 | | HCPL-0601 | | HCNW2601 | | | | | | | NO | | HCPL-2631 | | HCPL-0631 | | | | | 10.000 | 1.000 | | YES | HCPL-2611 | | HCPL-0611 | | HCNW2611 | | | | | | | NO | | HCPL-4661 | | HCPL-0661 | | | | | 1,000 | 50 | | YES | HCPL-2602 <sup>[1]</sup> | | | | | | | | 3,500 | 300 | | YES | HCPL-2612 <sup>[1]</sup> | | | | | | | | 1,000 | 50 | 3 | YES | HCPL-261A | | HCPL-061A | | | | | | | | | NO | | HCPL-263A | | HCPL-063A | | | | | 1,000[2] | 1,000 | | YES | HCPL-261N | | HCPL-061N | | | | | | | | | NO | | HCPL-263N | | HCPL-063N | | | | | 1,000 | 50 | 12.5 | [3] | | | | | | HCPL-193X<br>HCPL-56XX<br>HCPL-66XX | | #### Notes: - 1. HCPL-2602/2612 devices include input current regulator. - 2. 15 kV/ $\mu$ s with $V_{CM}$ = 1 kV can be achieved using Avago application circuit. - 3. Enable is available for single channel products only, except for HCPL-193X devices. #### **Ordering Information** HCPL-2602/HCPL-2612 is UL Recognized with 3750 Vrms for 1 minute per UL1577. | | Option | | Option | | Option | | Option | | Option | | | | | |----------------|-------------------|-----------------------|---------------|------------------|--------------|----------------|---------------|--|--------|--|--|--|--| | Part<br>Number | RoHS<br>Compliant | non RoHS<br>Compliant | Package | Surface<br>Mount | Gull<br>Wing | Tape<br>& Reel | Quantity | | | | | | | | HCPL-2602 | -000E | no option | 300 mil DIP-8 | | | | 50 per tube | | | | | | | | HCPL-2612 | -300E | #300 | | Χ | Х | | 50 per tube | | | | | | | | | -500E | #500 | | Χ | Х | Х | 1000 per reel | | | | | | | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. #### Example 1: HCPL-2602-500E to order product of Gull Wing Surface Mount package in Tape and Reel packaging and RoHS compliant. #### Example 2: HCPL-2612 to order product of 300 mil DIP package in Tube packaging and non RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. Remarks: The notation '#XXX' is used for existing products, while (new) products launched since July 15, 2001 and RoHS compliant will use '-XXXE.' #### **Schematic** USE OF A 0.1 $\mu F$ BYPASS CAPACITOR CONNECTED BETWEEN PINS 5 AND 8 IS REQUIRED (SEE NOTE 1). ## Package Outline Drawings 8-Pin DIP Package ## 8-Pin DIP Package with Gull Wing Surface Mount Option 300 ELAD GOT EARARTT = 0.10 mm (0.004 monEo). NOTE: FLOATING LEAD PROTRUSION IS 0.25 mm (10 mils) MAX. #### **Solder Reflow Thermal Profile** Note: Non-halide flux should be used. ## **Regulatory Information** The HCPL-2602/2612 have been approved by the following organizations: #### UL Recognized under UL 1577, Component Recognition Program, File E55361. #### **CSA** Approved under CSA Component Acceptance Notice #5, File CA 88324. ## **Recommended Pb-Free IR Profile** NOTES: THE TIME FROM 25 °C to PEAK TEMPERATURE = 8 MINUTES MAX. $T_{smax}$ = 200 °C, $T_{smin}$ = 150 °C Note: Non-halide flux should be used. ## **Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Units | Conditions | |--------------------------------------------------------|--------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Min. External Air Gap<br>(External Clearance) | L(I01) | 7.1 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Min. External Tracking Path (External Creepage) | L(102) | 7.4 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Min. Internal Plastic<br>Gap (Internal Clearance) | | 0.08 | mm | Through insulation distance, conductor to conductor, usually the direct distance between the photoemitter and photodetector inside the optocoupler cavity. | | Tracking Resistance<br>(Comparative Tracking<br>Index) | СТІ | 200 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | IIIa | | Material Group (DIN VDE 0110, 1/89, Table 1) | Option 300 - surface mount classification is Class A in accordance with CECC 00802. ## Absolute Maximum Ratings (No Derating Required up to 85°C) | Parameter | Symbol | Min. | Max. | Units | |------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------|-----------------------|------------| | Storage Temperature | T <sub>S</sub> | -55 | 125 | °C | | Operating Temperature | T <sub>A</sub> | -40 | 85 | °C | | Forward Input Current | lı | | 60 | mA | | Reverse Input Current | I <sub>IR</sub> | | 60 | mA | | Input Current, Pin 4 | | -10 | 10 | mA | | Supply Voltage (1 Minute Maximum) | V <sub>CC</sub> | | 7 | V | | Enable Input Voltage (Not to Exceed V <sub>CC</sub> by more than 500 mV) | VE | | V <sub>CC</sub> + 0.5 | V | | Output Collector Current | I <sub>0</sub> | | 50 | mA | | Output Collector Voltage (Selection for Higher Output Voltages up to 20 V is Available.) | Vo | | 7 | V | | Output Collector Power Dissipation | P <sub>0</sub> | | 40 | mW | | Lead Solder Temperature | T <sub>LS</sub> | 260°C for 10 sec., 1.6 mm below seating plane | | | | Solder Reflow Temperature Profile | | See Packaç | ge Outline Drawin | gs section | # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |----------------------------------------|-----------------|------|-----------------|-----------| | Input Current, Low Level | I <sub>IL</sub> | 0 | 250 | μΑ | | Input Current, High Level | I <sub>IH</sub> | 5* | 60 | mA | | Supply Voltage, Output | V <sub>CC</sub> | 4.5 | 5.5 | V | | High Level Enable Voltage | V <sub>EH</sub> | 2.0 | V <sub>CC</sub> | V | | Low Level Enable Voltage | V <sub>EL</sub> | 0 | 0.8 | V | | Fan Out (@ $R_L = 1 \text{ k}\Omega$ ) | N | | 5 | TTL Loads | | Output Pull-up Resistor | $R_L$ | 330 | 4 K | Ω | | Operating Temperature | T <sub>A</sub> | 0 | 70 | °C | <sup>\*</sup>The initial switching threshold is 5 mA or less. It is recommended that an input current between 6.3 mA and 10 mA be used to obtain best performance and to provide at least 20% LED degradation guardband. ## **Electrical Characteristics** Over recommended temperature ( $T_A = 0$ °C to +70°C) unless otherwise specified. See note 1. | Parameter | Sym. | Min. | Тур.* | Max. | Units | Test Conditions | Fig. | Note | |------------------------------|------------------|------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------|----------------|------| | High Level Output<br>Current | I <sub>OH</sub> | | 5.5 | 100 | μА | $V_{CC} = 5.5 \text{ V}, V_{O} = 5.5 \text{ V},$ $I_{I} = 250 \mu\text{A}, V_{E} = 2.0 \text{ V}$ | 1 | | | Low Level Output<br>Voltage | V <sub>OL</sub> | | 0.35 | 0.6 | V | $V_{CC} = 5.5 \text{ V}, I_{I} = 5 \text{ mA},$ $V_{E} = 2.0 \text{ V},$ $I_{OL} \text{ (Sinking)} = 13 \text{ mA}$ | 2, 4,<br>5, 14 | | | High Level Supply<br>Current | I <sub>CCH</sub> | | 7.5 | 10 | mA | $V_{CC} = 5.5 \text{ V}, I_I = 0 \text{ mA},$<br>$V_E = 0.5 \text{ V}$ | | | | Low Level Supply<br>Current | I <sub>CCL</sub> | | 10 | 13 | mA | $V_{CC} = 5.5 \text{ V}, I_I = 60 \text{ mA},$<br>$V_E = 0.5 \text{ V}$ | | | | High Level Enable<br>Current | I <sub>EH</sub> | | -0.7 | -1.6 | mA | $V_{CC} = 5.5 \text{ V}, V_E = 2.0 \text{ V}$ | | | | Low Level Enable<br>Current | I <sub>EL</sub> | | -0.9 | -1.6 | mA | $V_{CC} = 5.5 \text{ V}, V_E = 0.5 \text{ V}$ | | | | High Level Enable<br>Voltage | V <sub>EH</sub> | 2.0 | | | V | | | 10 | | Low Level Enable<br>Voltage | V <sub>EL</sub> | | | 0.8 | V | | | | | Input Voltage | Vı | | 2.0 | 2.4 | V | I <sub>I</sub> = 5 mA | 3 | | | input voitage | VI | | 2.3 | 2.7 | V | I <sub>I</sub> = 60 mA | 3 | | | Input Reverse<br>Voltage | V <sub>R</sub> | | 0.75 | 0.95 | V | I <sub>R</sub> = 5 mA | | | | Input Capacitance | C <sub>IN</sub> | | 90 | | pF | V <sub>I</sub> = 0 V, f = 1 MHz | | | <sup>\*</sup>All typicals at $V_{CC}$ = 5 V, $T_A$ = 25°C. ## **Switching Specifications** Over recommended temperature (T $_{\!A}$ = 0°C to +70°C), V $_{\!CC}$ = 5 V, I $_{\!I}$ = 7.5 mA, unless otherwise specified. | Parameter | Symbol | Device | Min. | Тур.* | Max. | Units | Test Conditions | | Fig. | Note | |--------------------------------------------------------------------------------|------------------------------------|-----------|------|--------|------|-------|---------------------------------------------------------------------------|-----------------------------------------------------|--------|-----------| | Propagation Delay<br>Time to High Output | t <sub>PLH</sub> | | 20 | 48 | 75 | ns | T <sub>A</sub> = 25°C | | 6,7,8 | 3 | | Level | | | | | 100 | ns | | | | | | Propagation Delay<br>Time to Low Output | t <sub>PHL</sub> | | 25 | 50 | 75 | ns | T <sub>A</sub> = 25°C | | 6,7,8 | 4 | | Level | | | | | 100 | ns | | $R_1 = 350 \Omega$ | | | | Pulse Width<br>Distortion | t <sub>PHL</sub> -t <sub>PLH</sub> | | | 3.5 | 35 | ns | | $C_L = 15 \text{ pF}$ | 9 | 13 | | Propagation Delay<br>Skew | t <sub>PSK</sub> | | | | 40 | ns | | | | 12,<br>13 | | Output Rise Time<br>(10-90%) | t <sub>r</sub> | | | 24 | | ns | | | 12 | | | Output Fall Time<br>(90-10%) | t <sub>f</sub> | | | 10 | | ns | | | 12 | | | Propagation Delay<br>Time of Enable from<br>V <sub>EH</sub> to V <sub>EL</sub> | t <sub>ELH</sub> | | | 30 | | ns | $R_L = 350 \ \Omega, \ C_L = 15 \ pF, \ V_{EL} = 0 \ V, \ V_{EH} = 3 \ V$ | | 10, 11 | 5 | | Propagation Delay<br>Time of Enable from<br>V <sub>EL</sub> to V <sub>EH</sub> | t <sub>EHL</sub> | | | 20 | | ns | $R_L = 350 \ \Omega, \ C_L = 15 \ pF, \ V_{EL} = 0 \ V, \ V_{EH} = 3 \ V$ | | 10, 11 | 6 | | Common Mode<br>Transient | CM <sub>H</sub> | HCPL-2602 | 1000 | 10,000 | | V/µs | V <sub>CM</sub> = 50 V | $V_{O(MIN)} = 2 V,$ $R_1 = 350 \Omega,$ | 13 | 7, 9, | | Immunity at High<br>Output Level | CiviHI | HCPL-2612 | 3500 | 15,000 | | ν/μ3 | V <sub>CM</sub> = 300 V | $I_1 = 0 \text{ mA},$<br>$T_A = 25^{\circ}\text{C}$ | 13 | 10 | | Common Mode<br>Transient | CM <sub>L</sub> | HCPL-2602 | 1000 | 10,000 | | V/µs | V <sub>CM</sub> = 50 V | $V_{O(MAX)} = 0.8 \text{ V},$ $R_1 = 350 \Omega,$ | 13 | 8, 9 | | Immunity at Low<br>Output Level | CIVIL | HCPL-2612 | 3500 | 15,000 | | ν/μ5 | V <sub>CM</sub> = 300 V | 1 6 | 13 | 10 | <sup>\*</sup>All typicals at $V_{CC}$ = 5 V, $T_A$ = 25°C. # **Package Characteristics** All Typicals at $T_A = 25^{\circ}C$ | Parameter | Sym. | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |--------------------------|------------------|------|------------------|------|-------|-----------------------------|------|-------| | Input-Output Momentary | V <sub>ISO</sub> | 3750 | | | V rms | $RH \le 50\%$ , t = 1 min., | | 2, 11 | | Withstand Voltage* | | | | | | $T_A = 25^{\circ}C$ | | | | Input-Output Resistance | R <sub>I-O</sub> | | 10 <sup>12</sup> | | Ω | V <sub>I-O</sub> = 500 Vdc | | 2 | | Input-Output Capacitance | C <sub>I-O</sub> | | 0.6 | | pF | f = 1 MHz | | 2 | <sup>\*</sup>The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to the IEC/EN/DIN EN 60747-5-2 Insulation Characteristics Table (if applicable), your equipment level safety specification or Avago Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage." #### Notes: - 1. Bypassing of the power supply line is required, with a $0.1 \,\mu\text{F}$ ceramic disc capacitor adjacent to each optocoupler as illustrated in Figure 15. Total lead length between both ends of the capacitor and the isolator pins should not exceed 20 mm. - 2. Device considered a two terminal device: pins 1, 2, 3, and 4 shorted together, and pins 5, 6, 7, and 8 shorted together. - 3. The t<sub>PLH</sub> propagation delay is measured from the 3.75 mA point on the falling edge of the input pulse to the 1.5 V point on the rising edge of the output pulse. - 4. The t<sub>PHL</sub> propagation delay is measured from the 3.75 mA point on the rising edge of the input pulse to the 1.5 V point on the falling edge of the output pulse. - 5. The t<sub>ELH</sub> enable propagation delay is measured from the 1.5 V point on the falling edge of the enable input pulse to the 1.5 V point on the rising edge of the output pulse. - 6. The t<sub>EHL</sub> enable propagation delay is measured from the 1.5 V point on the rising edge of the enable input pulse to the 1.5 V point on the falling edge of the output pulse. - 7. CM<sub>H</sub> is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state (i.e., V<sub>OUT</sub> > 2.0 V). - 8. CM<sub>1</sub> is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state (i.e., V<sub>OUT</sub> < 0.8 V). - 9. For sinusoidal voltages. $$\frac{|dv_{CM}|}{----} = \pi f_{CM} V_{CM} (p-p)$$ $$dt max$$ - No external pull up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CMR performance. - 11. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage of $\geq$ 4500 for one second (leakage detection current limit, $I_{i-0} \leq 5 \mu A$ ). - 12. t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature within the operating condition range. - 13. See application section titled "Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew" for more information. Figure 1. Typical high level output current vs. temperature. Figure 2. Typical low level output voltage vs. temperature. Figure 3. Typical input characteristics. Figure 4. Typical output voltage vs. forward input current. Figure 5. Typical low level output current vs. temperature. Figure 6. Test circuit for $t_{\mbox{\tiny PHL}}$ and $t_{\mbox{\tiny PLH}}.$ Figure 8. Typical propagation delay vs. pulse input current. Figure 9. Typical pulse width distortion vs. temperature. Figure 10. Test circuit for $t_{\mbox{\tiny EHL}}$ and $t_{\mbox{\tiny ELH}}.$ Figure 7. Typical propagation delay vs. temperature. Figure 11. Typical enable propagation delay vs. temperature. Figure 12. Typical rise and fall time vs. temperature. Figure 13. Test circuit for common mode transient immunity and typical waveforms. Figure 14. Typical input threshold current vs. temperature. Figure 15. Recommended printed circuit board layout. # Using the HCPL-2602/12 Line Receiver Optocouplers The primary objectives to fulfill when connecting an optocoupler to a transmission line are to provide a minimum, but not excessive, LED current and to properly terminate the line. The internal regulator in the HCPL-2602/12 simplifies this task. Excess current from variable drive conditions such as line length variations, line driver differences, and power supply fluctuations are shunted by the regulator. In fact, with the LED current regulated, the line current can be increased to improve the immunity of the system to differential-mode-noise and to enhance the data rate capability. The designer must keep in mind the 60 mA input current maximum rating of the HCPL-2602/12 in such cases, and may need to use series limiting or shunting to prevent overstress. Design of the termination circuit is also simplified; in most cases the transmission line can simply be connected directly to the input terminals of the HCPL-2602/12 without the need for additional series or shunt resistors. If reversing line drive is used it may be desirable to use two HCPL-2602/12 or an external Schottky diode to optimize data rate. #### **Polarity Non-Reversing Drive** High data rates can be obtained with the HCPL-2602/12 with polarity non-reversing drive. Figure (a) illustrates how a 74S140 line driver can be used with the HCPL-2602/12 and shielded, twisted pair or coax cable without any additional components. There are some reflections due to the "active termination," but they do not interfere with circuit performance because the regulator clamps the line voltage. At longer line lengths, $\mathbf{t}_{\text{PLH}}$ increases faster than $\mathbf{t}_{\text{PHL}}$ since the switching threshold is not exactly halfway between asymptotic line conditions. If optimum data rate is desired, a series resistor and peaking capacitor can be used to equalize $t_{PLH}$ and $t_{PHL}$ . In general, the peaking capacitance should be as large as possible; however, if it is too large it may keep the regulator from achieving turn-off during the negative (or zero) excursions of the input signal. A safe rule: make C≤16t #### where: C = peaking capacitance in picofarads t = data bit interval in nanoseconds #### **Polarity Reversing Drive** A single HCPL-2602/12 can also be used with polarity reversing drive (Figure b). Current reversal is obtained by way of the substrate isolation diode (substrate to collector). Some reduction of data rate occurs, however, because the substrate diode stores charge, which must be removed when the current changes to the forward direction. The effect of this is a longer $t_{\text{pHL}}$ . This effect can be eliminated and data rate improved considerably by use of a Schottky diode on the input of the HCPL-2602/12. For optimum noise rejection as well as balanced delays, a split-phase termination should be used along with a flip-flop at the output (Figure c). The result of current reversal in split-phase operation is seen in Figure (c) with switches A and B both OPEN. The coupler inputs are then connected in ANTI-SERIES; however, because of the higher steady-state termination voltage, in comparison to the single HCPL-2602/12 termination, the forward current in the substrate diode is lower and consequently there is less junction charge to deal with when switching. Closing switch B with A open is done mainly to enhance common mode rejection, but also reduces propagation delay slightly because line-to-line capacitance offers a slight peaking effect. With switches A and B both CLOSED, the shield acts as a current return path which prevents either input substrate diode from becoming reversed biased. Thus the data rate is optimized as shown in Figure (c). #### **Improved Noise Rejection** Use of additional logic at the output of two HCPL-2602/12s, operated in the split phase termination, will greatly improve system noise rejection in addition to balancing propagation delays as discussed earlier. A NAND flip-flop offers infinite common mode rejection (CMR) for NEGATIVELY sloped common mode transients but requires $t_{\rm PHL}$ > $t_{\rm PLH}$ for proper operation. A NOR flip-flop has infinite CMR for POSITIVELY sloped transients but requires $t_{\rm PHL}$ < $t_{\rm PLH}$ for proper operation. An exclusive-OR flip-flop has infinite CMR for common mode transients of EITHER polarity and operates with either $t_{\rm PHL}$ > $t_{\rm PLH}$ or $t_{\rm PHL}$ < $t_{\rm PLH}$ . With the line driver and transmission line shown in Figure (c), $t_{\rm PHL} > t_{\rm PLH}$ , so NAND gates are preferred in the R-S flip-flop. A higher drive amplitude or Figure a. Polarity non-reversing. Figure b. Polarity reversing, single ended. Figure c. Polarity reversing, split phase. Figure d. Flip-flop configurations. different circuit configuration could make $t_{\rm PHL} < t_{\rm PLH}$ , in which case NOR gates would be preferred. If it is not known whether $t_{\rm PHL} > t_{\rm PLH}$ or $t_{\rm PHL} < t_{\rm PLH}$ , or if the drive conditions may vary over the boundary for these conditions, the exclusive-OR flip-flop of Figure (d) should be used. #### RS-422 and RS-423 Line drivers designed for RS-422 and RS-423 generally provide adequate voltage and current for operating the HCPL-2602/12. Most drivers also have characteristics allowing the HCPL-2602/12 to be connected directly to the driver terminals. Worst case drive conditions, however, would require current shunting to prevent overstress of the HCPL-2602/12. # Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew Propagation delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high $(t_{PLH})$ is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low $(t_{PHL})$ is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low (see Figure 6). Pulse-width distortion (PWD) results when $t_{\rm PLH}$ and $t_{\rm PHL}$ differ in value. PWD is defined as the difference between $t_{\rm PLH}$ and $t_{\rm PHL}$ and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable; the exact figure depends on the particular application (RS232, RS422, T-1, etc.). Propagation delay skew, $t_{PSK}$ , is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delays is large enough, it will determine the maximum rate at which parallel data can be sent through the optocouplers. Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either $t_{\scriptscriptstyle PLH}$ or t<sub>phi</sub>, for any given group of optocouplers which are operating under the same conditions (i.e., the same drive current, supply voltage, output load, and operating temperature). As illustrated in Figure 16, if the inputs of a group of optocouplers are switched either ON or OFF at the same time, $t_{PSK}$ is the difference between the shortest propagation delay, either $t_{_{\mathrm{PHL}}}$ or $t_{_{\mathrm{PHI}}}$ , and the longest propagation delay, either $t_{PLH}$ or $t_{PHL}$ . As mentioned earlier, $t_{\scriptscriptstyle PSK}$ can determine the maximum parallel data transmission rate. Figure 17 is the timing diagram of a typical parallel data application with both the clock and the data lines being sent through optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. To obtain the maximum data transmission rate, both edges of the clock signal are being used to clock the data; if only one edge were used, the clock signal would need to be twice as fast. Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 17 shows that there will be uncertainty in both the data and the clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may start to change before the clock signal has arrived. From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice $t_{\mbox{\tiny PSK}}.$ A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem. The t<sub>PSK</sub> specified optocouplers offer the advantages of guaranteed specifications for propagation delays, pulse-width distortion and propagation delay skew over the recommended temperature, input current, and power supply ranges. Figure 17. Parallel data transmission example.