Differential Input ADC with Wide Input Common Mode Range ## **FEATURES** - 2Msps Throughput Rate - ±1LSB INL Guaranteed - Guaranteed 12-Bit, No Missing Codes - 8V<sub>P-P</sub> Differential Inputs with Wide Input Common Mode Range - 73dB SNR (Typ) at f<sub>IN</sub> = 500kHz - -85dB THD (Typ) at $f_{IN} = 500$ kHz - No Cycle Latency - Guaranteed Operation –40°C to 125°C - Single 3.3V or 5V Supply - Low Drift (20ppm/°C Max) 2.048V or 4.096V Internal Reference with 1.25V External Reference Input - 1.8V to 2.5V I/O Voltages - CMOS or LVDS SPI-Compatible Serial I/O - Power Dissipation 35mW at V<sub>DD</sub> = 5V (Typ) - Small 16-Lead (4mm × 5mm) MSOP Package ## **APPLICATIONS** - High Speed Data Acquisition Systems - Communications - Remote Data Acquisition - Imaging - Optical Networking - Automotive - Multiphase Motor Control ## DESCRIPTION The LTC®2310-12 is a low noise, high speed 12-bit + sign successive approximation register (SAR) ADC with differential inputs and wide input common mode range. Operating from a single 3.3V or 5V supply, the LTC2310-12 has an $8V_{P-P}$ differential input range, making it ideal for applications which require a wide dynamic range with high common mode rejection. The LTC2310-12 achieves $\pm 1$ LSB INL guaranteed, no missing codes at 12 bits and 73dB SNR typical. The LTC2310-12 has an onboard low drift (20ppm/°C max) 2.048V or 4.096V temperature-compensated reference and provides an external 1.25V buffered reference input. The LTC2310-12 also has a high speed SPI-compatible serial interface that supports CMOS or LVDS. The fast 2Msps throughput with no cycle latency makes the LTC2310-12 ideally suited for a wide variety of high speed applications. The LTC2310-12 dissipates only 35mW with a 5V supply and offers nap and sleep modes to reduce the power consumption for further power savings during inactive periods. (T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION #### 32k Point FFT $f_{SMPL} = 2Msps$ , $f_{IN} = 500kHz$ ## **ABSOLUTE MAXIMUM RATINGS** #### (Notes 1, 2) | Supply Voltage (V <sub>DD</sub> ) | 6V | |-----------------------------------------------|---------------------------------| | Supply Voltage (OV <sub>DD</sub> ) | | | Analog Input Voltage | | | A <sub>IN+</sub> , A <sub>IN</sub> - (Note 3) | $-0.3V$ to $(V_{DD} + 0.3V)$ | | REFIN, REFOUT | $-0.3V$ to $(V_{DD} + 0.3V)$ | | CNV (Note 15) | $-0.3V$ to $(V_{DD} + 0.3V)$ | | Digital Input Voltage | | | (Note 3)(GND | $-0.3V$ ) to $(0V_{DD} + 0.3V)$ | | Digital Output Voltage | | | (Note 3)(GND | $-0.3V$ ) to $(0V_{DD} + 0.3V)$ | | Power Dissipation | 200mW | | Operating Temperature Range | | | LTC2310C | 0°C to 70°C | | LTC2310I | 40°C to 85°C | | LTC2310H | | | Storage Temperature Range | 65°C to 150°C | ## PIN CONFIGURATION ## ORDER INFORMATION http://www.linear.com/product/LTC2310-12#orderinfo | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |--------------------|----------------------|---------------|----------------------------------|-------------------| | LTC2310CMSE-12#PBF | LTC2310CMSE-12#TRPBF | 231012 | 16-Lead (4mm × 5mm) Plastic MSOP | 0°C to 70°C | | LTC2310IMSE-12#PBF | LTC2310IMSE-12#TRPBF | 231012 | 16-Lead (4mm × 5mm) Plastic MSOP | -40°C to 85°C | | LTC2310HMSE-12#PBF | LTC2310HMSE-12#TRPBF | 231012 | 16-Lead (4mm × 5mm) Plastic MSOP | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------|------------------------------------------|-----------------------------------------|---|---------|-----|-----------------|-------| | $\overline{V_{\text{IN}^+}}$ | Absolute Input Range (A <sub>IN+</sub> ) | (Note 5) | • | 0 | | $V_{DD}$ | ٧ | | $\overline{V_{IN}}$ | Absolute Input Range (A <sub>IN</sub> -) | (Note 5) | • | 0 | | $V_{DD}$ | V | | $\overline{V_{IN^+} - V_{IN^-}}$ | Input Differential Voltage Range | $V_{IN} = V_{IN^+} - V_{IN^-}$ | • | -REFOUT | | REFOUT | V | | $\overline{V_{CM}}$ | Common Mode Input Range | $V_{CM} = (V_{IN} + V_{IN} -)/2$ | • | 0 | | V <sub>DD</sub> | V | | I <sub>IN</sub> | Analog Input DC Leakage Current | | • | -1 | , | 1 | μА | | C <sub>IN</sub> | Analog Input Capacitance | | | | 10 | | pF | | CMRR | Input Common Mode Rejection Ratio | f <sub>IN</sub> = 500kHz | | | 85 | | dB | | V <sub>IHCNV</sub> | CNV High Level Input Voltage | | • | 1.3 | | | V | | $\overline{V_{ILCNV}}$ | CNV Low Level Input Voltage | | • | | | 0.5 | V | | V <sub>INCNV</sub> | CNV Input Current | V <sub>IN</sub> = 0V to V <sub>DD</sub> | • | -10 | | 10 | μA | ## **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|--------------------------------|--------------------------------------------------------|---|-------|-------|------|--------------------| | | Resolution | | • | 12 | | | Bits | | | No Missing Codes | | • | 12 | | | Bits | | | Transition Noise | | | | 0.3 | | LSB <sub>RMS</sub> | | INL | Integral Linearity Error | (Note 6) | • | -1 | ±0.25 | 1 | LSB | | DNL | Differential Linearity Error | | • | -0.99 | ±0.25 | 0.99 | LSB | | BZE | Bipolar Zero-Scale Error | (Note 7) | • | -2 | 0 | 2 | LSB | | | Bipolar Zero-Scale Error Drift | | | | 0.002 | | LSB/°C | | FSE | Bipolar Full-Scale Error | V <sub>REFOUT</sub> = 4.096V (REFIN Grounded) (Note 7) | • | -4 | ±1 | 4 | LSB | | | Bipolar Full-Scale Error Drift | V <sub>REFOUT</sub> = 4.096V (REFIN Grounded) | | | 15 | | ppm/°C | ## **DYNAMIC ACCURACY** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ and $A_{IN} = -1 dBFS$ (Notes 4, 8). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---|------|--------------|-----------------|-------------------| | SINAD | Signal-to-(Noise + Distortion) Ratio | $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 4.096V, Internal Reference $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 5V, External Reference | • | 70.5 | 73<br>73.2 | | dB<br>dB | | SNR | Signal-to-Noise Ratio | $f_{IN}$ = 500kHz, $V_{REFOUT}$ = 4.096V, Internal Reference $f_{IN}$ = 500kHz, $V_{REFOUT}$ = 5V, External Reference | • | 71 | 73.3<br>73.5 | | dB<br>dB | | THD | Total Harmonic Distortion | $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 4.096V, Internal Reference $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 5V, External Reference | • | | -85<br>-85 | <del>-</del> 78 | dB<br>dB | | SFDR | Spurious Free Dynamic Range | $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 4.096V, Internal Reference $f_{\text{IN}}$ = 500kHz, $V_{\text{REFOUT}}$ = 5V, External Reference | • | 78 | 90<br>90 | | dB<br>dB | | | -3dB Input Bandwidth | | | | 100 | | MHz | | | Aperture Delay | | | | 500 | | ps | | | Aperture Jitter | | | | 1 | | ps <sub>RMS</sub> | | | Transient Response | Full-Scale Step | | | 3 | | ns | ## **INTERNAL REFERENCE CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---|----------------|----------------|------------------------------------|--------| | V <sub>REFOUT</sub> | REFOUT Output Voltage | 4.75V < V <sub>DD</sub> < 5.25V<br>3.13V < V <sub>DD</sub> < 3.47V | • | 4.082<br>2.042 | 4.096<br>2.048 | 4.110<br>2.054 | V | | | REFOUT Input Voltage | 4.75V < V <sub>DD</sub> < 5.25V, REFIN = 0V (Note 5)<br>3.13V < V <sub>DD</sub> < 3.47V, REFIN = 0V (Note 5) | • | 0.5<br>0.5 | | V <sub>DD</sub><br>V <sub>DD</sub> | V<br>V | | | REFOUT Temperature Coefficient | (Note 14) | • | | 3 | 20 | ppm/°C | | | REFOUT Short-Circuit Current | V <sub>DD</sub> = 5.25V, Forcing Output to GND | • | | | 30 | mA | | | REFOUT Line Regulation | V <sub>DD</sub> = 4.75V to 5.25V | | | 0.3 | | mV/V | | | REFOUT Load Regulation | I <sub>REFOUT</sub> < 2mA | | | 0.5 | | mV/mA | | | REFOUT Input Resistance (External Reference Mode) | REFIN = 0V | | | 60 | | kΩ | | I <sub>REFOUT</sub> | REFOUT Input Current (External Reference Mode) | REFIN = 0V, REFOUT = 4.096V<br>(Notes 9, 10) | | | 350 | | μА | # INTERNAL REFERENCE CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \, ^{\circ}\text{C}$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|---|----------------|--------------|----------------|-------| | V <sub>REFIN</sub> | REFIN Output Voltage | 3.13V < V <sub>DD</sub> < 3.47V<br>4.75V < V <sub>DD</sub> < 5.25V | • | 1.245<br>1.245 | 1.25<br>1.25 | 1.255<br>1.255 | V | | | REFIN Input Voltage | 3.13V < V <sub>DD</sub> < 3.47V (Note 5)<br>4.75V < V <sub>DD</sub> < 5.25V (Note 5) | • | 1 1 | | 1.85<br>1.45 | V | | | REFIN Short-Circuit Current | V <sub>DD</sub> = 5.25V, Forcing Output to GND | • | | | 250 | μА | | V <sub>IL</sub> (V <sub>REFIN</sub> ) | REFIN Low Level Input Voltage (External Reference Mode) | 3.13V < V <sub>DD</sub> < 3.47V<br>4.75V < V <sub>DD</sub> < 5.25V | • | | | 0.5<br>0.5 | V | # **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------|-----------------------------------------------|--------------------------------------------------------------------------|---|------------------------|-----|------------------------|-------| | CMOS Digi | tal Inputs and Outputs | | | | | | | | V <sub>IH</sub> | High Level Input Voltage | | • | 0.8 • OV <sub>DD</sub> | | | V | | $\overline{V_{IL}}$ | Low Level Input Voltage | | • | | | 0.2 • OV <sub>DD</sub> | V | | I <sub>IN</sub> | Digital Input Current | V <sub>IN</sub> = 0V to 0V <sub>DD</sub> | • | -10 | | 10 | μA | | C <sub>IN</sub> | Digital Input Capacitance | | | | 5 | | pF | | V <sub>OH</sub> | High Level Output Voltage | $I_0 = -500 \mu A$ | • | 0V <sub>DD</sub> - 0.2 | | | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | Ι <sub>0</sub> = 500μΑ | • | | | 0.2 | V | | I <sub>OZ</sub> | Hi-Z Output Leakage Current | V <sub>OUT</sub> = 0V to OV <sub>DD</sub> | • | -10 | | 10 | μA | | I <sub>SOURCE</sub> | Output Source Current | V <sub>OUT</sub> = 0V | | | -10 | | mA | | I <sub>SINK</sub> | Output Sink Current | $V_{OUT} = OV_{DD}$ | | | 10 | | mA | | LVDS Digit | al Inputs and Outputs | | | | | | | | $\overline{V_{\text{ID}}}$ | LVDS Differential Input Voltage | 100 $\Omega$ Differential Termination, OV <sub>DD</sub> = 2.5V | • | 240 | | 600 | mV | | $\overline{V_{IS}}$ | LVDS Common Mode Input Voltage | 100 $\Omega$ Differential Termination, $OV_{DD} = 2.5V$ | • | 1 | | 1.45 | V | | $\overline{V_{OD}}$ | LVDS Differential Output Voltage | 100 $\Omega$ Differential Load, LVDS Mode, $0V_{DD} = 2.5V$ | • | 100 | 250 | 300 | mV | | V <sub>0S</sub> | LVDS Common Mode Output Voltage | 100 $\Omega$ Differential Load, LVDS Mode, $0V_{DD} = 2.5V$ | • | 0.85 | 1.2 | 1.4 | V | | $\overline{V_{\text{OD\_LP}}}$ | Low Power LVDS Differential Output<br>Voltage | 100Ω Differential Load, Low Power,<br>LVDS Mode, OV <sub>DD</sub> = 2.5V | • | 50 | 125 | 200 | mV | | V <sub>OS_LP</sub> | Low Power LVDS Common Mode<br>Output Voltage | 100Ω Differential Load, Low Power,<br>LVDS Mode, OV <sub>DD</sub> = 2.5V | • | 0.9 | 1.2 | 1.4 | V | ## **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------|--------------------|-------------------------------------------------------------------------------------|---|--------------|-----|--------------|-------------| | $V_{DD}$ | Supply Voltage | 5V Operation<br>3.3V Operation | • | 4.75<br>3.13 | | 5.25<br>3.47 | V | | OV <sub>DD</sub> | Supply Voltage | | • | 1.71 | | 2.63 | V | | $I_{VDD}$ | Supply Current | 2Msps Sample Rate (A <sub>IN</sub> + = A <sub>IN</sub> - = 0V) | • | | 6.8 | 10 | mA | | I <sub>NAP</sub> | Nap Mode Current | Conversion Done (I <sub>VDD</sub> ) | • | | 2.8 | 4 | mA | | I <sub>SLEEP</sub> | Sleep Mode Current | V <sub>DD</sub> = 3.3V, Sleep Mode (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | • | | 0.1 | 10 | μА | | CMOS I/O | Mode | | | | | | · · · · · · | | I <sub>OVDD</sub> | Supply Current | 2Msps Sample Rate (C <sub>L</sub> = 5pF) | • | | 0.5 | 1 | mA | | $\overline{P_{D_3.3V}}$ | Power Dissipation | $V_{DD} = 3.3V$ 2Msps Sample Rate $(A_{IN}^+ = A_{IN}^- = 0V)$ | | | 25 | | mW | | | Nap Mode | V <sub>DD</sub> = 3.3V Conversion Done (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | | | 7.5 | | mW | | | Sleep Mode | V <sub>DD</sub> = 3.3V Sleep Mode (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | | | 0.3 | | μW | | P <sub>D_5V</sub> | Power Dissipation | V <sub>DD</sub> = 5V 2Msps Sample Rate (A <sub>IN</sub> + = A <sub>IN</sub> - = 0V) | • | | 35 | 55 | mW | | | Nap Mode | V <sub>DD</sub> = 5V Conversion Done (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | • | | 14 | 20 | mW | | | Sleep Mode | V <sub>DD</sub> = 5V Sleep Mode (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | • | | 0.5 | 40 | μW | | LVDS I/O | Mode | | | | | | · | | I <sub>OVDD</sub> | Supply Current | 2Msps Sample Rate ( $R_L = 100\Omega$ ) | • | | 2.7 | 4 | mA | | P <sub>D_3.3V</sub> | Power Dissipation | $V_{DD} = 3.3V$ 2Msps Sample Rate $(A_{IN}^+ = A_{IN}^- = 0V)$ | | | 30 | | mW | | | Nap Mode | V <sub>DD</sub> = 3.3V Conversion Done (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | | | 14 | | mW | | | Sleep Mode | V <sub>DD</sub> = 3.3V Sleep Mode (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | | | 0.3 | | μW | | $\overline{P_{D_5V}}$ | Power Dissipation | V <sub>DD</sub> = 5V 2Msps Sample Rate (A <sub>IN</sub> + = A <sub>IN</sub> - = 0V) | • | | 40 | 60 | mW | | _ | Nap Mode | V <sub>DD</sub> = 5V Conversion Done (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | • | | 20 | 30 | mW | | | Sleep Mode | V <sub>DD</sub> = 5V Sleep Mode (I <sub>VDD</sub> + I <sub>OVDD</sub> ) | • | | 0.5 | 50 | μW | ## **ADC TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|----------------------------|----------------|---|------|-----|---------|-------| | CMOS, LVDS | I/O Modes | | | | | , | | | f <sub>SMPL</sub> | Maximum Sampling Frequency | | • | | | 2 | Msps | | t <sub>CYC</sub> | Time Between Conversions | (Note 11) | • | 500 | | 1000000 | ns | | t <sub>ACQ</sub> | Acquisition Time | (Note 11) | • | 280 | | | ns | | t <sub>CONV</sub> | Conversion Time | | • | 220 | | | ns | | t <sub>READOUT</sub> | Readout Time | | • | 250 | | | ns | | t <sub>CNVH</sub> | CNV High Time | | • | 30 | | | ns | | t <sub>DCNVSCKL</sub> | SCK Quiet Time from CNV↓ | (Note 11) | • | 220 | | | ns | | t <sub>DSCKHCNVH</sub> | SCK Delay Time to CNV↑ | (Note 11) | • | 0 | | | ns | | t <sub>SCK</sub> | SCK Period | (Notes 12, 13) | • | 15.6 | | | ns | | t <sub>SCKH</sub> | SCK High Time | | • | 5 | | | ns | | t <sub>SCKL</sub> | SCK Low Time | | • | 5 | | | ns | ## **ADC TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 4). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------|----------------------------------------|--------------------------------|---|-----|-----|-----|-------| | t <sub>DSCKSDOV</sub> | SDO Data Valid Delay from SCK↓ | C <sub>L</sub> = 5pF (Note 11) | • | | 4 | 7.4 | ns | | t <sub>HSDO</sub> | SDO Data Remains Valid Delay from SCK↓ | C <sub>L</sub> = 5pF (Note 11) | • | 2 | | | ns | | t <sub>DCNVSDOV</sub> | Bus Acquisition Time from CNV ↓ | C <sub>L</sub> = 5pF (Note 11) | • | | 2.5 | 5 | ns | | t <sub>DCNVSDOZ</sub> | Bus Relinquish Time After CNV↑ | (Note 11) | • | | | 5 | ns | | twake | REFOUT Wake-Up Time | C <sub>REFOUT</sub> = 10μF | | | 10 | | ms | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltage values are with respect to ground. **Note 3:** When these pin voltages are taken below ground, or above $V_{DD}$ or $OV_{DD}$ , they will be clamped by internal diodes. This product can handle input currents up to 100mA below ground, or above $V_{DD}$ or $OV_{DD}$ , without latch-up. **Note 4**: $V_{DD} = 5V$ , $OV_{DD} = 2.5V$ , REFOUT = 4.096V, $f_{SMPL} = 2MHz$ . **Note 5:** Recommended operating conditions. **Note 6:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. **Note 7:** Bipolar zero error is the offset voltage measured from -0.5LSB when the output code flickers between 0 0000 0000 0000 and 1 1111 1111. Full-scale bipolar error is the worst-case of -FS or +FS untrimmed deviation from ideal first and last code transitions and includes the effect of offset error. **Note 8:** All specifications in dB are referred to a full-scale $\pm 4.096V$ input with REFOUT = 4.096V. **Note 9:** When REFOUT is overdriven, the internal reference buffer must be turned off by setting REFIN = 0V. Note 10: f<sub>SMPL</sub> = 2MHz, I<sub>REFOUT</sub> varies proportionally with sample rate. Note 11: Guaranteed by design, not subject to test. **Note 12:** Parameter tested and guaranteed at $OV_{DD} = 1.71V$ and $OV_{DD} = 2.5V$ . Note 13: $t_{SCK}$ of 15.6ns minimum allows a shift clock frequency up to 64MHz for falling edge capture. **Note 14:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. **Note 15:** $\overline{\text{CNV}}$ is driven from a low jitter digital source, typically at $\text{OV}_{DD}$ logic levels. This input pin has a TTL style input that will draw a small amount of current. Figure 1. Voltage Levels for Timing Specifications ## **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ , $0V_{DD} = 2.5V$ , REFOUT = 4.096V, $f_{SMPL} = 2Msps$ , unless otherwise noted. 32k Point FFT, f<sub>SMPL</sub> = 2Msps, $f_{IN} = 1150kHz$ 0 SNR = 73.6dB THD = -85dB-20SINAD = 73.4dB SFDR = 91dB -40 AMPLITUDE (dBFS) -60 -80 -100 -120 -140 **-111** 0 0.2 0.4 0.6 0.8 1.0 FREQUENCY (MHz) # **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ , $OV_{DD} = 2.5V$ , REFOUT = 4.096V, $f_{SMPL} = 2Msps$ , unless otherwise noted. ## PIN FUNCTIONS **GND (Pins 1, 5, 8, 11):** Ground. These pins and the exposed pad (Pin 17) must be tied directly to a solid ground plane. **REFIN (Pin 2):** Reference Buffer 1.25V Input/Output. An onboard buffer nominally outputs 1.25V to this pin. This pin should be decoupled closely to the pin (no vias) with a 10µF (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be overdriven with an external reference. The REFIN pin, when pulled to GND disables the REFOUT pin buffer allowing an external reference to drive REFOUT directly. **REFOUT (Pin 3):** Reference Buffer Output. An onboard buffer nominally outputs 4.096V to this pin. This pin should be decoupled closely to the pin (no vias) with a $10\mu F$ (X5R, 0805 size) ceramic capacitor. The internal buffer driving this pin may be disabled by grounding the REFIN pin. If the buffer is disabled, an external reference may drive this pin in the range of 1.25V to $V_{DD}$ . $V_{DD}$ (**Pin 4**): Power Supply. Bypass $V_{DD}$ to GND with a $1\mu F$ ceramic capacitor close to the $V_{DD}$ pin. $A_{IN}^+$ , $A_{IN}^-$ (Pins 6, 7): Analog Differential Input Pins. Fullscale range ( $A_{IN}^+$ to $A_{IN}^-$ ) is ±REFOUT voltage. These pins can be driven from $V_{DD}$ to GND. $\overline{\text{CNV}}$ (Pin 9): Convert Input. When this pin is driven low, the conversion phase is initiated and output data is clocked out after the conversion delay (t<sub>CONV</sub>). This input pin is a TTL style input typically driven at OV<sub>DD</sub> levels with a low jitter pulse, but it is bound to V<sub>DD</sub> levels. This pin is unaffected by the $\overline{\text{CMOS}}/\text{LVDS}$ pin. **CMOS/LVDS (Pin 10):** I/O mode select. Ground this pin to enable CMOS mode, tie to OV<sub>DD</sub> to enable LVDS mode. Float this pin to enable low power LVDS mode. $OV_{DD}$ (Pin 12): I/O Interface Digital Power. The range of $OV_{DD}$ is 1.71V to 2.5V. This supply is nominally set to the same supply as the host interface (CMOS: 1.8V or 2.5V, LVDS: 2.5V). Bypass $OV_{DD}$ to GND with a 1μF ceramic capacitor close to the $OV_{DD}$ pin. **Exposed Pad (Pin 17):** Ground. Solder this pad to ground. #### CMOS I/O Mode **SDO**<sup>+</sup> (**Pin 14**): Serial Data Output. The conversion result is shifted MSB first on each falling edge of SCK. The result is output on SDO<sup>+</sup>. The logic level is determined by $OV_{DD}$ . Do not connect SDO<sup>-</sup> (Pin 13). **SCK**<sup>+</sup> (**Pin 16**): Serial Data Clock Input. The falling edge of this clock shifts the conversion result MSB first onto the SDO pins. Drive SCK<sup>+</sup> with a single-ended clock. The logic level is determined by $OV_{DD}$ . Do not connect SCK<sup>-</sup> (Pin 15). #### LVDS I/O Mode **SDO**<sup>+</sup>, **SDO**<sup>-</sup> (**Pins 14, 13**): Serial Data Output. The conversion result is shifted MSB first on each falling edge of SCK. The result is output differentially on SDO<sup>+</sup> and SDO<sup>-</sup>. These pins must be differentially terminated by an external $100\Omega$ resistor at the receiver (FPGA). **SCK**<sup>+</sup>, **SCK**<sup>-</sup> (**Pins 16**, **15**): Serial Data Clock Input. The falling edge of this clock shifts the conversion result MSB first onto the SDO pins. Drive SCK<sup>+</sup> and SCK<sup>-</sup> with a differential clock. These pins must be differentially terminated by an external $100\Omega$ resistor at the receiver (ADC). ## **FUNCTIONAL BLOCK DIAGRAM** #### CMOS I/O Mode #### LVDS I/O Mode ## **TIMING DIAGRAM** ### CMOS, LVDS I/O Modes SERIAL DATA BITS B[12:0] CORRESPOND TO CURRENT CONVERSION 231012 TD #### **OVERVIEW** The LTC2310-12 is a low noise, high speed 12-bit $\pm$ sign successive approximation register (SAR) ADC with differential inputs and a wide input common mode range. Operating from a single 3.3V or 5V supply, the LTC2310-12 has an $8V_{P-P}$ differential input range, making it ideal for applications which require a wide dynamic range. The LTC2310-12 achieves $\pm$ 1LSB INL guaranteed, no missing codes at 12 bits and 73dB SNR typical. The LTC2310-12 has an onboard reference buffer and low drift (20ppm/°C max) 4.096V temperature-compensated reference. The LTC2310-12 also has a high speed SPI-compatible serial interface that supports CMOS or LVDS. The fast 2Msps throughput with no cycle latency makes the LTC2310-12 ideally suited for a wide variety of high speed applications. The LTC2310-12 dissipates only 35mW operating at a 5V supply. Nap and sleep modes are also provided to reduce the power consumption of the LTC2310-12 during inactive periods for further power savings. #### **CONVERTER OPERATION** The LTC2310-12 operates in two phases. During the acquisition phase, the sample capacitor is connected to the analog input pins $A_{IN^+}$ and $A_{IN^-}$ to sample the differential analog input voltage, as shown in Figure 3. A falling edge on the $\overline{CNV}$ pin initiates a conversion. During the conversion phase, the 13-bit CDAC is sequenced through a successive approximation algorithm for each input SCK pulse, effectively comparing the sampled input Figure 2. LTC2310-12 Transfer Function with binary-weighted fractions of the reference voltage (e.g., $V_{REFOUT}/2$ , $V_{REFOUT}/4$ ... $V_{REFOUT}/8192$ ) using a differential comparator. At the end of conversion, the CDAC output approximates the sampled analog input. The ADC control logic then prepares the 13-bit digital output code for serial transfer. The data is clocked out on each falling edge of the SCK input clock. #### TRANSFER FUNCTION The LTC2310-12 digitizes the full-scale voltage of $2 \times REFOUT$ into $2^{13}$ levels, resulting in an LSB size of 1mV with REFOUT = 4.096V. The ideal transfer function is shown in Figure 2. The output data is in 2's complement format. ### **Analog Input** The differential inputs of the LTC2310-12 provide great flexibility to convert a wide variety of analog signals with no configuration required. The LTC2310-12 digitizes the difference voltage between the $A_{IN^+}$ and $A_{IN^-}$ pins while supporting a wide common mode input range. The analog input signals can have an arbitrary relationship to each other, provided that they remain between $V_{DD}$ and GND. The LTC2310-12 can also digitize more limited classes of analog input signals such as pseudo-differential unipolar/bipolar and fully differential with no configuration required. The analog inputs of the LTC2310-12 can be modeled by the equivalent circuit shown in Figure 3. The back-to-back diodes at the inputs form clamps that provide ESD Figure 3. The Equivalent Circuit for the Differential Analog Input of the LTC2310-12 protection. In the acquisition phase, 10pF ( $C_{IN}$ ) from the sampling capacitor in series with approximately $15\Omega$ ( $R_{ON}$ ) from the on-resistance of the sampling switch is connected to the input. Any unwanted signal that is common to both inputs will be reduced by the common mode rejection of the ADC sampler. The inputs of the ADC core draw a small current spike while charging the $C_{IN}$ capacitors during acquisition. ## Single-Ended Signals Single-ended signals can be directly digitized by the LTC2310-12. These signals should be sensed pseudo-differentially for improved common mode rejection. By connecting the reference signal (e.g., ground sense) of the main analog signal to the other A<sub>IN</sub> pin, any noise or disturbance common to the two signals will be rejected by the high CMRR of the ADC. The LTC2310-12 flexibility handles both pseudo-differential unipolar and bipolar sig- nals, with no configuration required. The wide common mode input range relaxes the accuracy requirements of any signal conditioning circuits prior to the analog inputs. ## **Pseudo-Differential Bipolar Input Range** The pseudo-differential bipolar configuration represents driving one of the analog inputs at a fixed voltage, typically $V_{REF}/2$ , and applying a signal to the other $A_{IN}$ pin. In this case the analog input swings symmetrically around the fixed input yielding bipolar two's complement output codes with an ADC span of half of full-scale. This configuration is illustrated in Figure 4, and the corresponding transfer function in Figure 5. The fixed analog input pin need not be set at $V_{REF}/2$ , but at some point within the $V_{DD}$ rails allowing the alternate input to swing symmetrically around this voltage. If the input signal $(A_{IN+}-A_{IN-})$ swings beyond $\pm REFOUT/2$ , valid codes will be generated by the ADC and must be clamped by the user, if necessary. Figure 4. Pseudo-Differential Bipolar Application Circuit Figure 5. Pseudo-Differential Bipolar Transfer Function ### **Pseudo-Differential Unipolar Input Range** The pseudo-differential unipolar configuration represents driving one of the analog inputs at ground and applying a signal to the other $A_{IN}$ pin. In this case, the analog input swings between ground and $V_{REF}$ yielding unipolar two's complement output codes with an ADC span of half of full-scale. This configuration is illustrated in Figure 6, and the corresponding transfer function in Figure 7. If the input signal $(A_{IN^+} - A_{IN^-})$ swings negative, valid codes will be generated by the ADC and must be clamped by the user, if necessary. Figure 6. Pseudo-Differential Unipolar Application Circuit Figure 7. Pseudo-Differential Unipolar Transfer Function ### Single-Ended-to-Differential Conversion While single-ended signals can be directly digitized as previously discussed, single-ended to differential conversion circuits may also be used when higher dynamic range is desired. By producing a differential signal at the inputs of the LTC2310-12, the signal swing presented to the ADC is maximized, thus increasing the achievable SNR. The LT®1819 high speed dual operational amplifier is recommended for performing single-ended-to-differential conversions, as shown in Figure 8. In this case, the first amplifier is configured as a unity-gain buffer and the single-ended input signal directly drives the high impedance input of this amplifier. Figure 8. Single-Ended to Differential Driver #### **Fully-Differential Inputs** To achieve the best distortion performance of the LTC2310-12, we recommend driving a fully differential signal through LT1819 amplifiers configured as two unity-gain buffers, as shown in Figure 9. This circuit achieves the full data sheet THD specification of $-85 \, \text{dB}$ at input frequencies up to $500 \, \text{kHz}$ . A full-differential input signal can span the maximum full-scale of the ADC, up to $\pm \text{REFOUT}$ . The common mode input voltage can span the entire supply range up to $V_{DD}$ limited by the input signal swing. The fully-differential configuration is illustrated in Figure 10, with the corresponding transfer function illustrated in Figure 11. Figure 9. LT1819 Buffering a Fully-Differential Signal Source #### INPUT DRIVE CIRCUITS A low impedance source can directly drive the high impedance inputs of the LTC2310-12 without gain error. A high impedance source should be buffered to minimize settling time during acquisition and to optimize the distortion performance of the ADC. Minimizing settling time is important even for DC inputs, because the ADC inputs draw a current spike at the start of the acquisition phase. For best performance, a buffer amplifier should be used to drive the analog inputs of the LTC2310-12. The amplifier provides low output impedance to minimize gain error and allow for fast settling of the analog signal during the acquisition phase. It also provides isolation between the signal source and the ADC inputs, which draw a small current spike during acquisition. Figure 10. Fully-Differential Application Circuit Figure 11. Fully-Differential Transfer Function ### Input Filtering The noise and distortion of the buffer amplifier and signal source must be considered since they add to the ADC noise and distortion. Noisy input signals should be filtered prior to the buffer amplifier input with a low bandwidth filter to minimize noise. The simple 1-pole RC lowpass filter shown in Figure 12 is sufficient for many applications. Figure 12. Input Signal Chain The sampling switch on-resistance ( $R_{ON}$ ) and the sample capacitor ( $C_{IN}$ ) form a second lowpass filter that limits the input bandwidth to the ADC core to 110MHz. A buffer amplifier with a low noise density must be selected to minimize the degradation of the SNR over this bandwidth. High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems. ### **ADC REFERENCE** #### Internal Reference The LTC2310-12 has an on-chip, low noise, low drift (20ppm/°C max), temperature compensated bandgap reference that is internally buffered and is available at REFIN (Pin 2). The internal reference buffer gains the REFIN pin voltage (1.25V) to REFOUT (pin 3) and is 4.096V for a 5V supply and 2.048V for 3.3V supply. Bypass REFOUT to GND with a $10\mu F$ (X5R, 0805 size) ceramic capacitor. The $10\mu F$ capacitor should be soldered as close as possible to the REFOUT pin to minimize wiring inductance. The REFIN pin produces a 1.25V precision reference which should also be bypassed with a $10\mu F$ (X5R, 0805 size) ceramic capacitor. The REFIN pin may be overdriven with an external precision reference as shown in Figure 13a. Figure 13a. LTC2310-12 with an External REFIN Voltage Table 1. Internal Reference with Internal Buffer | V <sub>DD</sub> | REFIN | REFOUT | FULLY<br>Differential<br>Input range | UNIPOLAR<br>Input Range | BIPOLAR<br>Input<br>Range | |-----------------|-------|--------|--------------------------------------|-------------------------|---------------------------| | 5V | 1.25V | 4.096V | ±4.096V | 0V to 4.096V | ±2.048V | | 3.3V | 1.25V | 2.048V | ±2.048V | 0V to 2.048V | ±1.024V | Table 2. External Reference with Internal Buffer | V <sub>DD</sub> | REFIN<br>(OVER-<br>DRIVEN) | REFOUT | FULLY<br>DIFFERENTIAL<br>INPUT RANGE | UNIPOLAR<br>INPUT RANGE | BIPOLAR<br>Input<br>Range | |-----------------|----------------------------|--------|--------------------------------------|-------------------------|---------------------------| | 5V | 1V | 3.3V | ±3.3V | 0V to 3.3V | ±1.65V | | | 1.25V | 4.096V | ±4.096V | 0V to 4.096V | ±2.048V | | | 1.45V | 4.7V | ±4.7V | 0V to 4.7V | ±2.35V | | 3.3V | 1V | 1.65V | ±1.65V | 0V to 1.65V | ±0.825V | | | 1.25V | 2.048V | ±2.048V | 0V to 2.048V | ±1.024V | | | 1.85 | 3V | ±3V | 0V to 3V | ±1.5V | Table 3. External Reference Unbuffered | V <sub>DD</sub> | REFIN | REFOUT | FULLY<br>DIFFERENTIAL<br>INPUT RANGE | UNIPOLAR<br>INPUT RANGE | BIPOLAR<br>Input<br>Range | |-----------------|-------|--------|--------------------------------------|-------------------------|---------------------------| | 5V | 0V | 0.5V | ±0.5V | 0V to 0.5V | ±0.25V | | | 0V | 5V | ±5V | 0V to 5V | ±2.5V | | 3.3V | 0V | 0.5V | ±0.5V | 0V to 0.5V | ±0.25V | | | 0V | 3.3V | ±3.3V | 0V to 3.3V | ±1.65V | #### **External Reference** The internal reference buffer can also be overdriven from 1.25V to 5V with an external reference at REFOUT as shown in Figure 13b. In this configuration, REFIN must be grounded to disable the internal reference buffer. A $55k\Omega$ internal resistance loads the REFOUT pin when the reference buffer is disabled. To maximize the input signal swing and corresponding SNR, the LTC6655-5 is recommended when overdriving REFOUT. The LTC6655-5 offers the same small size, accuracy, drift and extended temperature range as the LTC6655-4.096. By using a 5V reference, a higher SNR can be achieved. We recommend bypassing the LTC6655-5 with a $10\mu$ F ceramic capacitor (X5R, 0805 size) as close as possible to the REFOUT pin. Figure 13b. LTC2310-12 with an External REFOUT Voltage #### **Internal Reference Buffer Transient Response** The REFOUT pin of the LTC2310-12 draws charge ( $Q_{CONV}$ ) from the external bypass capacitors during each conversion cycle. If the internal reference buffer is overdriven, the external reference must provide all of this charge with a DC current equivalent to $I_{REFOUT} = Q_{CONV}/t_{CYC}$ . Thus, the DC current draw of REFOUT depends on the sampling rate and output code. In applications where a burst of samples is taken after idling for long periods, as shown in Figure 14 , $I_{REFOUT}$ quickly goes from approximately ~75 $\mu$ A to a maximum of 350 $\mu$ A for REFOUT = 5V at 2Msps. This step in DC current draw triggers a transient response in the external reference that must be considered since any deviation in the voltage at REFOUT will affect the accuracy of the output code. If an external reference is used to buffer/drive the REFOUT pin, the fast settling LTC6655 reference is recommended. Figure 14. CNV Waveform Showing Burst Sampling Figure 15. Transient Response of the LTC2310-12 #### DYNAMIC PERFORMANCE Fast Fourier transform (FFT) techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2310-12 provides guaranteed tested limits for both AC distortion and noise measurements. #### Signal-to-Noise and Distortion Ratio (SINAD) The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the A/D output. The output is bandlimited to frequencies from above DC and below half the sampling LINEAD frequency. Figure 16 shows that the LTC2310-12 achieves a typical SINAD of 73dB at a 2MHz sampling rate with a 500kHz input. Figure 16. 32k Point FFT of the LTC2310-12 ## Signal-to-Noise Ratio (SNR) The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 16 shows that the LTC2310-12 achieves a typical SNR of 73dB at a 2MHz sampling rate with a 500kHz input. ### Total Harmonic Distortion (THD) Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency ( $f_{SMPL}/2$ ). THD is expressed as: THD= $$20\log \frac{\sqrt{V2^2 + V3^2 + V4^2 + ... + VN^2}}{V1}$$ where V1 is the RMS amplitude of the fundamental frequency and V2 through VN are the amplitudes of the second through Nth harmonics. The THD specifications for the LTC2310-12 consider the first seven harmonics (i.e. N=7). Figure 16 shows that the LTC2310-12 achieves a typical THD of -85dB at a 2MHz sampling rate with a 500kHz input. #### **POWER CONSIDERATIONS** The LTC2310-12 requires two power supplies: the 5V power supply ( $V_{DD}$ ), and the digital input/output interface power supply ( $OV_{DD}$ ). The flexible $OV_{DD}$ supply allows the LTC2310-12 to communicate with any digital logic operating between 1.8V and 2.5V. When using LVDS I/O, the $OV_{DD}$ supply must be set to 2.5V. ## **Power Supply Sequencing** The LTC2310-12 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC2310-12 has a power-on-reset (POR) circuit that will reset the LTC2310-12 at initial power-up or whenever the power supply voltage drops below 2V. Once the supply voltage re-enters the nominal supply voltage range, the POR will reinitialize the ADC. No conversions should be initiated until 10ms after a POR event to ensure the reinitialization period has ended. Any conversions initiated before this time will produce invalid results. Figure 17. Power Supply Current of the LTC2310-12 Versus Sampling Rate #### **TIMING AND CONTROL** ## **CNV** Timing The LTC2310-12 conversion is controlled by $\overline{\text{CNV}}$ . A falling edge on $\overline{\text{CNV}}$ will start the conversion process. The conversion process is internally timed. For optimum performance, $\overline{\text{CNV}}$ should be driven by a clean low jitter signal. The Typical Application at the back of the data sheet illustrates a recommended implementation to reduce the relatively large jitter from an FPGA $\overline{\text{CNV}}$ pulse source. Note the low jitter input clock times the falling edge of the $\overline{\text{CNV}}$ signal. The rising edge jitter of $\overline{\text{CNV}}$ is much less critical to performance. The minimum pulse width of the $\overline{\text{CNV}}$ signal is 30ns at a 2Msps conversion rate. ## **SCK Serial Data Clock Input** The falling edge of this clock shifts the conversion result MSB first onto the SDO pins. A 64MHz external clock must be applied at the SCK pin to achieve 2Msps throughput. ## Nap/Sleep Modes Nap mode is a method to save power without sacrificing power-up delays for subsequent conversions. Sleep mode has substantial power savings, but a power-up delay is incurred to allow the reference and power systems to become valid. To enter nap mode on the LTC2310-12, the SCK signal must be held high or low and a series of two CNV pulses must be applied. This is the case for both CMOS and LVDS modes. The second rising edge of $\overline{\text{CNV}}$ initiates the nap state. The nap state will persist until either a single rising edge of SCK is applied, or further $\overline{\text{CNV}}$ pulses are applied. The SCK rising edge will put the LTC2310-12 back into the operational (full-power) state. When in nap mode, two additional pulses will put the LTC2310-12 in sleep mode. When configured for CMOS I/O operation, a single rising edge of SCK can return the LTC2310-12 into operational mode. A 10ms delay is necessary after exiting sleep mode to allow the reference buffer to recharge the external filter capacitor. In LVDS mode, exit sleep mode by supplying a fifth $\overline{\text{CNV}}$ pulse. The fifth pulse will return the LTC2310-12 to operational mode, and further SCK pulses will keep the part from re-entering nap and sleep modes. The fifth SCK pulse also works in CMOS mode as a method to exit sleep. In the absence of SCK pulses, repetitive CNV pulses will cycle the LTC2310-12 between operational, nap and sleep modes indefinitely. Refer to the timing diagrams in Figure 18, Figure 19, Figure 20 and Figure 21 for more detailed timing information about sleep and nap modes. Figure 18. CMOS and LVDS Mode NAP and WAKE Using SCK Figure 19. CMOS Mode SLEEP and WAKE Using SCK Figure 20. LVDS and CMOS Mode SLEEP and WAKE Using CNV Figure 21. LTC2310-12 Timing Diagram, CMOS, LVDS I/O Modes #### **DIGITAL INTERFACE** The LTC2310-12 features a serial digital interface that is simple and straightforward to use. The flexible $OV_{DD}$ supply allows the LTC2310-12 to communicate with any digital logic operating between 1.8V and 2.5V. A 64MHz external clock must be applied at the SCK pin to achieve 2Msps throughput. In addition to a standard CMOS SPI interface, the LTC2310-12 provides an optional LVDS SPI interface to support low noise digital design. The CMOS/LVDS pin is used to select the digital interface mode. The falling edge of SCK outputs the conversion result MSB first on the SDO pins. In CMOS mode, use the SDO+ pin as the serial data output and the SCK+ pin as the serial clock input. Do not connect the SDO- and SCK- pins as they have internal pull-downs to GND. In LVDS mode, use the SDO+/SDO<sup>-</sup> pins as a differential output. These pins must be differentially terminated by an external $100\Omega$ resistor at the receiver (FPGA). The SCK+/SCK<sup>-</sup> pins are a differential input and must be terminated differentially by an external $100\Omega$ resistor at the receiver (ADC), see Figure 22. #### **BOARD LAYOUT** To obtain the best performance from the LTC2310-12, a four layer printed circuit board is recommended. Layout for the printed circuit board (PCB) should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals adjacent to analog signals or underneath the ADC. A single solid ground plane is used. Bypass capacitors to the supplies are placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. The analog input traces are screened by ground. ### **Reference Design** For a detailed look at the reference design for this converter, including schematics and PCB layout, please refer to the DC2425, the evaluation kit for the LTC2310-12. Figure 22. LTC2310-12 Using the LVDS Interface ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC2310-12#packaging for the most recent package drawings. #### MSE Package 16-Lead Plastic MSOP, Exposed Die Pad (Reference LTC DWG # 05-08-1667 Rev F) NOT EXCEED 0.254mm (.010") PER SIDE. ## TYPICAL APPLICATION Low Jitter Clock Timing with RF Sine Generator Using Clock Squaring/Level-Shifting Circuit and Retiming Flip-Flop ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | | |--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ADCs | | | | | | LTC2310-16/LTC2310-14 | 16-/14-Bit, 2Msps, Differential Input ADC | 3.3V/5V Supply, 35mW, 20ppm/°C Max Internal Reference, Flexible Inputs, 4mm × 5mm 16-Lead MSOP Package | | | | LTC2311-16/LTC2311-14/<br>LTC2311-12 | 16-/14-/12-Bit, 5Msps, Differential Input ADC | 3.3V/5V Supply, 50mW, 20ppm/°C Max Internal Reference, Flexible Inputs, 4mm × 5mm 16-Lead MSOP Package | | | | LTC2323-16/LTC2323-14/<br>LTC2323-12 | 16-/14-/12-Bit, 5Msps, Simultaneous Sampling Dual ADCs | 3.3V/5V Supply, 40mW/Ch, 20ppm/°C Max Internal Reference, Flexible Inputs, 4mm × 5mm QFN-28 Package | | | | LTC1407/LTC1407-1 12-/14-Bit, 3Msps Simultaneous Sampling ADC | | 3V Supply, 2-Channel Differential, 1.5Msps per Channel Throughput, Unipolar/Bipolar Inputs, 14mW, MSOP Package | | | | LTC2314-14 | 14-Bit, 4.5Msps Serial ADC | 3V/5V Supply, 18mW/31mW, 20ppm/°C Max Internal Reference,<br>Unipolar Inputs, 8-Lead TSOT-23 Package | | | | LTC2321-16/LTC2321-14/<br>LTC2321-12 | 16-/14-/12-Bit, 2Msps, Simultaneous Sampling<br>Dual ADCs | 3.3V/5V Supply, 33mW/Ch, 10ppm°C Max Internal Reference, Flexible Inputs, 4mm × 5mm QFN-28 Package | | | | LTC2370-16/LTC2368-16/<br>LTC2367-16/LTC2364-16 | 16-Bit, 2Msps/1Msps/500ksps/250ksps Serial,<br>Low Power ADC | 2.5V Supply, Pseudo-Differential Unipolar Input, 94dB SNR, 5V Input Range, DGC, Pin-Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages | | | | LTC2380-16/LTC2378-16/<br>LTC2377-16/LTC2376-16 | 16-Bit, 2Msps/1Msps/500ksps/250ksps Serial,<br>Low Power ADC | 2.5V Supply, Differential Input, 96.2dB SNR, ±5V Input Range, DGC, Pin-Compatible Family in MSOP-16 and 4mm × 3mm DFN-16 Packages | | | | DACs | | , | | | | LTC2632 | Dual 12-/10-/8-Bit, SPI V <sub>OUT</sub> DACs with Internal Reference | 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, 8-Pin ThinSOT™ Package | | | | LTC2602/LTC2612/<br>LTC2622 | Dual 16-/14-/12-Bit SPI V <sub>OUT</sub> DACs with External Reference | 300μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, 8-Lead MSOP Package | | | | References | | | | | | LTC6655 | Precision Low Drift, Low Noise Buffered Reference | 5V/4.096V/3.3V/3V/2.5V/2.048V/1.25V, 2ppm/°C, 0.25ppm<br>Peak-to-Peak Noise, MSOP-8 Package | | | | LTC6652 | Precision Low Drift, Low Power Buffered Reference | 5V/4.096V/3.3V/3V/2.5V/2.048V/1.25V, 5ppm/°C, 2.1ppm<br>Peak-to-Peak Noise, MSOP-8 Package | | | | Amplifiers | | | | | | LT1818/LT1819 | 400MHz, 2500V/µs, 9mA Single/Dual Operational Amplifiers | -85dBc Distortion at 5MHz, 6nV/√Hz Input Noise Voltage, 9mA Supply Current, Unity-Gain Stable | | | | T1806 325MHz, Single, Rail-to-Rail Input and Output, Low Distortion, Low Noise Precision Op Amps | | -80dBc Distortion at 5MHz, 3.5nV/√Hz Input Noise Voltage, 9mA Supply Current, Unity-Gain Stable | | | | LT6200 | 165MHz, Rail-to-Rail Input and Output, 0.95nV/√Hz<br>Low Noise, Op Amp Family | Low Noise, Low Distortion, Unity-Gain Stable | | | | | | 231012f | | | LT 1016 · PRINTED IN USA LINEAR © LINEAR TECHNOLOGY CORPORATION 2016