### M48T128Y # 5.0 V, 1 Mbit (128 Kb x 8) TIMEKEEPER® SRAM Not recommended for new design #### **Features** - Integrated, ultra low power SRAM, real-time clock, power-fail control circuit, battery, and crystal - BCD coded year, month, day, date, hours, minutes, and seconds - Automatic power-fail chip deselect and WRITE protection - WRITE protect voltage V<sub>CC</sub> = 4.5 to 5.5 V; 4.1 V ≤ V<sub>PFD</sub> ≤ 4.5 V (V<sub>PFD</sub> = power-fail deselect voltage) - Conventional SRAM operation; unlimited WRITE cycles - Software-controlled clock calibration for high accuracy applications - 10 years of data retention and clock operation in the absence of power - Self-contained battery and crystal in the DIP package - Pin and function compatible with JEDEC standard 128 K x 8 SRAMs - RoHS compliant - Lead-free second level interconnect Contents M48T128Y ## **Contents** | 1 | Desc | cription | 5 | |---|------|--------------------------------------|--------| | 2 | Ope | ration modes | 7 | | | 2.1 | READ mode | | | | 2.2 | WRITE mode | g | | | 2.3 | Data retention mode | 10 | | 3 | Cloc | ck operations | (5) 11 | | | 3.1 | Reading the clock | 11 | | | 3.2 | Setting the clock | 11 | | | 3.3 | Stopping and starting the oscillator | 11 | | | 3.4 | Calibrating the clock | 12 | | | 3.5 | Calibrating the clock | | | 4 | Max | imum ratings | 15 | | 5 | DC a | and AC parameters | 16 | | 6 | Pack | kage mechanical data | 19 | | 7 | Envi | ironmental information | 20 | | 8 | Part | numbering | 21 | | 9 | J' | icion history | 22 | M48T128Y List of tables ### List of tables | Table 1. Signal names | 5 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Table 2. Operating modes | 7 | | Table 3. READ mode AC characteristics | 8 | | Table 4. WHITE mode AC characteristics | 10 | | Table 5. Register map | 12 | | Table 6. Absolute maximum ratings | 10 | | Table 7. Operating and AC measurement conditions | 10 | | Table 0. Odpaditation Table 0. DC characteristics | 10 | | Table 10 Power down/up AC characteristics | 18 | | Table 11. Power down/up trip points DC characteristics | \S\\ 18 | | Table 12. PMDIP32 – 32-pin plastic module DIP, package mechanical data | 19 | | Table 13. Ordering information scheme | 21 | | Table 14. Document revision history | 22 | | -hsolete Pro | | | *(5) | | | Produció | | | Table 1. Signal names Table 2. Operating modes Table 3. READ mode AC characteristics Table 4. WRITE mode AC characteristics Table 5. Register map Table 6. Absolute maximum ratings Table 7. Operating and AC measurement conditions. Table 8. Capacitance Table 9. DC characteristics. Table 10. Power down/up AC characteristics Table 11. Power down/up trip points DC characteristics Table 12. PMDIP32 – 32-pin plastic module DIP, package mechanical data. Table 13. Ordering information scheme Table 14. Document revision history | | | | | List of figures M48T128Y # **List of figures** | Figure 1.<br>Figure 2. | Logic diagram | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Figure 4. | READ mode AC waveforms | | Figure 5. | WRITE enable controlled, WRITE AC waveform | | Figure 6.<br>Figure 7. | Crystal accuracy across temperature | | Figure 8. | Clock calibration | | Figure 9.<br>Figure 10 | Supply voltage protection | | Figure 11. | Power down/up mode AC waveforms | | Figure 12. | Logic diagram DIP connections Block diagram READ mode AC waveforms READ mode AC waveforms WRITE enable controlled, WRITE AC waveform Chip enable controlled, WRITE AC waveforms Crystal accuracy across temperature Clock calibration Supply voltage protection AC testing load circuit Power down/up mode AC waveforms Recycling symbols 20 | | | Proc | | | iete ' | | | 125010 | | | Olos | | | .15) | | | | | | i Odjo | | | Plo | | | *O * | | | | | 2050 | | | Ob | | | _ | | | | | | | | M48T128Y Description ### 1 Description The M48T128Y TIMEKEEPER<sup>®</sup> RAM is a 128 Kb x 8 non-volatile static RAM and real-time clock. The special DIP package provides a fully integrated battery-backed memory and real-time clock solution. The M48T128Y directly replaces industry standard 128 Kb x 8 SRAM. It also provides the non-volatility of Flash without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed. The 32-pin, 600 mil DIP hybrid houses a controller chip, SRAM, quartz crystal, and a long-life lithium button cell in a single package. Figure 1. Logic diagram Table 1. Signal names | | A0-A16 | Address inputs | |-------|-----------------|--------------------------| | | DQ0-DQ7 | Data inputs / outputs | | | O ( E | Chip enable | | | G | Output enable | | 10 | W | WRITE enable | | 10501 | V <sub>CC</sub> | Supply voltage | | 002 | V <sub>SS</sub> | Ground | | 0 | NC | Not connected internally | Description M48T128Y Figure 2. DIP connections Figure 3. Block diagram 6/23 Doc ID 5746 Rev 7 M48T128Y Operation modes ### 2 Operation modes Figure 3 on page 6 illustrates the static memory array and the quartz controlled clock oscillator. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year - valid until 2100), 30, and 31 day months are made automatically. Byte 1FFF8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting. The seven clock bytes (1FFFFh - 1FFF8h) are not the actual clock counters, they are memory locations consisting of BiPORT™ READ/WRITE memory cells within the static RAM array. The M48T128Y includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. The M48T128Y also has its own power-fail detect circuit. This control circuitry constantly monitors the supply voltage for an out of tolerance condition. When V<sub>CC</sub> is out of tolerance, the circuit write protects the TIMEKEEPER® register data and external SRAM, providing data security in the midst of unpredictable system operation. As $V_{CC}$ falls below the battery backup switchover voltage (V<sub>SO</sub>), the control circuitry automatically switches to the battery, maintaining data and clock operation until valid power is restored. Table 2. Operating modes | Mode | v <sub>cc</sub> | Ē | G | W | DQ0-DQ7 | Power | |----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|---------------------| | Deselect | | $V_{IH}$ | X | X | High Z | Standby | | WRITE | 4.5 to 5.5 V | V <sub>IL</sub> | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | READ | 4.5 to 5.5 v | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | READ | | $V_{IL}$ | V <sub>IH</sub> | $V_{IH}$ | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | X | Х | Х | High Z | CMOS standby | | Deselect | $\leq V_{SO}^{(1)}$ | Х | Х | Х | High Z | Battery backup mode | <sup>1.</sup> See Table 11 on page 18 for details. Note: $X = V_{IH}$ or $V_{IL}$ ; $V_{SO}$ = battery backup switchover voltage. Operation modes M48T128Y #### 2.1 READ mode The M48T128Y is in the READ mode whenever $\overline{W}$ (WRITE enable) is high and $\overline{E}$ (chip enable) is low. The unique address specified by the 17 address inputs defines which one of the 131,072 bytes of data is to be accessed. Valid data will be available at the data I/O pins within $t_{AVQV}$ (address access time) after the last address input signal is stable, providing the $\overline{E}$ and $\overline{G}$ access times are also satisfied. If the $\overline{E}$ and $\overline{G}$ access times are not met, valid data will be available after the latter of the chip enable access times ( $t_{ELQV}$ ) or output enable access time ( $t_{GLQV}$ ). The state of the eight three-state data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the address inputs are changed while $\overline{E}$ and $\overline{G}$ remain active, output data will remain valid for $t_{AXQX}$ (output data hold time) but will go indeterminate until the next address access. Figure 4. READ mode AC waveforms Note: $\overline{WE} = High$ . Table 3. READ mode AC characteristics | Cumbal | Parameter <sup>(1)</sup> | M48T | 128Y | Unit | |----------------------------------|-----------------------------------------|------|------|------| | Symbol | Farameter | Min | Max | | | t <sub>AVAV</sub> | READ cycle time | 70 | | ns | | t <sub>AVQV</sub> | Address valid to output valid | | 70 | ns | | t <sub>ELQV</sub> | Chip enable low to output valid | | 70 | ns | | t <sub>GLQV</sub> | Output enable low to output valid | | 40 | ns | | t <sub>ELQX</sub> <sup>(2)</sup> | Chip enable low to output transition | 5 | | ns | | t <sub>GLQX</sub> <sup>(2)</sup> | Output enable low to output transition | 5 | | ns | | t <sub>EHQZ</sub> (2) | Chip enable high to output Hi-Z | | 25 | ns | | t <sub>GHQZ</sub> <sup>(2)</sup> | Output enable high to output Hi-Z | | 25 | ns | | t <sub>AXQX</sub> | Address transition to output transition | 10 | | ns | <sup>1.</sup> Valid for ambient operating temperature: $T_A = 0$ to 70 °C; $V_{CC} = 4.5$ to 5.5 V (except where noted). <sup>2.</sup> $C_L = 5 pF$ . M48T128Y Operation modes #### 2.2 WRITE mode The M48T128Y is in the WRITE mode whenever $\overline{W}$ (WRITE enable) and $\overline{E}$ (chip enable) are low state after the address inputs are stable. The start of a WRITE is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A WRITE is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for a minimum of $t_{EHAX}$ from chip enable or $t_{WHAX}$ from WRITE enable prior to the initiation of another READ or WRITE cycle. Data-in must be valid $t_{DVWH}$ prior to the end of WRITE and remain valid for $t_{WHDX}$ afterward. $\overline{G}$ should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ a low on $\overline{W}$ will disable the outputs $t_{WLQZ}$ after $\overline{W}$ falls. Operation modes M48T128Y Table 4. WRITE mode AC characteristics | Cumbal | Parameter <sup>(1)</sup> | M48T | 128Y | Unit | |-------------------------------------|-----------------------------------------|------|------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>AVAV</sub> | WRITE cycle time | 70 | | ns | | t <sub>AVWL</sub> | Address valid to WRITE enable low | 0 | | ns | | t <sub>AVEL</sub> | Address valid to chip enable low | 0 | | ns | | t <sub>WLWH</sub> | WRITE enable pulse width | 50 | | ns | | t <sub>ELEH</sub> | Chip enable low to chip enable 1 high | 55 | | ns | | t <sub>WHAX</sub> | WRITE enable high to address transition | 5 | | ns | | t <sub>EHAX</sub> | Chip enable high to address transition | 10 | | ns | | t <sub>DVWH</sub> | Input valid to WRITE enable high | 30 | ( | ns | | t <sub>DVEH</sub> | Input valid to chip enable high | 30 | C | ns | | t <sub>WHDX</sub> | WRITE enable high to input transition | 5 | 0 | ns | | t <sub>EHDX</sub> | Chip enable high to input transition | 10 | P | ns | | $t_{WLQZ}^{(2)(3)}$ | WRITE enable low to output Hi-Z | | 25 | ns | | t <sub>AVWH</sub> | Address valid to WRITE enable high | 60 | | ns | | t <sub>AVEH</sub> | Address valid to chip enable high | 60 | | ns | | t <sub>WHQX</sub> <sup>(2)(3)</sup> | WRITE enable high to output transition | 5 | | ns | - 1. Valid for ambient operating temperature: $T_A = 0$ to 70 °C; $V_{CC} = 4.5$ to 5.5 V (except where noted). - 2. $C_L = 5 pF$ . - 3. If $\overline{E}$ goes low simultaneously with $\overline{W}$ going low, the outputs remain in the high impedance state. #### 2.3 Data retention mode With valid $V_{CC}$ applied, the M48T128Y operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{CC}$ falls within the $V_{PFD}$ (max), $V_{PFD}$ (min) window. All outputs become high impedance, and all inputs are treated as "Don't care." Note: A power failure during a WRITE cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $V_{PFD}$ (min), the user can be assured the memory will be in a write protected state, provided the $V_{CC}$ fall time is not less than $t_F$ The M48T128Y/ may respond to transient noise spikes on $V_{CC}$ that reach into the deselect window during the time the device is sampling $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended. When $V_{CC}$ drops below $V_{SO}$ , the control circuit switches power to the internal battery, preserving data and powering the clock. The internal energy source will maintain data in the M48T128Y for an accumulated period of at least 10 years at room temperature. As system power rises above $V_{SO}$ , the battery is disconnected, and the power supply is switched to external $V_{CC}$ . Deselect continues for $t_{REC}$ after $V_{CC}$ reaches $V_{PFD}$ (max). M48T128Y Clock operations ### 3 Clock operations #### 3.1 Reading the clock Updates to the TIMEKEEPER<sup>®</sup> registers should be halted before clock data is read to prevent reading data in transition. The BiPORT™ TIMEKEEPER cells in the RAM array are only data registers and not the actual clock counters, so updating the registers can be halted without disturbing the clock itself. Updating is halted when a '1' is written to the READ bit, D6 in the control register (1FFF8h). As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and time that were current at the moment the halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a '0.' #### 3.2 Setting the clock Bit D7 of the control register (1FFF8h) is the WRITE bit. Setting the WRITE bit to a '1,' like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24-hour BCD format (see *Table 5 on page 12*). Resetting the WRITE bit to a '0' then transfers the values of all time registers 1FFFFh-1FF9h to the actual TIMEKEEPER counters and allows normal operation to resume. After the WRITE bit is reset, the next clock update will occur one second later. ### 3.3 Stopping and starting the oscillator The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is located at bit D7 within 1FFF9h. Setting it to a '1' stops the oscillator. The M48T128Y is shipped from STMicroelectronics with the STOP bit set to a '1.' When reset to a '0,' the M48T128Y oscillator starts after one second. M48T128Y Clock operations Table 5. Register map | Address | | | | Da | nta | | | | Functio | n/range | |-----------------------------------|--------------------------------------------|------------------------------|----------|------|-----|-----------|------|----|---------|---------| | Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD f | ormat | | 1FFFFh | | 10 y | ears | | | Ye | ear | | Year | 00-99 | | 1FFFEh | 0 | 0 | 0 | 10 M | | Мо | nth | | Month | 01-12 | | 1FFFDh | 0 | 0 | 10 | date | | Da | ate | | Date | 01-31 | | 1FFFCh | 0 | FT | 0 | 0 | 0 | | Day | | Day | 01-07 | | 1FFFBh | 0 | 0 | 10 h | ours | | Но | urs | | Hours | 00-23 | | 1FFFAh | 0 | 10 | 0 minute | es | | Min | utes | | Minutes | 00-59 | | 1FFF9h | ST | 10 | ) secon | ds | | Sec | onds | | Seconds | 00-59 | | 1FFF8h | W | R | S | | С | alibratio | n | | Control | .(5) | | R = R<br>W = W<br>ST = S<br>0 = M | GN bit EAD bi VRITE STOP t ust be s and as | t<br>bit<br>bit<br>set to '( | - | ( | 2/0 | 50 | ete | P' | COGING | | | Calibra | tina | tha c | lock | | | | | | | | #### Keys: #### Calibrating the clock 3.4 The M48T128Y is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are factory calibrated at 25 °C and tested for accuracy. Clock accuracy will not exceed 35 ppm (parts per million) oscillator frequency error at 25 °C, which equates to about ±1.53 minutes per month. When the Calibration circuit is properly employed, accuracy improves to better than +1/-2 ppm at 25 °C. The oscillation rate of crystals changes with temperature (see Figure 7 on page 13). The M48T128Y design employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 8 on page 13. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five calibration bits found in the control register. Adding counts speeds the clock up, subtracting counts slows the clock down. The calibration bits occupy the five lower order bits (D4-D0) in the control register 1FFF8h. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125, 829, 120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is running at exactly 32,768 Hz, each of the 31 increments in the calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. M48T128Y Clock operations One method is available for ascertaining how much calibration a given M48T128Y may require. This involves setting the clock, letting it run for a month and comparing it to a known accurate reference and recording deviation over a fixed period of time. Calibration values, including the number of seconds lost or gained in a given period, can be found in the STMicroelectronics application note, "TIMEKEEPER calibration." This allows the designer to give the end user the ability to calibrate the clock as the environment requires, even if the final product is packaged in a non-user serviceable enclosure. The designer could provide a simple utility that accesses the calibration byte. For example, a deviation of 21 seconds slow over a period of 30 days would indicate a –8 ppm oscillator frequency error, requiring a +2(WR100010) to be loaded into the calibration byte for correction. Figure 8. Clock calibration Clock operations M48T128Y ### 3.5 V<sub>CC</sub> noise and negative going transients $I_{CC}$ transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the $V_{CC}$ bus. These transients can be reduced if capacitors are used to store energy which stabilizes the $V_{CC}$ bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1 $\mu$ F (as shown in *Figure 9*) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on $V_{CC}$ that drive it to values below $V_{SS}$ by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommended to connect a Schottky diode from $V_{CC}$ to $V_{SS}$ (cathode connected to $V_{CC}$ , anode to $V_{SS}$ ). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount. Figure 9. Supply voltage protection M48T128Y **Maximum ratings** #### **Maximum ratings** 4 Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 6. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------------------------|-----------------------------------------------------------|-----------|------| | T <sub>A</sub> | Ambient operating temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> off, oscillator off) | -40 to 85 | °C | | T <sub>SLD</sub> <sup>(1)(2)</sup> | Lead solder temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or output voltages | -0.3 to 7 | V | | V <sub>CC</sub> | Supply voltage | -0.3 to 7 | V | | Io | Output current | 20 | mA | | P <sub>D</sub> | Power dissipation | 1 | W | Soldering temperature of the IC leads is to not exceed 260 °C for 10 seconds. Furthermore, the devices shall not be exposed to IR reflow nor preheat cycles (as performed as part of wave soldering). ST recommends the devices be hand-soldered or placed in sockets to avoid heat damage to the batteries. #### Caution: Josoleite Producils Negative undershoots below -0.3 V are not allowed on any pin while in the battery backup For DIP packaged devices, ultrasonic vibrations should not be used for post-solder cleaning to avoid damaging the crystal. ### 5 DC and AC parameters This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristic tables are derived from tests performed under the measurement conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. Table 7. Operating and AC measurement conditions | Parameter | M48T128Y | Unit | |-------------------------------------------------|------------|------| | Supply voltage (V <sub>CC</sub> ) | 4.5 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | 0 to 70 | °C | | Load capacitance (C <sub>L</sub> ) | 100 | pF | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0 to 3 | V | | Input and output timing ref. voltages | 1.5 | V | Note: Output Hi-Z is defined as the point where data is no longer driven. Figure 10. AC testing load circuit Table 8. Capacitance | Symbol | Parameter <sup>(1)(2)</sup> | Min | Max | Unit | |---------------------|-----------------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | - | 20 | pF | | C <sub>IO</sub> (3) | Input / output capacitance | - | 20 | pF | - 1. Effective capacitance measured with power supply at 5 V. Sampled only, not 100% tested. - 2. At 25 °C, f = 1 MHz. - 3. Outputs deselected. Table 9. DC characteristics | Symbol | Parameter | Test condition <sup>(1)</sup> | M4 | 8T128Y | Unit | |--------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|-----------------------|------| | Symbol | Parameter | rest condition 7 | Min | Max | Unit | | I <sub>LI</sub> | Input leakage current | $0 \text{ V} \leq V_{IN} \leq V_{CC}$ | | ±2 | μΑ | | I <sub>LO</sub> <sup>(2)</sup> | Output leakage current | $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}$ | | ±2 | μΑ | | I <sub>CC</sub> | Supply current | Outputs open | | 95 | mA | | I <sub>CC1</sub> | Supply current (standby) TTL | $\overline{E} = V_{IH}$ | | 8 | mA | | I <sub>CC2</sub> | Supply current (standby) CMOS | $\overline{E} = V_{CC} - 0.2 \text{ V}$ | | 4 | mA | | V <sub>IL</sub> | Input low voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input high voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = −1 mA | 2.4 | CI | V | | | | obsoleite | · | | | | | .(6) | Obsolete | | | | | 60 | Output high voltage ambient operating temperature: T <sub>A</sub> = 0 to 70 deselected. | Obsolete | | | | VCCV<sub>PFD</sub> (max) V<sub>PFD</sub> (min) $V_{SS}$ tDR - tREC - tFB tRB RECOGNIZED RECOGNIZED **INPUTS** DON'T CARE HIGH-Z **OUTPUTS** VALID VALID AI03612 Figure 11. Power down/up mode AC waveforms Table 10. Power down/up AC characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Max | Unit | |--------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>F</sub> <sup>(2)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> fall time | 300 | | μs | | t <sub>FB</sub> <sup>(3)</sup> | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> fall time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> rise time | 0 | | μs | | t <sub>RB</sub> | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time | 1 | | μs | | t <sub>REC</sub> | V <sub>PFD</sub> (max) to inputs recognized | 40 | 200 | ms | <sup>1.</sup> Valid for ambient operating temperature: $T_A = 0$ to 70 °C; $V_{CC} = 4.5$ to 5.5 V (except where noted). Table 11. Power down/up trip points DC characteristics | Symbol | Parameter <sup>(1)(2)</sup> | Min | Тур | Max | Unit | |--------------------------------|-----------------------------------|-----|------|-----|-------| | $V_{PFD}$ | Power-fail deselect voltage | 4.1 | 4.35 | 4.5 | V | | V <sub>SO</sub> | Battery backup switchover voltage | | 3.0 | | V | | t <sub>DR</sub> <sup>(3)</sup> | Expected data retention time | 10 | | | YEARS | <sup>1.</sup> All voltages referenced to $V_{SS}$ . - 2. Valid for ambient operating temperature: $T_A = 0$ to 70 °C; $V_{CC} = 4.5$ to 5.5 V (except where noted). - 3. At 25 °C; $V_{CC} = 0 \text{ V}$ . V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). <sup>3.</sup> $V_{PFD}$ (min) to $V_{SS}$ fall time of less than $t_{FB}$ may cause corruption of RAM data. ## 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Note: Drawing is not to scale. Table 12. PMDIP32 – 32-pin plastic module DIP, package mechanical data | | Symb | mm | | inches | | | | |-------|--------|-------------|-------|--------|-----|-------|-------| | | Syllib | Тур | Min | Max | Тур | Min | Max | | | Α | <b>Do</b> . | 9.27 | 9.52 | | 0.365 | 0.375 | | | A1 | | 0.38 | - | | 0.015 | _ | | | В | | 0.43 | 0.59 | | 0.017 | 0.023 | | 7/6 | С | | 0.20 | 0.33 | | 0.008 | 0.013 | | 00501 | D | | 42.42 | 43.18 | | 1.670 | 1.700 | | 003 | Е | | 18.03 | 18.80 | | 0.710 | 0.740 | | 0. | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | | e3 | 38.1 | | | 1.5 | | | | | eA | | 14.99 | 16.00 | | 0.590 | 0.630 | | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | | S | | 1.91 | 2.79 | | 0.075 | 0.110 | | | N | | 32 | | | 32 | | ### 7 Environmental information Figure 12. Recycling symbols obsolete Product(s) This product contains a non-rechargeable lithium (lithium carbon monofluoride chemistry) button cell battery fully encapsulated in the final product. Recycle or dispose of batteries in accordance with the battery manufacturer's instructions and local/national disposal and recycling regulations. 20/23 Doc ID 5746 Rev 7 M48T128Y Part numbering ## 8 Part numbering 1. Device is not recommended for new design. Contact local ST sales office for availability. For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you. Revision history M48T128Y # 9 Revision history Table 14. Document revision history | | Date | Revision | Changes | | | |--------------------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Jun-1998 | 1 | First issue | | | | | 31-Jan-2000 | 1.1 | Calibrating the clock paragraph changed | | | | | 30-Mar-2000 | 1.2 | Storage temperature changed ( <i>Table 6</i> ) | | | | | 20-Jul-2001 | 2 | Reformatted; temperature information added to tables ( <i>Table 8, 9, 3, 4, 10, 11</i> ) | | | | | 21-Sep-2001 | 2.1 | Corrected speed grade in ordering information | | | | | 23-May-2002 | 2.2 | Add countries to disclaimer; add marketing status | | | | | 07-Aug-2002 | 2.3 | Refine marketing status text | | | | | 28-Mar-2003 | 3 | v2.2 template applied; test condition updated (Table 11) | | | | | 06-Aug-2004 | 4 | Reformatted; updated register map (Table 5) | | | | | 22-Feb-2005 | 5 | IR reflow update ( <i>Table 6</i> ) | | | | | 18-Jun-2010 | 6 | Updated Features, Section 4, Table 12, 13; added ECOPACK® text to Section 6; added Section 7: Environmental information; reformatted document. | | | | | 19-Sep-2011 | 7 | Device is not recommended for new design (updated cover page, <i>Table 13</i> ); updated footnote of <i>Table 6</i> ; updated <i>Section 7: Environmental information</i> ; removed M48T128V. | | | | Obsolete Productis | | | | | | | | | | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com Doc ID 5746 Rev 7