

LTM2895

### 100MHz Isolated DAC SPI Serial Interface

### FEATURES

- Isolated Interface: 6000V<sub>RMS</sub> for 1 Minute
- UL-CSA-IEC Certification Pending
- 100MHz SPI-Compatible I/O
- Configurable SPI Word-Length: 8 to 32 Bits
- Supports Two Isolated Chip Selects
- Falling Edge Sensitive Low Jitter LOAD
- Three Isolated Control or Multiplexer Signals
- 1.71V to 5.5V I/O Voltages
- 3V to 5.5V Supply Voltages
- High Common Mode Transient Immunity
- 15mm × 6.25mm BGA Package

### **APPLICATIONS**

- Remote Interface Control
- Industrial Process Control and Automation
- Test and Measurement Equipment
- Breaking Ground Loops

### DESCRIPTION

The LTM<sup>®</sup>2895 is a high speed isolated  $\mu$ Module<sup>®</sup> (micromodule) SPI interface with DAC control signals designed to isolate LTC's family of general purpose DACs and to isolate general purpose SPI interfaces. The LTM2895 works with DACs and general purpose devices that have a mode (0, 0) SPI interface.

The interface enables fast data throughput, which makes the LTM2895 ideally suited for a wide variety of applications. The high speed SPI-compatible serial port supports 1.71V to 5.5V logic supplies. The LTM2895 is targeted at generic SPI and digital-to-analog converter applications.

The isolation barrier tolerates large voltage ground variations between the logic interface and the isolated side of the LTM2895. Uninterrupted communication is maintained during voltage transients greater than 50kV/µs.

∠ , LT, LTC, LTM, Linear Technology, the Linear logo and µModule are registered trademarks and SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### TYPICAL APPLICATION



LTC2642-16 DAC Isolation

SETS SCK2 TO 33MHz AND WORDLENGTH TO 16-BIT  $V_i = ISOLATED VOLTAGE SUPPLY$ 



### ABSOLUTE MAXIMUM RATINGS (Note 1)

#### Sunnly Voltages

| Supply Voltages                                                                                                                                       | Isolated Signals                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| V <sub>L</sub> - GND0.3V to 6V                                                                                                                        | SS2, SSB2, MISO2, ON2, LOAD2, SCK2                                                |
| $V_{CC}$ – GND–0.3V to 6V                                                                                                                             | SA2, SB2, SC2, MOSI2GND2 – 0.3V to $V_{L2}$ + 0.3V                                |
| Isolated Supply Voltages                                                                                                                              | Operating Temperature Range (Note 10)                                             |
| $V_{1,2}$ – GND2–0.3V to 6V                                                                                                                           | LTM2895C0°C to 70°C                                                               |
| V <sub>CC2</sub> – GND2–0.3V to 6V                                                                                                                    | LTM2895I–40°C to 85°C                                                             |
| Logic Signals                                                                                                                                         | LTM2895H–40°C to 125°C                                                            |
| ON, <u>LOAD</u> , BUSY, SA, SB, SC, <del>SS</del> , <del>SSB</del><br>SCK, MOSI, MISO GND – 0.3V to V <sub>L</sub> + 0.3V<br>FAULT GND – 0.3V to 6.3V | Storage Temperature Range–55°C to 125°C<br>Maximum Internal Operating Temperature |

### **PIN CONFIGURATION**



#### **ORDER INFORMATION** http://www.linear.com/product/LTM2895#orderinfo

|                                                                                                                                                                                   | PACKAGE                                                                      |               | PAR      | T MARKING*                                                           | MSL                                                           | TEMPERATURE RANG                                           |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|----------|----------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|--|
| PART NUMBER                                                                                                                                                                       | ТҮРЕ                                                                         | BALL FINISH   | DEVICE   | FINISH CODE                                                          | RATING                                                        | (SEE NOTE 2)                                               |  |
| LTM2895CY#PBF                                                                                                                                                                     |                                                                              |               |          |                                                                      |                                                               | 0°C to 70°C                                                |  |
| LTM2895IY#PBF                                                                                                                                                                     | BGA                                                                          | SAC305 (RoHS) | LTM2895Y | e1                                                                   | 3                                                             | -40°C to 85°C                                              |  |
| LTM2895HY#PBF                                                                                                                                                                     |                                                                              |               |          |                                                                      |                                                               | -40°C to 125°C                                             |  |
| <ul> <li>Device temperature grad</li> <li>Pad or ball finish code is</li> <li>Terminal Finish Part Marl</li> <li>This product is not recor<br/>go to www.linear.com/B(</li> </ul> | per IPC/JEDEC J-STD-6<br>king: www.linear.com/lea<br>nmended for second side | 09.<br>adfree |          | Manufac<br>www.lin<br>• BGA Pac<br>www.lin<br>• This pro<br>informat | sturing Proce<br>ear.com/BGA<br>ckage and Tra<br>ear.com/pack | r-assy<br>y Drawings:<br>kaging<br>ure sensitive. For more |  |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full specified operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 5V, V<sub>L</sub> = 3.3V, GND = 0V, V<sub>CC2</sub> = 5V, V<sub>L2</sub> = 3.3V, GND = 0V unless otherwise noted. (Note 9)

| SYMBOL           | PARAMETER                                                                    | CONDITIONS                                                      |   | MIN                   | ТҮР | MAX                   | UNITS    |
|------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------|---|-----------------------|-----|-----------------------|----------|
| Power Su         | ipplies                                                                      | 1                                                               |   | 1                     |     |                       | <u> </u> |
| V <sub>CC</sub>  | Operating Supply Range                                                       |                                                                 | ٠ | 3.0                   |     | 5.5                   | V        |
| I <sub>CC</sub>  | Operating Supply Current                                                     | Idle                                                            | ٠ |                       | 9   | 12                    | mA       |
|                  | Operating Supply Current, Max<br>DAC Conversion Rate                         | 32-Bit Write/1µs, 20pF Loads, SCK = 50MHz                       | • |                       | 12  | 15                    | mA       |
| V <sub>CC2</sub> | Isolated Operating Supply Range                                              |                                                                 | ٠ | 3.0                   |     | 5.5                   | V        |
| I <sub>CC2</sub> | Isolated Operating Supply Current                                            | Idle                                                            | ٠ |                       | 9   | 12                    | mA       |
|                  | Isolated Operating Supply Current, Max<br>DAC Conversion Rate                | 32-Bit Write/1µs, 20pF Loads, SCK = 50MHz                       | • |                       | 12  | 15                    | mA       |
| VL               | Logic Interface Supply Range                                                 |                                                                 | ٠ | 1.71                  | 3.3 | 5.5                   | V        |
| ۱ <sub>L</sub>   | Logic Interface Supply Current                                               | Inputs and Outputs Static at GND or $V_L$                       | ٠ |                       |     | ±200                  | μA       |
|                  | Logic Interface Supply Current, Max<br>Conversion Rate                       | 32-Bit Write/1µs, 20pF Loads, SCK = 50MHz                       | • |                       | 2   | 5                     | mA       |
| V <sub>L2</sub>  | Isolated Interface Supply Range                                              |                                                                 | • | 1.71                  | 3.3 | 5.5                   | V        |
| I <sub>L2</sub>  | Isolated Interface Supply Current                                            | Inputs and Outputs Static at GND2 or $\mathrm{V}_{\mathrm{L2}}$ | • |                       |     | ±200                  | μA       |
|                  | Isolated Interface Supply Current, Max<br>Conversion Rate                    | 32-Bit Write/1µs, 20pF Loads, SCK = 50MHz                       | • |                       | 2   | 5                     | mA       |
| Digital In       | puts and Digital Outputs (Logic Side)                                        |                                                                 |   |                       |     |                       |          |
| V <sub>IH</sub>  | High Level Input Voltage                                                     | $1.71V \le V_L \le 5.5V$                                        | ٠ | 0.8 • V <sub>L</sub>  |     |                       | V        |
| V <sub>IL</sub>  | Low Level Input Voltage                                                      | $1.71V \le V_L \le 5.5V$                                        | ٠ |                       |     | 0.2 • V <sub>L</sub>  | V        |
|                  | Digital Input Current (MOSI, SCK, LOAD)                                      | $V_{IN} = 0V$ to $V_L$ , $\overline{SS} = V_L$                  | ٠ |                       |     | ±1                    | μA       |
|                  | Digital Input Current ( $\overline{SS}$ , $\overline{SSB}$ , SA, SB, SC, ON) | $V_{IN} = 0V$ to $V_L$                                          | • |                       |     | ±60                   | μA       |
|                  | Digital Input Capacitance                                                    | (Note 7)                                                        |   |                       | 5   |                       | pF       |
| V <sub>OH</sub>  | High Level Output Voltage                                                    | $I_{OUT} = -500 \mu A, \ 1.71 V \le V_L \le 5.5 V$              | • | $V_{L} - 0.2$         |     |                       | V        |
| V <sub>OL</sub>  | Low Level Output Voltage                                                     | $I_{OUT}=500\mu A,1.71V\leq V_L\leq 5.5V$                       | • |                       |     | 0.2                   | V        |
|                  | High-Z Output Leakage Current MISO                                           | $\overline{SS} = V_L$                                           | ٠ |                       |     | ±1                    | μA       |
|                  | Output Source Current (Short-Circuit)<br>MISO, BUSY                          | V <sub>OUT</sub> = 0V (Note 7)                                  |   |                       | -80 |                       | mA       |
|                  | Output Sink Current (Short-Circuit)<br>MISO, BUSY, FAULT                     | $V_{OUT} = V_L$ (Note 7)                                        |   |                       | 80  |                       | mA       |
| Digital In       | puts and Digital Outputs (Isolated Side)                                     |                                                                 |   |                       |     |                       |          |
| VIH              | High Level Input Voltage                                                     | $1.71V \le V_{L2} \le 5.5V$                                     | ٠ | 0.8 • V <sub>L2</sub> |     |                       | V        |
| VIL              | Low Level Input Voltage                                                      | $1.71V \le V_{L2} \le 5.5V$                                     | ٠ |                       |     | 0.2 • V <sub>L2</sub> | V        |
|                  | Digital Input Current (ON2)                                                  | $V_{IN} = 0V$ to $V_{L2}$                                       | ٠ |                       |     | ±60                   | μA       |
|                  | Digital Input Current (MISO2)                                                | $V_{IN} = 0V$ to $V_{L2}$                                       | ٠ |                       |     | ±10                   | μA       |
|                  | Digital Input Capacitance                                                    | (Note 7)                                                        |   |                       | 5   |                       | pF       |
| V <sub>OH</sub>  | High Level Output Voltage                                                    | $I_{OUT} = -500 \mu A, 1.71 V \le V_{L2} \le 5.5 V$             | ٠ | $V_{L} - 0.2$         |     |                       | V        |
| V <sub>OL</sub>  | Low Level Output Voltage                                                     | $I_{OUT} = 500 \mu A, 1.71 V \le V_{L2} \le 5.5 V$              | • |                       |     | 0.2                   | V        |
|                  | Output Source Current (Short-Circuit)                                        | V <sub>OUT</sub> = 0V (Note 7)                                  |   |                       | -80 |                       | mA       |
|                  | Output Sink Current (Short-Circuit)                                          | $V_{OUT} = V_{L2}$ (Note 7)                                     |   |                       | 80  |                       | mA       |



### ESD PERFORMANCE (Note 7)

| SYMBOL | PARAMETER                                                          | CONDITIONS                                                                                                                                                                                                           | MIN | MIN TYP MAX     |  |                |
|--------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|--|----------------|
|        | Isolation Barrier<br>Logic Side I/O Pins<br>Isolated Side I/O Pins | From GND, V <sub>L</sub> , or V <sub>CC</sub> to GND2, V <sub>L2</sub> , or V <sub>CC2</sub> GND, V <sub>L</sub> , V <sub>CC</sub> GND2, V <sub>L2</sub> , V <sub>CC2</sub> GND2, V <sub>L2</sub> , V <sub>CC2</sub> |     | ±15<br>±4<br>±4 |  | kV<br>kV<br>kV |

# **SWITCHING CHARACTERISTICS** The • denotes specifications that apply over the full specified operating temperature range, otherwise specifications are at $T_A = 25^{\circ}$ C, $C_L = 20$ pF, $V_{CC} = 5$ V, $V_L = 3.3$ V, GND = 0V, $V_{CC2} = 5$ V, $V_{L2} = 3.3$ V, GND = 0V; unless otherwise noted.

| SYMBOL                 | PARAMETER                                                                                        | CONDITIONS                                                                                                |   | MIN | ТҮР | MAX             | UNITS          |
|------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|-----|-----|-----------------|----------------|
| t <sub>LOADL</sub>     | LOAD Low Pulse Width                                                                             |                                                                                                           |   | 20  |     |                 | ns             |
| t <sub>DLYLOAD2</sub>  | $\overline{\text{LOAD}}\downarrow$ to $\overline{\text{LOAD2}}\downarrow$ Delay (Aperture Delay) |                                                                                                           |   | 12  | 21  | 33              | ns             |
| t <sub>PWLOAD2</sub>   | LOAD2 Low Pulse Width                                                                            | (SCK2 Frequency ≥ 40MHz)                                                                                  |   | 20  |     | 52              | ns             |
|                        |                                                                                                  | (SCK2 Frequency ≤ 33MHz)                                                                                  |   | 35  |     | 80              | ns             |
|                        | LOAD to LOAD2 Falling Edge Jitter RMS                                                            | (Note 7)                                                                                                  |   |     | 30  |                 | ps             |
|                        | LOAD High Time                                                                                   |                                                                                                           |   | 100 |     |                 | ns             |
| SPI Timing             |                                                                                                  |                                                                                                           |   |     |     |                 |                |
| t <sub>SCK</sub>       | SCK Input Period                                                                                 | SCK2 Frequency 50MHz (Note 8)                                                                             |   | 20  |     | 2300            | ns             |
| t <sub>SCKH</sub>      | SCK Input High Time                                                                              | SCK2 Frequency 50MHz                                                                                      |   | 9   |     |                 | ns             |
| t <sub>SCKL</sub>      | SCK Input Low Time                                                                               | SCK2 Frequency 50MHz                                                                                      |   | 9   |     |                 | ns             |
| t <sub>SUMOSI</sub>    | MOSI Setup Time to SCK↑                                                                          | (Note 2)                                                                                                  |   | 1.5 |     |                 | ns             |
| t <sub>HMOSI</sub>     | MOSI Hold Time to SCK↑                                                                           | (Note 2)                                                                                                  |   | 1   |     |                 | ns             |
| tdlyssload             | $\overline{SS}$ or $\overline{SSB}$ Delay to $\overline{LOAD}\downarrow$ Quiet Time              |                                                                                                           |   | 100 |     |                 | ns             |
| t <sub>DMISO</sub>     | MISO Data Valid Delay from SCK <sup>↑</sup> , SCK2<br>Selection > 50MHz                          | $V_L = 5.5V$ (Note 2)<br>$V_L = 2.5V$ (Note 2)<br>$V_L = 1.71V$ (Note 2)                                  | • |     | 5   | 7.5<br>8<br>9.5 | ns<br>ns<br>ns |
| t <sub>dmiso</sub>     | MISO Data Valid Delay from SCK $\downarrow$ , SCK2 Selection $\leq$ 50MHz                        | V <sub>L</sub> = 5.5V (Note 2)<br>V <sub>L</sub> = 2.5V (Note 2)<br>V <sub>L</sub> = 1.71V (Note 2)       | • |     | 5   | 7.5<br>8<br>9.5 | ns<br>ns<br>ns |
| t <sub>HMISO</sub>     | MISO Data Remains Valid Delay from SCK↑                                                          | SCK2 ≥ 50MHz (Note 2)                                                                                     |   | 1.8 |     |                 | ns             |
| t <sub>HMISO</sub>     | MISO Data Remains Valid Delay from SCK $\downarrow$                                              | SCK2 < 50MHz (Note 2)                                                                                     |   | 1.8 |     |                 | ns             |
| t <sub>DMISOSSF</sub>  | MISO Data Valid Delay from $\overline{SS}\downarrow$                                             |                                                                                                           |   |     |     | 9.5             | ns             |
| t <sub>SCK2L</sub>     | SCK2 Low Time                                                                                    | SCK2 Frequency 50MHz (Notes 2, 8)                                                                         |   | 9.1 |     |                 | ns             |
| t <sub>SUMISO2</sub>   | MISO2 Data Setup Time to SCK2↑                                                                   | (Note 7)                                                                                                  |   | 1.5 |     |                 | ns             |
| t <sub>HMISO2</sub>    | MISO2 Data Hold Time from SCK2↑                                                                  | (Note 7)                                                                                                  |   | 1   |     |                 | ns             |
| t <sub>HMOSI2</sub>    | MOSI2 Data Remains Valid Delay from SCK2↓                                                        | (Note 7)                                                                                                  |   | 1   |     |                 | ns             |
| t <sub>DMOSI2</sub>    | MOSI2 Data Valid Delay from SCK2↓                                                                | $V_{L2} = 5.5V \text{ (Note 2)}$<br>$V_{L2} = 2.5V \text{ (Note 2)}$<br>$V_{L2} = 1.71V \text{ (Note 2)}$ | • |     |     | 1.5<br>2<br>3.5 | ns<br>ns<br>ns |
| tSSFSCK                | $\overline{SS}\downarrow$ or $\overline{SSB}\downarrow$ Delay to SCK $\uparrow$                  | SCK2 Frequency 50MHz (Note 8)                                                                             |   | 25  |     | 2300            | ns             |
| t <sub>DIS</sub>       | Bus Relinquish Time After SS↑                                                                    |                                                                                                           |   |     |     | 35              | ns             |
| tSCKSSDIS              | last SCK $\uparrow$ to $\overline{SS}\uparrow$ or $\overline{SSB}\uparrow$                       | SCK2 Frequency 50MHz (Note 8)                                                                             |   | 20  |     | 2300            | ns             |
| t <sub>DLYSS2</sub>    | Delay from SS to SS2 or SSB to SSB2                                                              | SSB to SSB2 with DAC 2nd Channel                                                                          |   |     | 22  |                 | ns             |
| t <sub>SCKRSCK2F</sub> | Delay SCK↑ to SCK2↓                                                                              | SCK2 Frequency 50MHz                                                                                      |   |     | 22  |                 | ns             |



**SWITCHING CHARACTERISTICS** The • denotes specifications that apply over the full specified operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C,  $C_L = 20$ pF,  $V_{CC} = 5$ V,  $V_L = 3.3$ V, GND = 0V,  $V_{CC2} = 5$ V,  $V_{L2} = 3.3$ V, GND2 = 0V; unless otherwise noted.

| SYMBOL                    | PARAMETER                                                                                                    | CONDITIONS                  |   | MIN | ТҮР | MAX | UNITS |
|---------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|---|-----|-----|-----|-------|
| t <sub>DLYSCKMOSI2</sub>  | Delay SCK↑ to MOSI2 Valid                                                                                    |                             |   |     | 24  |     | ns    |
| t <sub>DLYMOSI2SCK2</sub> | Setup MOSI2 to SCK2↑                                                                                         | (Note 2)                    | • | 1.5 |     |     | ns    |
| t <sub>SSSPACE</sub>      | $\overline{\text{SS}}$ or $\overline{\text{SSB}}$ Space to $\overline{\text{SS}}$ or $\overline{\text{SSB}}$ |                             | • | 60  |     |     | ns    |
| t <sub>SS2FSCK2</sub>     | $\overline{\text{SS2}}\downarrow$ or $\overline{\text{SSB2}}\downarrow$ Delay to SCK2 $\uparrow$             | SCK2 Frequency 50MHz        | • | 45  |     |     | ns    |
| t <sub>SCK2SS2DIS</sub>   | Last SCK2 $\uparrow$ to $\overline{\text{SS2}}\uparrow$ or $\overline{\text{SSB2}}\uparrow$                  | SCK2 Frequency 50MHz        | • | 32  |     |     | ns    |
|                           | MISO Rise/Fall Time                                                                                          | (Note 7)                    |   |     | 500 |     | ps    |
|                           | LOAD2, SS2, SSB2, MOSI2, SCK2 Rise/Fall<br>Time                                                              | (Note 7)                    |   |     | 500 |     | ps    |
| Select Signals            | 5                                                                                                            |                             |   |     |     |     |       |
|                           | SA, SB, SC Propagation Delay                                                                                 | $1.71V \le V_L \le 5.5V$    | • | 40  | 80  | 150 | ns    |
|                           | SA2, SB2, SC2 Rise/Fall Time                                                                                 | $1.71V \le V_{L2} \le 5.5V$ | • |     | 10  | 20  | ns    |

### **ISOLATION CHARACTERISTICS** $T_A = 25°C$

| SYMBOL            | PARAMETER                           | CONDITIONS                                                                                                                       | MIN  | ТҮР   | MAX | UNITS                               |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|-------------------------------------|
| V <sub>ISO</sub>  | Rated Dielectric Insulation Voltage | 1 Minute, Derived from 1 Second                                                                                                  | 6000 |       |     | V <sub>RMS</sub>                    |
|                   | (Notes 4, 5, 6)                     | 1 Second                                                                                                                         | 7200 |       |     | V <sub>RMS</sub>                    |
|                   | Common Mode Transient Immunity      | $V_{CC} = V_L = 0N = 5V$ to GND, $V_{CC2} = V_{L2} = 0N2 = 5V$ to GND2, 1000V in 20ns<br>Transient Between GND and GND2 (Note 7) | 50   | 100   |     | kV/µs                               |
| V <sub>IORM</sub> | Maximum Working Insulation Voltage  | (Note 2)                                                                                                                         | 1000 |       |     | V <sub>PEAK</sub> , V <sub>DC</sub> |
|                   |                                     |                                                                                                                                  | 690  |       |     | V <sub>RMS</sub>                    |
|                   | Partial Discharge                   | $V_{PD} = 1830V_{PEAK}$ (Note 4)                                                                                                 |      |       | 5   | pC                                  |
| CTI               | Comparative Tracking Index          | IEC 60112 (Note 2)                                                                                                               | 600  |       |     | V <sub>RMS</sub>                    |
|                   | Depth of Erosion                    | IEC 60112 (Note 2)                                                                                                               |      | 0.017 |     | mm                                  |
| DTI               | Distance Through Insulation         | (Note 2)                                                                                                                         |      | 0.2   |     | mm                                  |
|                   | Input to Output Resistance          | (Notes 2, 4)                                                                                                                     | 1    | 5     |     | TΩ                                  |
|                   | Input to Output Capacitance         | (Notes 2, 4)                                                                                                                     |      | 3     |     | pF                                  |
|                   | Creepage Distance                   | (Note 2)                                                                                                                         | 1    | 9.2   |     | mm                                  |

Note 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2. Guaranteed by design, not production tested.

Note 3. Maximum data rate is guaranteed by other measured parameters and is not directly tested.

**Note 4.** Device considered a 2-terminal device. Measurement between groups of pins A1 through C6 shorted together and pins N1 through R6 shorted together.

Note 5. The rated dielectric insulation voltage should not be interpreted as a continuous voltage rating.

**Note 6.** In accordance with UL1577, each device is proof tested for the 6000V<sub>BMS</sub> rating by applying an RMS voltage multiplied by an acceleration factor of 1.2 for one second.

Note 7. Evaluated by Design, not production tested.

Note 8. See Table 4 and Table 5 for minimum and maximum timing specifications affected by the selection of SCK2 frequencies in the configuration register.

Note 9. All currents into device pins are positive; all currents out of device are negative. All voltages are referenced to their corresponding ground unless otherwise specified.

Note 10. Continuous operation above specified maximum operating junction temperature may result in device degradation or failure.



### TIMING SPECIFICATIONS



Figure 1. Voltage Levels for Timing Specifications

## TYPICAL PERFORMANCE CHARACTERISTICS

Specifications are at  $T_A = 25^{\circ}$ C.  $V_{CC} = 5$ V,  $V_L = 3.3$ V, GND = 0V,  $V_{CC2} = 5$ V,  $V_{L2} = 5.0$ V, GND2 = 0V, unless otherwise noted.







### **TYPICAL PERFORMANCE CHARACTERISTICS**

Specifications are at  $T_A = 25^{\circ}$ C.  $V_{CC} = 5V$ ,  $V_L = 3.3V$ , GND = 0V,  $V_{CC2} = 5V$ ,  $V_{L2} = 5.0V$ , GND2 = 0V, unless otherwise noted.



0

0

25

 $\theta_{JA} = 32^{\circ}C/W$ 

50

75

TEMPERATURE (°C)

100

125

150

2895 G12



0

200

400

SAMPLES PER SECOND (ksps)

600

800

1000

2895 G10

### PIN FUNCTIONS

Logic Side

(All Logic Side Inputs and Outputs Referenced to  $\ensuremath{\text{V}_{\text{L}}}$  and GND).

**ON (A1):** LTM2895 Enable. A high input enables the LTM2895 logic side. Do not float. When ON is low and  $V_L$  is high, MOSI, SCK, LOAD, and MISO are high impedance, an external pull-up or pull-down resistor (100k or greater) is required on each pin to minimize possible internal shoot though current if these pins float.

**SS** (A2): Slave Select Input (Low True Slave Chip Select). A low on the SS input enables MISO. Frame each word written or read through the isolator with the SS input. SS contains a weak pull-up to  $V_L$ . SSB must be high for SS to be enabled.

**MOSI (A3):** Master Out Slave In Input. Serial data to be written to the isolated DAC side (MOSI2). MOSI is also the serial data input for the configuration registers. Add a weak pull-up or pull-down resistor to MOSI pin to set valid logic condition during the high impedance state.

**SCK (A4):** Serial Port Clock Input. MISO data changes after a rising edge of the SCK input. MOSI data is read in on the rising edge of the SCK input. Add a weak pull-down resistor to SCK to set a valid logic condition if in a high impedance state.

**BUSY (A5):** Busy Output. A High on the BUSY output indicates the isolator is in progress of startup and the isolated side is not ready. When BUSY goes low, the system is ready.

**LOAD** (A6): DAC Load Input. The falling edge of the LOAD signal is transferred to the LOAD2 output with low jitter creating a narrow 25ns to 80ns pulse. Do not change the LOAD input during a read or write of the serial digital interface. LOAD is not necessary and is dependent on the DAC requirements. If the LTM2895 is in a generic SPI application or the DAC does not use a LOAD signal, connect LOAD to V<sub>L</sub>. Do not float.

 $V_L$  (B1): Logic Interface Supply. Recommended operating voltage is 1.71V to 5.5V. Interface supply voltage for pins SA, SB, SC, ON, MISO, MOSI, SCK,  $\overline{SS}$ ,  $\overline{SSB}$ , BUSY, LOAD. Internally bypassed to GND with 1µF.

**MISO (B2):** Master In Slave Out Output. Serial data output containing the DAC result from MISO2. MISO is high impedance when  $\overline{SS}$  is high. Add a weak pull-up or pull-down resistor to MISO pin to set a valid logic condition during the high impedance state.

**GND (B3, B5, C2, C3):** Circuit Ground. Return for  $V_L$  logic supply and  $V_{CC}$  supply.

**SSB** (B4): Chip Select Configuration Input (SSB Chip Select). A low on the SSB input enables access to the configuration register. If configured for a 2nd DAC channel, the SSB signal is configured as a second slave select. Configuration Registers section describes configurable options. SSB contains a weak pull-up to  $V_L$ . SS must be high for SSB to be enabled.

**FAULT (B6):** Fault Output Open Drain. A low on the FAULT output indicates a communication or command error. Connect to an external 10k pull-up to  $V_L$  to monitor fault events.

 $V_{CC}$  (C1): Supply Voltage. Recommended operating voltage is 3.0V to 5.5V. Internally bypassed to GND with 1µF.

**SA (C4):** Select Enable Channel A. Select signal pass through to SA2 to control an external multiplexer or programmable gain amplifier. Transitions must not occur within 150ns of a LOAD, SSB, or SS edge. See section SA, SB, SC Safe Transition Regions for timing constraints. Do not use as a general purpose asynchronous signal. SA contains a weak pull-down. Direction is set in the configuration register. Connect to GND when not used.

**SB** (**C5**): Select Enable Channel B. Select signal pass through to SB2 to control an external multiplexer or programmable gain amplifier. Transitions must not occur within 150ns of a LOAD, SSB, or SS edge. See section SA, SB, SC Safe Transition Regions for timing constraints. Do not use as a general purpose asynchronous signal. SB contains a weak pull-down. Direction is set in the configuration register. Connect to GND when not used.



### PIN FUNCTIONS

**SC (C6):** Select Enable Channel C. Select signal pass through to SC2 to control an external multiplexer or programmable gain amplifier. Transitions must not occur within 150ns of a  $\overline{\text{LOAD}}$ ,  $\overline{\text{SSB}}$ , or  $\overline{\text{SS}}$  edge. See section SA, SB, SC Safe Transition Regions for timing constraints. Do not use as a general purpose asynchronous signal. SC contains a weak pull-down. Direction is set in the configuration register. Connect to GND when not used.

#### **Isolated Side**

(All Isolated Side Inputs and Outputs Referenced to  $V_{L2}$  and GND2).

 $V_{CC2}$  (N1): Isolated Voltage Supply. Recommended operating voltage is 3.0V to 5.5V. Internally bypassed to GND2 with 1 $\mu F.$ 

**GND2 (N2, N3, P3, P5):** Isolated Ground Return. Keep separate from GND.

**SA2 (N4):** Select Enable Channel A. Select signal pass through from SA to control an external multiplexer or programmable gain amplifier. See section SA, SB, SC Safe Transition Regions for timing constraints. Do not use as a general purpose asynchronous signal. SA2 contains a weak pull-down. Direction is set in the configuration register.

**SB2 (N5):** Select Enable Channel B. Select signal pass through from SB to control an external multiplexer or programmable gain amplifier. See section SA, SB, SC Safe Transition Regions For timing constraints. Do not use as a general purpose asynchronous signal. SB2 contains a weak pull-down. Direction is set in the configuration register.

**SC2 (N6):** Select Enable Channel C. Select signal pass through from SC to control an external multiplexer or programmable gain amplifier. See section SA, SB, SC Safe Transition Regions for timing constraints. Do not use as a general purpose asynchronous signal. SC2 contains a weak pull-down. Direction is set in the configuration register.

 $V_{L2}$  (P1): Interface Supply Voltage. Recommended operating voltage is 1.71V to 5.5V. Interface supply voltage for pins SA2, SB2, SC2, MISO2, MOSI2, SCK2, SS2, SSB2 and LOAD2. Internally bypassed to GND2 with 1µF.

**MISO2 (P2):** Master In Slave Out Input. Serial data input receiving the results from a general SPI device or a read back from a DAC. MISO2 is high impedance when SS2 and SSB2 are high. MISO2 has a weak pull-down to maintain a valid logic low during high impedance conditions when ON2 is high. Connect to GND if not used.

**SSB2 (P4):** Isolated Side Second Slave Select Output (Slave Chip Select 2). Output controlled by internal communication functions to write data to a second DAC or SPI interface.

DNC (P6): Do Not Connect.

**ON2 (R1):** Isolated Interface Enable. A high input enables the isolated side communication interface. Do not float. When ON2 is low and  $V_L$  is high,  $\overline{LOAD2}$ , MOSI2, SCK2, and MISO2 are high impedance, an external pull-up or pull-down resistor (100k or greater) is required on each pin to minimize possible internal shoot though current if these pins float.

**SS2 (R2):** Isolated Side Slave Select Output (Slave Chip Select). Output controlled by internal communication functions to write data to slave DAC.

**MOSI2 (R3):** Isolated Master Out Slave In Output. Serial data output sending command data to the DAC.

**SCK2 (R4):** Isolated Serial Clock Output. Serial clock output to the SPI interface. SCK2 is low when SS2 is high.

DNC (R5): Do Not Connect.

**LOAD2** (R6): Isolated Load DAC Output. Connect to DAC LDAC input. If unused connect to  $V_{L2}$  with a 100k pull-up. Do not float.





### **BLOCK DIAGRAM**



#### **OVERVIEW**

The LTM2895  $\mu$ Module transceiver provides a galvanically isolated robust SPI interface including decoupling capacitors. This flexible device can support a variety of configurations and SCK frequencies. The LTM2895 is ideal for breaking ground loops, noise isolation, protecting equipment, or level shifting to a different ground reference. Error free operation is maintained through common mode events exceeding 50kV/µs, providing excellent noise isolation.

The LTM2895 can drop into most 4-wire SPI applications from 500kHz to 50MHz, without any configuration required. To meet the specific needs of other SPI and DAC applications, the LTM2895 can be personalized with a configuration register allowing eight frequency and eight word-length choices. The LTM2895 operates as a slave SPI interface on the logic side and as a master SPI interface on the isolated side. Only the necessary signal edges are transferred across the isolation barrier and the SPI pattern is recreated on the isolated side. Data read back from the isolated side is temporarily stored in a buffer and the result is delayed by one word-length. See Figure 9 for a timing diagram of the SPI interface across the LTM2895.

Additional isolated signals are included to support features of an isolated SPI device. DACs that support a LOAD DAC input can use the low jitter  $\overline{LOAD}$  signal for updating their outputs. Reset, clear, or multiplexer functions are supported with the bidirectional select signals SA, SB, and SC.

A fault detection system watches for errors in input conditions and isolated data corruption and reports on a single open drain FAULT output.

#### ISOLATOR µModule TECHNOLOGY

The LTM2895 utilizes isolator  $\mu$ Module technology to translate signals across an isolation barrier. Signals on either side of the barrier are encoded into pulses and translated across the isolation boundary using differential signaling through coreless transformers formed in the  $\mu$ Module substrate. This system, complete with error checking, fault detection on fail, and extremely high common mode immunity, provides a robust solution for bidirectional signal isolation. The  $\mu$ Module technology provides the means to combine the isolated signaling with our SPI transceiver in one small package.

#### **SPI REQUIREMENTS**

The SPI bus lacks a formal standard and, therefore, various implementations of protocol, bit lengths, and signal polarities exist. In the universe of devices with serial peripheral interfaces (SPI), a nominal set of requirements must be met to operate properly with the LTM2895. The signal flow of a standard SPI protocol is used with a requirement that the  $\overline{SS}$  (Chip Select) signal frames the transaction. The LTM2895 supports SPI mode (0, 0), where SCK captures on the rising edge (CPHA = 0) and SCK starts low and transitions high (CPOL = 0).

The following list summarizes the requirements for using the LTM2895.

- Configure the SCK2 frequency to the master and application device requirements
- SPI operates in mode (0, 0) (rising edge SCK captures data)
- Chip Select signal (SS or SSB) frames SPI pattern and meets watchdog timeout requirements

First, the SCK2 frequency is selected to operate with the device connected to the isolated side of the LTM2895. The SCK2 frequency sets the low time of the clock signal ( $t_{SCK2L}$ ) out of the LTM2895 and into the isolated SPI interface. See section SCK2 FREQUENCY for specific timing information. The master SCK frequency must be equal or slower than the SCK2 frequency and greater than the watchdog timeout.

Second, the LTM2895 logic side operates in mode (0, 0) with a variation on which edge of the SCK data shifts out on. For configured SCK2 frequencies of 100MHz and 66MHz, the MOSI data is captured and the MISO data is shifted on the rising edge of SCK, as shown in Figure 2. This variation allows for additional propagation and setup time to the next rising clock (SCK) edge. All setup and hold timing characteristics are related to the rising edge of the SCK. For configured SCK2 frequencies of 50MHz and lower, MOSI is captured on the rising edge and MISO is shifted on the falling edge of SCK, as shown in Figure 3.



The isolated side always operates in mode (0, 0). MOSI2 sets up data on the falling edge of SCK2 and MISO2 is captured on the rising edge of SCK2.

Third, the slave selects  $\overline{SS}$  and  $\overline{SSB}$  must be dedicated to framing the operation of reading or writing data. The  $\overline{SS}$  or  $\overline{SSB}$  must go low at the beginning of the SPI transaction prior to the SCK transitions and must go high after the last SCK rising edge transition, see Figure 4.



Figure 2. SCK and Data with SCK2 Frequency Configured for 100MHz or 66MHz



Figure 3. SCK and Data with SCK2 Frequency Configured for 50MHz or Less



Figure 4. SPI Transaction with  $\overline{SS}$  or  $\overline{SSB}$  Framing SCK

### LOAD INPUT

 $\overline{\text{LOAD}}$  input is a low jitter path available for digital to analog converters that offers a low true LOAD DAC (LDAC) input. The  $\overline{\text{LOAD}}$  to  $\overline{\text{LOAD2}}$  signal is initiated on a falling edge. The rising edge of  $\overline{\text{LOAD}}$  is ignored. The rising edge of  $\overline{\text{LOAD2}}$  is generated internally and has up to 5ns of jitter. The low pulse width of  $\overline{\text{LOAD2}}$  is dependent on the configured SCK2 frequency. For SCK2 frequencies of 40MHz or greater,  $\overline{\text{LOAD2}}$  has a pulse width of  $\overline{\text{LOAD2}}$ 

 $\overline{\text{LOAD}}$  is not necessary to interact with the isolated SPI device. When  $\overline{\text{LOAD}}$  is unused connect it to V<sub>L</sub>.

#### **READ BACK DATA**

Data can be read back from the isolated side MISO2 pin to MISO. The data read out of the MISO pin has one word of latency. The MISO pin is only utilized during transactions when the primary chip select,  $\overline{SS}$ , is active. When data is read from the isolated side, it is placed in a buffer on the logic side. The current data in the buffer is shifted out on the MISO output. New data from the isolated side will fill in the buffer behind it. The very first word read out of the buffer after a startup is all "0"s.

#### **SPI PAGE MODE**

SPI page mode allows large data transfers of multiple words within a slave select frame. To operate in page mode beyond the defined wordlength, maintain  $\overline{SS}$  low and continue clocking SCK the desired number of word-length multiples. SCK must end on a wordlength boundary. Further, maintain the timing between rising edges of SCK and the timing between  $\overline{SS}$  and SCK so a watchdog event is not triggered.

The read back data on MISO is one word-length delayed. See Figure 14 for an example of page mode operation and the relationship of words into and out of the LTM2895.

#### **STARTUP**

The LTM2895 has an internal startup communication routine to verify both sides of the isolation are ready for communication. The startup routine is initiated when power is supplied to  $V_{CC}$  and  $V_{CC2}$  inputs above 2.75V,  $V_L$  and  $V_{L2}$  inputs above 1.5V, the logic side ON signal is high, and the isolated ON2 signal is high. The BUSY signal will go high and then low indicating the two internal isolators have completed a startup routine. Once the BUSY output goes low, the system is ready.

The isolated ON2 pin allows independent enabling of the isolator. External voltage monitoring can be used to enable the ON2 input when all isolated supplies and systems are ready.



#### **BUSY INDICATOR**

During startup, the BUSY output is set high to indicate the LTM2895 is powering up and will be de-asserted when isolated communication is verified through a startup routine. Monitor the BUSY output as a system ready signal.

If BUSY goes high during a FAULT, the internal watchdog timer has been asserted. See section Watchdog Timer for an explanation of situations that cause a watchdog timeout.

#### FAULT REPORTING

A FAULT pin is supplied to indicate the occurrence of a communication error or an erroneous input condition. The FAULT pin is open drain and requires an external pull-up resistance (10k) to the V<sub>L</sub> supply. If the FAULT pin is asserted low, data loss may have occurred and the current transaction may be invalid. To clear the FAULT pin, return LOAD to a high and SS and SSB to a high and initiate a new transition on one of these signals.

Possible fault conditions are listed in Table 1. Other than a watchdog timeout, the LTM2895 does not indicate which condition caused the fault.

#### Table 1. Fault Reporting

| FAULTS                                                                               | CAUSE/TROUBLESHOOTING                                                                                                                                           |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Idle time during serial digital<br>interface read (watchdog<br>expired), see Table 4 | SCK <sup>↑</sup> to SCK <sup>↑</sup> > $t_{WATCHDOG_TIMEOUT}$ ns.<br>Minimize the delay between this relationship<br>to less than $t_{WATCHDOG_TIMEOUT}$ ns.    |
| Transient data loss in isolation communication                                       | Common mode transients (GND to<br>GND2) greater than 50kV/µs. High<br>transient EM field disturbances greater<br>than specified in EN61000, or an ESD<br>event. |
| Isolated side power loss                                                             | ON2, $V_{L2}$ , or $V_{CC2}$ was removed and returned. Indicates unexpected interface loss.                                                                     |
| LOAD falling edge during serial digital interface read                               | Avoid transitioning LOAD during the<br>read/write of the serial digital interface.<br>LOAD will be ignored during the read of<br>the serial digital interface.  |
| Buffer under run                                                                     | SCK frequency exceeds the SCK2 frequency.                                                                                                                       |

#### WATCHDOG TIMER

The LTM2895 contains a watchdog timer to monitor interactions between the SPI port and the isolated

communication. The watchdog looks for stalled communication on pins  $\overline{SS}$  and SCK. A stalled or delayed input on SCK when  $\overline{SS}$  is low for a longer time than  $t_{SCK2} \cdot 128$  will flag a fault and reset the core logic. At the maximum SCK2 frequency of 100MHz, the watchdog will timeout if  $\overline{SS}$  is low without an SCK transition for greater than 1.25µs. The Table 4 column  $t_{WATCHDOG_TIMEOUT}$  quantifies the trip points for the watchdog for each SCK2 frequency configuration.

The FAULT output will be asserted low along with the BUSY output asserted high, when a watchdog timeout occurs. A Fault due to the watchdog will clear the configuration register and re-writing the configuration registers is necessary.

#### **CONFIGURATION REGISTER**

The LTM2895 contains a configuration register to adjust parameters of the speed and features of the SPI write and read process. After powering up the LTM2895, and after BUSY goes low, write the configuration register by asserting the SSB chip select input low and clock in a one byte configuration word with SCK and MOSI. Two registers are addressable with the most significant bit of the configuration byte. Complete each configuration word by reasserting SSB high. The isolated side will be automatically configured to match the logic side. By default SCK2 = 50MHz, SA, SB, SC = 0, and the wordlength is 8 bits.

See Table 3 for the configuration register bit map for controlling the operation and frequency of the logic and isolated SPI ports. The configuration register allows adjustment of the default SCK2 frequency, direction of the SA, SB, SC to SA2, SB2, SC2 signals, and the length of the SPI word.

#### DUAL CHIP SELECTS (SS AND SSB)

The primary chip select  $\overline{SS}$  passes through the isolator to  $\overline{SS2}$ . The second chip select,  $\overline{SSB}$ , by default is the enable to the configuration register.  $\overline{SSB}$  can be configured as a second slave select, through the configuration register bit 5 (D5) "DAC 2nd Channel" in configuration register 1, address AD7. The "DAC 2nd Channel" bit converts the  $\overline{SSB}$  signal from accessing the configuration registers into a second slave select that is communicated across the isolation barrier to output  $\overline{SSB2}$ . Once the "DAC 2nd



Channel" is selected, the LTM2895 cannot be reconfigured until a reset due to toggling the ON pin or power loss and recovery. When configured for DAC 2nd Channel, the SSB2 output can be connected to a second DAC or SPI interface device. The MOSI and SCK pins are shared. The two slave selects are then accessed sequentially requiring a short pause of duration  $t_{SSSPACE}$  in between where both the SS and SSB are high. MISO does not read back from the second channel when SSB to SSB2 is active. MISO is dedicated to reading back data from the primary channel (SS to SS2) only.

The clock speed and wordlength are the same for both channels. Consider the page mode functionality if the word-lengths are different but multiples of one another. An example of this is a primary channel with a 32-bit word-length requirement and secondary channel with a 16-bit word-length requirement. Set the LTM2895 wordlength configuration to 16 bits.

#### SCK2 FREQUENCY

The SCK2 frequency selection list is shown in Table 4. The selected SCK2 frequency sets the minimum and maximum range the SCK frequency can operate at and sets the fixed low time of SCK2 ( $t_{SCK2L}$ ). The low time of SCK2 ( $t_{SCK2L}$ ) sets the setup time of the MOSI2 output to SCK2 rising ( $t_{SUMOSI2}$ ). The Isolated side SCK2 is not a free running shift clock. Each falling edge of SCK2 is driven directly from the rising edge of SCK as shown in Figure 5.

Select the SCK2 frequency that is equal or less than the specifications of the application device's SPI port from Table 2.

SCK2 minimum low time (t<sub>SCK2L</sub>) must be greater than the following characteristics of the application device:

- Minimum low time of the shift clock (SCK) required by the isolated SPI device
- The required setup time from the isolated SPI device's SDI to SCK
- The data valid response on the SPI device's SDO to the LTM2895's MISO2 setup requirement to SCK2 rising

Example: the LTC $^{\circ}$ 2642 has a minimum SCK low time

of 9ns, and a minimum SDI to SCK setup time of 10ns; therefore, configure SCK2 frequency for 40MHz ( $t_{SCK2L}$  = 11.4ns) or less. The logic side SPI SCK frequency cannot exceed the SCK2 frequency. Access the LTM2895 with an SCK frequency between the configured SCK2 and ~0.009 • SCK2. This guarantees the internal SPI transfer will not under-run or exceed a watchdog timeout and assert a FAULT. In the case of an under-run, the FAULT flag will assert low.

| Tahle 2 | SCK2 | Selection  | tn | Margin | Setun | and | Low Time |  |
|---------|------|------------|----|--------|-------|-----|----------|--|
|         | OONE | 0010011011 | ιU | marym  | occup | unu | LOW INNO |  |

| SCK2 Selection (MHz) | t <sub>SCK2L</sub> Minimum (ns) |
|----------------------|---------------------------------|
| 100                  | 4.5                             |
| 66                   | 9.1                             |
| 50                   | 9.1                             |
| 40                   | 13.8                            |
| 33                   | 13.8                            |
| 25                   | 18.2                            |
| 12.5                 | 36.4                            |
| 6.25                 | 72.9                            |
|                      |                                 |

#### **SCK2 DUTY CYCLE**

The SCK2 output frequency will match that of SCK, but will not have the same duty cycle unless the frequency of SCK equals the frequency of SCK2. The high time of SCK2 will extend and the low time of SCK2 will remain at the defined low time of the configuration frequency  $t_{SCK2L}$  as shown in Figure 5. The high time of SCK2 compensates for the difference between the external SCK frequency and the internal oscillator creating the low time of SCK2.

#### **SELECT SIGNALS**

The select signal channels SA, SB, and SC are communicated to the isolated side channels SA2, SB2, and SC2, respectively. The select signals allow control of an external device related to the SPI channel. Analog multiplexers or programmable gain amplifiers with logic control signals are examples of devices to use with the select signals. The signals can be used as logic controls for clear, reset, or power down functions that are not expected to occur during processing of a SPI transaction. The select signals are not designed for use as general purpose logic signals with asynchronous transition times. Use of these signals





Figure 5. SCK to SCK2 and MOSI to MOSI2 Data Transfer Relationship

must be kept synchronous and outside of the operation of the LOAD,  $\overline{SSB}$ , or  $\overline{SS}$  active duration. Data and time sensitive information may be lost if a select signal transitions within 150ns of the LOAD,  $\overline{SSB}$  or  $\overline{SS}$  signal.

The select signals are sampled and transferred as a packet of the current value of the three signals. The select signal sampling will have up 10ns of sampling jitter. If a signal transitions after another signal was sampled and is in the process of being transferred to the adjacent side, it will be delayed until an available transmission slot is available. The delay may cause a perceived jitter or uncertainty of 80ns.

### SELECT SIGNALS DIRECTION

Within the configuration register SA, SB, and SC direction bits allow independent selection of the direction of signal flow from logic-to-isolated or isolated-to-logic. The default direction for each select signal is logic-to-isolated. Loading a "1" into a direction bit will change the direction of that pin to isolated-to-logic. When a "1" is loaded into the direction bit of a specific select signal the logic side select signal will become an output and the isolated side select signal will become and input.

**Warning**: Careful planning is required for the use of SA, SB, and SC signals. The SA, SB, SC signals must not change state within 150ns prior to LOAD, SSB, or SS on the logic

side. If a signal is configured for isolated-to-logic signal flow, it must not change state within 150ns prior to when  $\overline{SS}$  or  $\overline{SSB}$  is asserted by the LTM2895. Figure 11 shows the regions were transitions are safe and not safe for the logic side interface.

### WORDLENGTH

The word-length configuration bits (DO-D2, configuration register 0) sets the number of bits per word. The word-length assignment allows the SPI access to be tailored to a specific DAC data length to maximize throughput. Table 6 lists the available combinations. If the master device requires byte-wide increments, set wordlength to a byte size boundary (8, 16, 24, or 32).

For example, a single 16-bit DAC is configured with a wordlength of 16. Two 16-bit DACs in parallel ( $\overline{CS}$  of DAC1 connected to  $\overline{SS2}$  and  $\overline{CS}$  of DAC2 connected to  $\overline{SSB2}$ ) are also configured with a wordlength of 16.

Figure 12 through Figure 14 demonstrates the LTM2895 in a number of flexible applications.

#### **DIGITAL INTERFACE**

The flexible V<sub>L</sub> and V<sub>L2</sub> supplies allows the LTM2895 to communicate with digital logic operating between 1.71V and 5.5V, including 2.5V and 3.3V systems.



#### Table 3. Configuration Registers

|                             | BIT 7<br>Address (Ad7) | BIT 6 (D6)      | BIT 5 (D5)         | BIT 4 (D4)      | BIT 3 (D3)      | BIT 2 (D2)                                           | BIT 1 (D1)                                           | BIT 0 (D0)                                           |
|-----------------------------|------------------------|-----------------|--------------------|-----------------|-----------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| Configuration<br>Register 0 | 0                      | OSCDIV2         | OSCDIV1            | OSCDIVO         | Reserved<br>"0" | SC Direction<br>0 = Logic-to-ISO<br>1 = ISO-to-Logic | SB Direction<br>0 = Logic-to-ISO<br>1 = ISO-to-Logic | SA Direction<br>0 = Logic-to-ISO<br>1 = ISO-to-Logic |
| Configuration<br>Register 1 | 1                      | Reserved<br>"0" | DAC 2nd<br>Channel | Reserved<br>"0" | Reserved<br>"0" | WORDLENGTH2                                          | WORDLENGTH1                                          | WORDLENGTHO                                          |

#### Table 4. SCK2 Frequency Selection Table (Configuration Register 0 BIT 6, 5, and 4)

| OSCDIV2<br>(BIT 6) | OSCDIV1<br>(BIT 5) | OSCDIVO<br>(BIT 4) | SELECTED SCK2<br>AND MAXIMUM SCK<br>FREQUENCY (MHz) | MINIMUM<br>t <sub>SCK2L</sub> TIME (ns) | MINIMUM SCK<br>Frequency (kHz) | twatchdog_timeout_MAXIMUM_tsck<br>PERIOD OR IDLE TIME WITH SS LOW<br>(tssfsck, tsckssdis) (µs) |
|--------------------|--------------------|--------------------|-----------------------------------------------------|-----------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------|
| 0                  | 0                  | 0                  | 100                                                 | 4.5                                     | 909                            | 1.1                                                                                            |
| 0                  | 0                  | 1                  | 66                                                  | 9.1                                     | 588                            | 1.7                                                                                            |
| 0                  | 1                  | 0                  | 50                                                  | 9.1                                     | 435                            | 2.3                                                                                            |
| 0                  | 1                  | 1                  | 40                                                  | 13.8                                    | 364                            | 2.75                                                                                           |
| 1                  | 0                  | 0                  | 33                                                  | 13.8                                    | 300                            | 3.3                                                                                            |
| 1                  | 0                  | 1                  | 25                                                  | 18.2                                    | 222                            | 4.5                                                                                            |
| 1                  | 1                  | 0                  | 12.5                                                | 36.4                                    | 111                            | 9                                                                                              |
| 1                  | 1                  | 1                  | 6.25                                                | 72.9                                    | 26.5                           | 37                                                                                             |

Note: Factory default setting is bold (50MHz).

#### Table 5. SCK Frequency Selection Timing Specifications

| SCK2 FREQUENCY, MAXIMUM SCK<br>Frequency (MHz) | SCK PERIOD (t <sub>SCK</sub> ) |          | t <sub>ssfsck</sub> |          | tsckssdis |          |
|------------------------------------------------|--------------------------------|----------|---------------------|----------|-----------|----------|
|                                                | MIN (ns)                       | MAX (µs) | MIN (ns)            | MAX (µs) | MIN (ns)  | MAX (µs) |
| 100                                            | 10                             | 1.1      | 20                  | 1.1      | 20        | 1.1      |
| 66                                             | 15.15                          | 1.70     | 20                  | 1.7      | 25        | 1.7      |
| 50                                             | 20                             | 2.3      | 20                  | 2.3      | 25        | 2.3      |
| 40                                             | 25                             | 2.75     | 26                  | 2.75     | 30        | 2.75     |
| 33                                             | 30.3                           | 3.3      | 26                  | 3.3      | 30        | 3.3      |
| 25                                             | 40                             | 4.5      | 30                  | 4.5      | 35        | 4.5      |
| 12.5                                           | 80                             | 9        | 50                  | 9        | 55        | 9        |
| 6.25                                           | 160                            | 37       | 95                  | 37       | 95        | 37       |

Note: Exceeding Max of t<sub>SCK</sub>, t<sub>SSFSCK</sub>, or t<sub>SCKSSDIS</sub> will result in a watchdog timeout setting FAULT low, BUSY high and will require reconfiguration.



| BITS PER WORD (WORDLENGTH) | WORDLENGTH2 (BIT 2) | WORDLENGTH1 (BIT 1) | WORDLENGTHO (BIT 0) |  |
|----------------------------|---------------------|---------------------|---------------------|--|
| 8                          | 0                   | 0                   | 0                   |  |
| 12                         | 0                   | 0                   | 1                   |  |
| 14                         | 0                   | 1                   | 0                   |  |
| 16                         | 0                   | 1                   | 1                   |  |
| 18                         | 1                   | 0                   | 0                   |  |
| 20                         | 1                   | 0                   | 1                   |  |
| 24                         | 1                   | 1                   | 0                   |  |
| 32                         | 1                   | 1                   | 1                   |  |

#### Table 6. SPI WORDLENGTH Selection Table (Configuration Register 1 Bit 2, 1, 0)

Note: Factory default setting is bold (8 bits).

#### **RF, MAGNETIC FIELD IMMUNITY**

The isolator  $\mu$ Module technology used within the LTM2895 has been independently evaluated, and successfully passed the RF and magnetic field immunity testing requirements per European Standard EN 55024, in accordance with the following test standards:

| EN 61000-4-3 | Radiated, Radio Frequency,<br>Electromagnetic Field Immunity |  |
|--------------|--------------------------------------------------------------|--|
| EN 61000-4-8 | Power Frequency Magnetic<br>Field Immunity                   |  |
|              |                                                              |  |

EN 61000-4-9 Pulsed Magnetic Field Immunity

Tests were performed using an unshielded test card designed per the data sheet PCB layout recommendations. Specific limits per test are detailed in Table 7.

| ······               |               |                |  |
|----------------------|---------------|----------------|--|
| TEST                 | FREQUENCY     | FIELD STRENGTH |  |
| EN 61000-4-3 Annex D | 80MHz – 1GHz  | 10V/m          |  |
|                      | 1.4MHz – 2GHz | 3V/m           |  |
|                      | 2GHz – 2.7GHz | 1V/m           |  |
| EN 61000-4-8 Level 4 | 50Hz and 60Hz | 30A/m          |  |
| EN 61000-4-8 Level 5 | 60Hz          | 100A/m*        |  |
| EN 61000-4-9 Level 5 | Pulse         | 1000A/m        |  |
| *New ICO Methed      |               |                |  |

\*Non IEC Method.

#### PCB LAYOUT

The high integration of the LTM2895 simplifies PCB layout. However, to maintain its electrical isolation characteristics and signal integrity, some layout considerations are necessary.

- Do not place copper on the PCB between the inner columns of pads. This area must remain open to withstand the rated isolation voltage.
- The edge rates of the DAC interface signals are between 300ps and 1ns. At these edge rates, the routing must be treated as a distributed transmission line for lengths greater than 2cm,

length >  $t_{RISEFALL} / (2 \cdot 33.3 \sqrt{\epsilon_R})$ 

where  $t_{\text{RISEFALL}}$  is in ps, the length is in cm, and  $\epsilon_{\text{R}}$  is the dielectric constant of the PCB.

- Maintain like load conditions and route lengths on isolated signals MISO2, MOSI2, and SCK2 to minimize the impacts of skewing of the shift clock to the data signals.
- Maintain like load conditions and route lengths on logic signals MISO, MOSI, and SCK to minimize the impacts of skewing of the shift clock to the data signals.



#### LOGIC SIDE CONFIGURATION REGISTER INTERFACE

After startup, the LTM2895 should be configured for the specific constraints of the SPI device or digital-to-analog converters with a SPI write operation unless the default configuration is suitable. The configuration register is accessed via the SPI port with a one byte word as shown in Figure 6. A separate chip select (SSB) is used for configuration. Set the SSB pin low and shift in the desired

configuration byte where the register address is first (MSB) followed by seven data values. Two registers are available as referenced in Table 3: Configuration Registers. Figure 6 demonstrates the access to the configuration register. The SSB signal must be pulled high after a byte is written. A second byte may be written after a short delay t<sub>SSSPACE</sub> to allow the data from the first byte to be registered and communicated to the isolated side.



Figure 6. Writing Configuration Registers Timing Diagram



#### LOGIC INTERFACE

The LTM2895 logic side interface is similar to a standard SPI interface. The LOAD signal is optional and related to DAC applications requiring accurate timed setting of the output voltage. The SS select signal frames the SPI transaction and selects the isolator path as the target for the transaction. The SSB select input frames configuration register writes or DAC 2nd channel writes. The timing of SSB is the same as SS. The MISO data changes on the

rising edge of the SCK input. This results in a shorter hold time for the master, but results in a maximum time for the data to settle to a valid level and maximum setup time. The MISO data word is delayed by one cycle. The MISO word is read from a buffer, which was filled on the prior transaction. At the end of the SPI transaction, after SS returns high, the quiet time to the next LOAD transition is the greater of either the minimum of  $t_{DLYSSLOAD}$  or the requirements of the attached device.



\*NOTE:  $\overline{\text{LOAD}}$  is not necessary. Connect to V<sub>L</sub> if unused

Figure 7. Logic Side Interface



#### **ISOLATED INTERFACE**

The isolated interface of the LTM2895 is driven by the signal transitions on the logic side. The LOAD2 pulse width is an internally controlled parameter based on the configuration of SCK2. An SCK2 frequency selection of 50MHz or greater will result in a ~40ns  $t_{PWLOAD2}$  and a 40MHz or lower frequency will result in a ~60ns  $t_{PWLOAD2}$ . The falling edge of LOAD2 has low jitter and the rising edge has ~5ns of jitter.

When connecting a SPI device to the isolated side, select a SCK2 frequency that allows the required setup and hold time for the device and the LTM2895. See section SCK2 FREQUENCY to select the proper operating frequency. The isolated interface sets up data on the falling edge of SCK2 which matches SPI mode (0, 0). MISO2 and MOSI2 timing constraints are measured against the SCK2 falling to rising time,  $t_{SCK2L}$ .



Figure 8. Logic Isolated Side Interface





## INTERFACE SIGNALING FROM LOGIC SIDE TO ISOLATED SIDE

The propagation of inputs  $\overline{\text{LOAD}}$ ,  $\overline{\text{SS}}$ ,  $\overline{\text{SSB}}$ , and data on an SCK edge to the isolated side is approximately 22ns. Each signal is monitored for specific edge information and is transferred immediately. The exception to this is

the rising edge of the LOAD signal and the falling edge of SCK, which are ignored. The rising edge of SCK causes the capture and transfer of MOSI data to the isolated side. The reception of MOSI data from the logic side forces SCK2 low and sets the MOSI data value on MOSI2. The rising edge of SCK2 will occur  $t_{SCK2L}$  time later.



Figure 9. Logic and Isolated Side Interaction



#### **DUAL SPI WRITE**

The dual SPI write function is enabled with the configuration register bit DAC 2nd Channel. When DAC 2nd Channel is enabled the configuration register access is disabled. The SSB select is used as an independent chip select to the isolated side output SSB2. The SSB secondary channel

can be written only, MISO will be 0. This configuration is useful for offset adjustment or independent DACs. The SCK and MOSI and SCK2 and MOSI2 signals are shared between the primary  $\overline{SS}$  chip select and the secondary  $\overline{SSB}$  chip select. Maintain t<sub>SSSPACE</sub> between the two chip select signals.



Figure 10. Dual DAC Write





#### SA, SB, SC SAFE TRANSITION REGIONS

The select enable signals SA, SB, and SC must be limited in use to transition in a fixed set of safe regions. Transitions within the collision regions may cause data loss or timing loss to important conversion or result information. The intention of these select signals is to control or select functions relative to application settings prior to LOAD, SS or SSB chip select commands. Examples are analog multiplexer selections or gain selections to analog circuits on the output of the DAC. Further examples are clear, resets, or power down signals to a DAC or related circuits. The data direction of SA, SB, and SC may be changed from inputs to outputs. These are independently set with the configuration register.

If the SA2, SB2, or SC2 are configured as inputs, do not change 150ns prior to the  $\overline{SS2}$  or  $\overline{SSB2}$  signal falling. If one of these signals changes in this collision region the SPI process will be corrupted and the FAULT pin is asserted low.



Figure 11. SA, SB, SC Safe Transition Regions











Figure 13. Isolated System Measurement with 24-Bit SDM ADC





Figure 14. FPGA to Isolated FPGA with Page Mode Data Transfer



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTM2895#packaging for the most recent package drawings.







### **RELATED PARTS**

| PART NUMBER               | DESCRIPTION                                                                                           | COMMENTS                                                                   |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|
| LTM2881                   | Isolated RS485/RS422 µModule Transceiver with<br>Integrated DC/DC Converter                           | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA or LGA                 |  |  |
| LTM2882                   | Dual Isolated RS232 µModule Transceiver with<br>Integrated DC/DC Converter                            | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA or LGA                 |  |  |
| LTM2892                   | SPI/Digital or I <sup>2</sup> C Isolated µModule Transceiver                                          | 3500V <sub>RMS</sub> Isolation, 6 Channels                                 |  |  |
| LTM2883                   | SPI/Digital or I <sup>2</sup> C Isolated µModule with Adjustable 5V, and ±12.5V Nominal Voltage Rails | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2885                   | Isolated RS485/RS422 µModule Transceiver                                                              | 6500 <sub>VRMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2886                   | SPI or I^2C $\mu Module$ Isolator with Adjustable 5V and $\pm 5V$ Regulated Power                     | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2887                   | SPI or I <sup>2</sup> C $\mu$ Module Isolator with Dual Adjustable 5V Rails                           | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2889                   | Complete 4Mbps CAN FD µModule Isolator + Power                                                        | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2893                   | Complete 100MHz SPI ADC µModule Isolator                                                              | 6000 <sub>VRMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2894                   | Complete Isolated USB µModule Transceiver                                                             | 7500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM2884                   | Isolated USB Transceiver with Isolated Power                                                          | 2500V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| LTM9100                   | Isolated Switch Controller with I <sup>2</sup> C Command and Telemetry                                | 5000V <sub>RMS</sub> Isolation in Surface Mount BGA                        |  |  |
| DACs                      |                                                                                                       | -                                                                          |  |  |
| LTC2641-16/<br>LTC2642-16 | 16-Bit V <sub>OUT</sub> DAC in 3mm × 3mm DFN                                                          | LTC2641-16/LTC2642-16, Maximum 16-Bit INL Error: ±1LSB<br>Over Temperature |  |  |
| LTC2758-18                | Dual Serial 18-Bit SoftSpan™ I <sub>OUT</sub> DACs                                                    | LTC2575-18, Maximum 18-Bit INL Error: ±1LSB Over Temperature               |  |  |

