# HCPL-576x, 5962-8947701 <sup>1</sup>



# AC/DC to Logic Interface Hermetically Sealed Optocouplers

#### **Data Sheet**

#### **Description**

These devices are single-channel, hermetically sealed, voltage/current threshold detection optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either commercial product, or with full MIL-PRF-38534 Class Level H or K testing, or from the DLA Standard Microcircuit Drawing (SMD) 5962-89477. All devices are manufactured and tested on a MIL-PRF-38534 certified line, and Class H and K devices are included in the DLA Qualified Manufacturers List, QML-38534 for Hybrid Microcircuits.

Each unit contains a light emitting diode (LED), a threshold sensing input buffer IC, and a high gain photon detector to provide an optocoupler that permits adjustable external threshold levels. The input buffer circuit has a nominal turn on threshold of 2.5 mA ( $I_{TH+}$ ) and 3.6 volts ( $V_{TH+}$ ). The addition of one or more external attenuation resistors permits the use of this device over a wide range of input voltages and currents. Threshold sensing prior to the LED and detector elements minimizes effects of any variation in optical coupling. Hysteresis is also provided in the buffer for extra noise immunity and switching stability.

The buffer circuit is designed with internal clamping diodes to protect the circuitry and LED from a wide range of overvoltage and overcurrent transients while the diode bridge enables easy use with ac voltage input.

#### **CAUTION**

It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

#### **Features**

- Dual marked with device part number and DLA Standard Microcircuit Drawing (SMD)
- Manufactured and tested on a MIL-PRF-38534 certified line
- QML-38534, Class H and K
- Hermetically sealed 8-pin dual in-line packages
- Performance guaranteed over -55°C to +125°C
- AC or DC input
- Programmable sense voltage
- Hysteresis
- HCPL-3700 operating compatibility
- Logic compatible output
- 1500 Vdc withstand test voltage
- Thresholds guaranteed over temperature
- Thresholds independent of LED characteristics

#### **Applications**

- Military and space
- High reliability systems
- Transportation, medical, and life critical systems
- Limit switch sensing
- Low voltage detector
- AC/DC voltage sensing
- Relay contact monitor
- Relay coil voltage monitor
- Current sensing
- Microprocessor interface
- Telephone ring detection
- Harsh industrial environments

See Selection Guide — Package Styles and Lead Configuration Options for available extensions.

These units combine several unique functions in a single package, providing the user with an ideal component for computer input boards and other applications where a predetermined input threshold optocoupler level is desirable.

The high gain output stage features an open collector output providing both TTL compatible saturation voltages and CMOS compatible breakdown voltages.

This is an 8-pin DIP which may be purchased with a variety of lead bend and plating options. See Selection Guide Table for details. Standard Microcircuit Drawing (SMD) parts are available for each lead style.

#### **Schematic**



Note:  $D_1$  and  $D_2$  are Schottky diodes;  $D_3$  and  $D_4$  are zener diodes.

### **Functional Diagram**



#### **Truth Table**

| Input                        | Output |
|------------------------------|--------|
| $H(V_{TH+} < V_{dc})$ (on)   | L      |
| $L (V_{dc} < V_{TH-}) (off)$ | Н      |

**NOTE** The connection of a 0.1-µF bypass capacitor between pins 8 and 5 is recommended.

# Selection Guide — Package Styles and Lead Configuration Options

| Part Number and Options            |             |
|------------------------------------|-------------|
| Commercial                         | HCPL-5760   |
| MIL-PRF-38534 Class H              | HCPL-5761   |
| MIL-PRF-38534 Class K              | HCPL-576K   |
| Standard Lead Finish <sup>a</sup>  | Gold        |
| Solder Dipped <sup>b</sup>         | Option #200 |
| Butt Joint/Gold Plate <sup>a</sup> | Option #100 |
| Gull Wing/Soldered <sup>b</sup>    | Option #300 |
| Crew Cut/Gold Plate <sup>a</sup>   | Option #600 |
| Class H SMD Part Number            |             |
| Prescript for all below            | 5962-       |
| Gold Plate <sup>a</sup>            | 8947701PC   |
| Solder Dipped <sup>b</sup>         | 8947701PA   |
| Butt Joint/Gold Plate <sup>a</sup> | 8947701YC   |
| Butt Joint/Soldered <sup>b</sup>   | 8947701YA   |
| Gull Wing/Soldered <sup>b</sup>    | 8947701XA   |
| Crew Cut/Gold Plate <sup>a</sup>   | Available   |
| Crew Cut/Soldered <sup>b</sup>     | Available   |
| Class K SMD Part Number            | 1           |
| Prescript for all below            | 5962-       |
| Gold Plate <sup>a</sup>            | 8947702KPC  |
| Solder Dipped <sup>b</sup>         | 8947702KPA  |
| Butt Joint/Gold Plate <sup>a</sup> | 8947702KYC  |
| Butt Joint/Soldered <sup>b</sup>   | 8947702KYA  |
| Gull Wing/Soldered <sup>b</sup>    | 8947702KXA  |
| Crew Cut/Gold Plate <sup>a</sup>   | Available   |
| Crew Cut/Soldered <sup>b</sup>     | Available   |
|                                    | 1           |

- Gold Plate lead finish: Maximum gold thickness of leads is <100 micro inches. Typical is 60 to 90 micro inches.
- b. Solder lead finish: Sn63/Pb37.

#### **Absolute Maximum Ratings**

| Parameter                       | Symbol             | Min  | Max            | Unit | Notes |
|---------------------------------|--------------------|------|----------------|------|-------|
| Storage Temperature Range       | T <sub>S</sub>     | -65  | +150           | °C   |       |
| Operating Temperature           | T <sub>A</sub>     | -55  | +125           | °C   |       |
| Lead Solder Temperature         |                    | _    | 260 for 10 sec | °C   |       |
| Average Input Current           | I <sub>IN</sub>    | _    | 15             | mA   | a     |
| Surge Input Current             | I <sub>IN,SG</sub> | _    | 140            | mA   | a, b  |
| Peak Transient Input Current    | I <sub>IN,PK</sub> | _    | 500            | mA   | a, b  |
| Input Power Dissipation         | P <sub>IN</sub>    | _    | 195            | mW   | С     |
| Total Package Power Dissipation | P <sub>d</sub>     | _    | 260            | mW   |       |
| Output Power Dissipation        | P <sub>O</sub>     | _    | 65             | mW   |       |
| Average Output Current          | I <sub>O</sub>     | _    | 40             | mA   |       |
| Supply Voltage (Pins 8 to 5)    | V <sub>CC</sub>    | -0.5 | 20V            | min. |       |
| Output Voltage (Pins 6 to 5)    | V <sub>O</sub>     | -0.5 | 20V            | min. |       |

a. Current into or out of any single lead.

#### **ESD Classification**

| MIL-STD-883, Method 3015 | od 3015 🛕 🛕 , Class 2 |
|--------------------------|-----------------------|
|--------------------------|-----------------------|

## **Recommended Operating Conditions**

| Parameter                        | Symbol          | Min | Max | Unit |
|----------------------------------|-----------------|-----|-----|------|
| Power Supply                     | V <sub>CC</sub> | 3.0 | 18  | V    |
| Operating Frequency <sup>a</sup> | f               | 0   | 10  | KHz  |

a. Maximum operating frequency is defined when output waveform (Pin 6) attains only 90% of  $V_{CC}$  with  $R_L = 1.8 \text{ k}\Omega$ ,  $C_L = 15 \text{ pF}$  using a 5V square wave input signal

b. Surge input current duration is 3 ms at 120 Hz pulse repetition rate. Transient input current duration is 10 μs at 120-Hz pulse repetition rate. Note that maximum input power, P<sub>IN</sub>, must be observed.

c. Derate linearly above 100°C free-air temperature at a rate of 4.26 mW/°C. Maximum input power dissipation of 195 mW allows an input IC junction temperature of 150°C at an ambient temperature of  $T_A = 125$ °C with a typical thermal resistance from junction to ambient of  $\theta_{JAi} = 235$ °C/W. The typical thermal resistance from junction to case is equal to 170°C/W. Excessive  $P_{IN}$  and  $T_J$  can result in device degradation.

# **Outline Drawing**

#### 8-Pin DIP Through Hole



Note: Dimensions in millimeters (inches).

#### **Device Marking**



# **Hermetic Optocoupler Options**

| Option | Description                                                                                                                                                                                                                                                                                                                            |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100    | Surface-mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on Commercial, Class H and Class K product.                                                                                                                                                                                |
|        | 0.51 (0.020)<br>MIN.<br>2.29 (0.090)<br>2.79 (0.110)  4.32 (0.170)<br>MAX.  4.32 (0.170)  MAX.  0.20 (0.008)  0.33 (0.013)  7.36 (0.290)  7.87 (0.310)                                                                                                                                                                                 |
| 200    | Lead finish is solder dipped rather than gold plated. This option is available on Commercial, Class H and Class K product. DLA Drawing (SMD) part numbers contain provisions for lead finish.                                                                                                                                          |
| 300    | Surface-mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is available on Commercial, Class H and Class K product. This option has solder-dipped leads.  4.57 (0.180)  MAX.  1.40 (0.055) 1.65 (0.065) 2.29 (0.090) 2.79 (0.110)  9.91 (0.390)  4.57 (0.180)  MAX.  1.07 (0.042) 1.31 (0.052) |
| 600    | Surface-mountable hermetic optocoupler with leads trimmed for butt joint assembly. This option is available on Commercial, Class H and Class K product. Contact factory for the availability of this option on DLA part types.  3.81 (0.150) MAX.  0.51 (0.020) MIN.  2.29 (0.090) 2.79 (0.110)  1.02 (0.040) TYP.                     |

Note: Dimensions in millimeters (inches).

#### **Electrical Characteristics**

 $T_A = -55$ °C to +125°C, unless otherwise specified.

| Parameter                                            | Symbol            | Conditions                                                                                          | Group A <sup>a</sup><br>Subgroup | Min  | Тур <sup>b</sup> | Max  | Unit | Fig. | Notes   |
|------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|----------------------------------|------|------------------|------|------|------|---------|
| Input Threshold Current                              | I <sub>TH+</sub>  | $V_{IN} = V_{TH+}; V_{CC} = 4.5V;$<br>$V_O = 0.4V; I_O \ge 2.6 \text{ mA}$                          | 1, 2, 3                          | 1.75 | 2.5              | 3.20 | mA   | 1, 2 | С       |
|                                                      | I <sub>TH</sub> - | $V_{IN} = V_{TH-}; V_{CC} = 4.5V;$<br>$V_O = 2.4V; I_{OH} \le 250 \mu A$                            | 1, 2, 3                          | 0.93 | 1.3              | 1.62 | mA   |      |         |
| Input Threshold Voltage,<br>DC (Pins 2, 3)           | V <sub>TH+</sub>  | $V_{IN} = V_2 - V_3$ ; Pins 1, 4 Open<br>$V_{CC} = 4.5V$ ; $V_O = 0.4V$ ; $I_O \ge 2.6$ mA          | 1, 2, 3                          | 3.18 | 3.6              | 4.10 | V    |      |         |
|                                                      | V <sub>TH</sub> _ | $V_{IN} = V_2 - V_3$ ; Pins 1, 4 Open<br>$V_{CC} = 4.5V$ ; $V_0 = 2.4V$ ; $I_0 \le 250 \mu A$       | 1, 2, 3                          | 1.90 | 2.5              | 3.00 | V    |      |         |
| Input Threshold Voltage,<br>AC (Pins 1, 4)           | V <sub>TH+</sub>  | $V_{IN} =  V_1 - V_4 $ ; Pins 2, 3 Open<br>$V_{CC} = 4.5V$ ; $V_0 = 0.4V$ ; $I_0 \ge 2.6$ mA        | 1, 2, 3                          | 3.79 | 5.0              | 5.62 | V    |      | c, d    |
|                                                      | V <sub>TH</sub> _ | $V_{IN} =  V_1 - V_4 $ ; Pins 2, 3 Open $V_{CC} = 4.5V$ ; $V_0 = 2.4V$ ; $V_0 \le 250 \mu A$        | 1, 2, 3                          | 2.57 | 3.7              | 4.52 | V    |      |         |
| Input Clamp Voltage                                  | V <sub>IHC1</sub> | $V_{IHC1} = V_2 - V_3$ ; $V_3 = GND$ ;<br>$I_{IN} = 10 \text{ mA}$ ; Pin 1, 4<br>Connected to Pin 3 | 1, 2, 3                          | 5.3  | 5.9              | 7.5  | V    | 3    | е       |
|                                                      | V <sub>IHC2</sub> | $V_{IHC2} =  V_1 - V_4 ;  I_{IN}  = 10 \text{ mA};$<br>Pins 2, 3 Open                               | 1, 2, 3                          | 6.0  | 6.6              | 8.0  | V    |      |         |
|                                                      | V <sub>IHC3</sub> | $V_{IHC3} = V_2 - V_3$ ; $V_3 = GND$ ;<br>$I_{IN} = 13.5 \text{ mA}$ ; Pins 1, 4 Open               | 1, 2, 3                          | _    | 12.0             | 14.0 | V    |      |         |
| Input Current                                        | I <sub>IN</sub>   | V <sub>IN</sub> = V <sub>2</sub> - V <sub>3</sub> = 5.0V;<br>Pins 1, 4 Open                         | 1, 2, 3                          | 3.0  | 3.9              | 4.5  | mA   | 4    |         |
| Logic Low Output Voltage                             | V <sub>OL</sub>   | $V_{CC} = 4.5V; I_{OL} = 2.6 \text{ mA}$                                                            | 1, 2, 3                          | _    | 0.05             | 0.4  | V    | 4    | С       |
| Logic High Output Current                            | I <sub>OH</sub>   | $V_{OH} = V_{CC} = 18V$                                                                             | 1, 2, 3                          | _    | _                | 250  | μΑ   |      |         |
| Logic Low Supply Current                             | I <sub>CCL</sub>  | $V_2 - V_3 = 5.0V; V_O = Open;$<br>$V_{CC} = 18V$                                                   | 1, 2, 3                          | _    | 0.8              | 3.0  | mA   |      |         |
| Logic High Supply Current I <sub>CCH</sub>           |                   | $V_{CC} = 18V; V_{O} = Open$<br>45% RH, t = 5s;                                                     | 1, 2, 3                          | _    | 0.001            | 20   | mA   | 5    |         |
| Input-Output Insulation                              | I <sub>I-O</sub>  | $V_{I-O} = 1500 \text{ Vdc; } T_A = 25^{\circ}\text{C}$                                             | 1                                | _    | _                | 1    | μΑ   |      | f, g    |
| Propagation Delay Time to<br>Logic Low Output Level  | t <sub>PHL</sub>  | $R_L = 1.8 \text{ k}\Omega, C_L = 15 \text{ pF}$                                                    | 9, 10, 11                        | _    | 4                | 20   | μs   | 6, 7 | h, i    |
| Propagation Delay Time to<br>Logic High Output Level | t <sub>PLH</sub>  | $R_L = 1.8 \text{ k}\Omega, C_L = 15 \text{ pF}$                                                    | 9, 10, 11                        | _    | 8                | 40   | μs   |      | h, j    |
| Logic High Common Mode                               | CM <sub>H</sub>   | $V_{CM} = 50V, T_A = 25^{\circ}C, I_{IN} = 0 \text{ mA}$                                            | 9                                | 1000 | ≥10,000          | _    | V/µs | 8    | k, l, m |
| Transient Immunity                                   |                   | $V_{CM} = 450V, T_A = 25$ °C, $I_{IN} = 0$ mA                                                       |                                  | _    | ≥10,000          | _    |      |      |         |
| Logic Low Common Mode                                | CM <sub>L</sub>   | $V_{CM} = 50V, T_A = 25^{\circ}C, I_{IN} = 4 \text{ mA}$                                            | 9                                | 1000 | ≥5,000           | _    | V/µs |      |         |
| Transient Immunity                                   |                   | $V_{CM} = 250V, T_A = 25^{\circ}C, I_{IN} = 4 \text{ mA}$                                           |                                  | _    | ≥5,000           | _    |      |      |         |

a. Commercial parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD, Class H and Class K parts receive 100% testing at 25°C, 125°C, and –55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).

b. All typical values are at  $T_A = 25$ °C,  $V_{CC} = 5$ V unless otherwise noted.

c. Logic low output level at Pin 6 occurs under the conditions of  $V_{IN} \ge V_{TH+}$  as well as the range of  $V_{IN} > V_{TH-}$  once  $V_{IN}$  has exceeded  $V_{TH+}$ . Logic high output level at Pin 6 occurs under the conditions of  $V_{IN} \le V_{TH-}$  as well as the range of  $V_{IN} < V_{TH+}$  once  $V_{IN}$  has decreased below  $V_{TH-}$ .

d. The AC voltage is instantaneous voltage.

- e.  $D_1$  and  $D_2$  are Schottky diodes;  $D_3$  and  $D_4$  are zener diodes.
- f. Device considered a two-terminal device: Pins 1, 2, 3, 4 connected together, Pins 5, 6, 7, 8 connected together.
- g. This is a momentary withstand test, not an operating condition.
- h. The 1.8-k $\Omega$  load represents 1 TTL unit load of 1.6 mA and the 4.7-k $\Omega$  pull-up resistor.
- i. The t<sub>PHL</sub> propagation delay is measured from the 2.5V level of the leading edge of a 5.0V input pulse (1 μs rise time) to the 1.5V level on the leading edge of the output pulse (see Figure 7).
- j. The t<sub>PLH</sub> propagation delay is measured from the 2.5V level of the trailing edge of a 5.0V input pulse (1 μs fall time) to the 1.5V level on the trailing edge of the output pulse (see Figure 7).
- k. Common mode transient immunity in Logic High level is the maximum tolerable  $dV_{CM/dt}$  of the common mode voltage,  $V_{CM}$ , to ensure that the output remains in a Logic High state (i.e.,  $V_O > 2.0V$ ). Common mode transient immunity in Logic Low level is the maximum tolerable  $dV_{CM/dt}$  of the common mode voltage,  $V_{CM}$ , to ensure that the output remains in a Logic Low state (i.e.,  $V_O < 0.8V$ ). See Figure 8.
- I. In applications where  $dV_{CM/dt}$  might exceed 50,000 V/ $\mu$ s (such as static discharge), a series resistor,  $R_{CC}$ , should be included to protect the detector IC from destructively high surge currents. The recommended value for  $R_{CC}$  is 240 $\Omega$  per volt of allowable drop in  $V_{CC}$  (between Pin 8 and  $V_{CC}$ ) with a minimum value of 240 $\Omega$
- m. Parameters shall be tested as part of device initial characterization and after process changes. Parameters shall be guaranteed to the limits specified for all lots not specifically tested.

#### **Typical Characteristics**

| Parameter                     | Symbol            | Typ <sup>a</sup> | Unit | Test Conditions                                            | Fig. | Notes |
|-------------------------------|-------------------|------------------|------|------------------------------------------------------------|------|-------|
| Hysteresis                    | I <sub>HYS</sub>  | 1.2              | mA   | A $I_{HYS} = I_{TH+} - I_{TH-}$                            |      |       |
|                               | V <sub>HYS</sub>  | 1.1              | V    | $V_{HYS} = V_{TH+} - V_{TH-}$                              |      |       |
| Input Clamp Voltage           | V <sub>ILC</sub>  | -0.76            | V    | $V_{ILC} = V_2 - V_3; V_3 = GND; I_{IN} = -10 \text{ mA}$  |      |       |
| Bridge Diode Forward Voltage  | V <sub>D1,2</sub> | 0.62             |      | I <sub>IN</sub> = 3 mA (see Schematic)                     |      |       |
|                               | V <sub>D3,4</sub> | 0.73             |      |                                                            |      |       |
| Input-Output Resistance       | R <sub>I-O</sub>  | 10 <sup>12</sup> | Ω    | V <sub>I-O</sub> = 500 Vdc                                 |      | b     |
| Input-Output Capacitance      | C <sub>I-O</sub>  | 2.0              | pF   | $f = 1 \text{ MHz}, V_{I-O} = 0 \text{ Vdc}$               |      |       |
| Input Capacitance             | C <sub>IN</sub>   | 50               | pF   | f = 1 MHz; V <sub>IN</sub> = 0V, Pins 2, 3; Pins 1, 4 Open |      |       |
| Output Rise Time (10% to 90%) | t <sub>r</sub>    | 10               | μs   |                                                            | 7    |       |
| Output Fall Time (90% to 10%) | t <sub>f</sub>    | 0.5              | μs   |                                                            | 7    |       |

- a. All typical values are at  $T_A = 25$ °C,  $V_{CC} = 5V$  unless otherwise noted.
- b. Device considered a two terminal device: Pins 1, 2, 3, 4 connected together, Pins 5, 6, 7 8 connected together.

**Figure 1 Typical Transfer Characteristics** 



Figure 2 Typical dc Threshold Levels vs. Temperature



Figure 3 Typical Input Characteristics,  $\mathbf{I}_{\text{IN}}$  vs.  $\mathbf{V}_{\text{IN}}$  (AC Voltage Is Instantaneous Value)



Figure 5 Typical High Level Supply Current, I<sub>CCH</sub> vs. Temperature



Figure 7 Switching Test Circuit



Figure 4 Typical Input Current,  $\mathbf{I}_{\text{IN}}$  , and Low Level Output Voltage,  $\mathbf{V}_{\text{OL}}$  , vs. Temperature



Figure 6 Typical Propagation Delay vs. Temperature



Figure 8 Test Circuit for Common Mode Transient Immunity and Typical Waveforms



#### **Electrical Considerations**

The HCPL-5760, HCPL-5761, HCPL-576K, or 5962-89477 optocoupler has internal temperature-compensated, predictable voltage and current threshold points that allow selection of an external resistor,  $R_{\rm x}$ , to determine larger external threshold voltage levels. For a desired external threshold voltage,  $V_{\pm}$ , a corresponding typical value of  $R_{\rm x}$  can be obtained from Figure 10. Specific calculation of  $R_{\rm x}$  can be obtained from Equation 1 of Figure 11. Specification of both  $V_{+}$  and  $V_{-}$  voltage threshold levels simultaneously can be obtained by the use of  $R_{\rm x}$  and  $R_{\rm p}$  as shown in Figure 11 and determined by Equations 2 and 3.

 $\rm R_x$  can provide overcurrent transient protection by limiting input current during a transient condition. For monitoring contacts with a relay or switch, the HCPL-5760/1/K, or 5962-89477 combination with  $\rm R_x$  and  $\rm R_p$  can be used to allow a specific current to be conducted through the contacts for cleaning purposes (wetting current).

The choice of which input voltage clamp level to choose depends upon the application of this device (see Figure 3). It is recommended that the low clamp condition be used when possible to lower the input power dissipation as well as the LED current, which minimizes LED degradation over time.

In applications where dV<sub>CM/dt</sub> might be extremely large (such as static discharge), a series resistor, R<sub>CC</sub>, should be connected in series with V<sub>CC</sub> and Pin 8 to protect the detector IC from destructively high surge currents. In addition, it is recommended that a ceramic disc bypass capacitor of 0.01  $\mu F$  to 0.1  $\mu F$  be placed between Pins 8 and 5 to reduce the effect of power supply noise.

For interfacing ac signals to TTL systems, output low-pass filtering can be performed with a pull-up resistor of 1.5 k $\Omega$  and 20  $\mu$ F capacitor. This application requires a Schmitt trigger gate to avoid slow rise time chatter problems. For ac input applications, a filter capacitor can be placed across the dc input terminals for either signal or transient filtering.

Either AC (Pins 1, 4) or DC (Pins 2, 3) input can be used to determine external threshold levels.

For one specifically selected external threshold voltage level  $V_+$  or  $V_-$ ,  $R_\chi$  can be determined without use of  $R_p$  via the following equation.

**Equation 1** 

$$R_{x} = \frac{V_{+(-)} - V_{TH+(-)}}{I_{TH+(-)}}$$

For two specifically selected external threshold voltage levels, V+ and  $V_-$ , the use of  $R_x$  and  $R_p$  will permit this selection via equations 2, 3 provided the following conditions are met:

$$\frac{V_{+}}{V_{-}} \ge \frac{V_{TH+}}{V_{TH-}}$$
 and  $\frac{V_{+} - V_{TH+}}{V_{-} - V_{TH-}} < \frac{I_{TH+}}{I_{TH-}}$ 

**Equation 2** 

$$R_{X} = \frac{V_{TH+}(V_{+}) - V_{TH+}(V_{-})}{I_{TH+}(V_{TH-}) - I_{TH-}(V_{TH+})}$$

**Equation 3** 

$$\mathsf{R}_{\mathsf{P}} = \frac{\mathsf{V}_{\mathsf{TH+}}(\mathsf{V}_{+}) - \mathsf{V}_{\mathsf{TH+}}(\mathsf{V}_{-})}{\mathsf{I}_{\mathsf{TH+}}(\mathsf{V}_{-} - \mathsf{V}_{\mathsf{TH-}}) - \mathsf{I}_{\mathsf{TH-}}(\mathsf{V}_{\mathsf{TH+}} - \mathsf{V}_{+})}$$

See Application Note 1004 for more information.

<sup>1.</sup> In applications where  $dV_{CM/dt}$  might exceed 50,000 V/ $\mu$ s (such as static discharge), a series resistor,  $R_{CC}$ , should be included to protect the detector IC from destructively high surge currents. The recommended value for  $R_{CC}$  is  $240\Omega$  per volt of allowable drop in  $V_{CC}$  (between Pin 8 and  $V_{CC}$ ) with a minimum value of  $240\Omega$ .

Figure 9 Operating Circuit for Burn-in and Steady State Life Tests



Figure 10 Typical External Threshold Characteristic, V<sub>+</sub> vs. R<sub>x</sub>



Figure 11 External Threshold Voltage Level Selection



For product information and a complete list of distributors, please go to our web site: www.broadcom.com.

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom in the United States, certain other countries and/or the EU.

Copyright © 2005-2017 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

AV02-3836EN – February 17, 2017

