

## **General Description**

The MAX16962 is a high-efficiency, synchronous stepdown converter that operates with a 2.7V to 5.5V input voltage range and provides a 0.8V to 3.6V output voltage range. The wide input/output voltage range and the ability to provide up to 4A to load current make this device ideal for on-board point-of-load and post-regulation applications. The MAX16962 achieves -3.7%/+2.6% output error over load, line, and temperature ranges.

The MAX16962 features a 2.2MHz fixed-frequency PWM mode for better noise immunity and load transient response, and a pulse frequency modulation mode (SKIP) for increased efficiency during light-load operation. The 2.2MHz frequency operation allows for the use of all-ceramic capacitors and minimizes external components. The optional spread-spectrum frequency modulation minimizes radiated electromagnetic emissions.

Integrated low R<sub>DSON</sub> switches improve efficiency at heavy loads and make the layout a much simpler task with respect to discrete solutions.

The MAX16962 is offered with factory-preset output voltages or with an adjustable output voltage. (See the <u>Selector Guide</u> for options). Factory preset output voltage versions allow customers to achieve -3.7%/+2.6% output voltage accuracy without using external resistors, while the adjustable output voltage version provides the flexibility to set the output voltage to any desired value between 0.8V to 3.6V using an external resistive divider.

Additional features include 8ms soft-start, 16ms powergood output delay, overcurrent, and overtemperature protections.

The MAX16962 is available in thermally enhanced 16-pin TSSOP-EP and 4mm x 4mm, 16-pin TQFN-EP packages, and is specified for operation over the -40°C to +125°C automotive temperature range.

### Ordering Information appears at end of data sheet.

## **Benefits and Features**

- ♦ Small External Components
  ♦ 2.2MHz Operating Frequency
- Ideal for Point-of-Load Applications
  ♦ 4A Maximum Load Current
  ♦ Adjustable Output Voltage: 0.8V to 3.6V
  ♦ 2.7V to 5.5V Operating Supply Voltage
- High Efficiency at Light Load
  - ♦ 26µA Skip Mode Quiescent Current
- Minimizes Electromagnetic Interference

   Programmable SYNC I/O Pin
  - ♦ Operates Above AM-Radio Band
  - ♦ Available Spread Spectrum
- - ♦ Open-Drain Power-Good Output
- Limits Inrush Current During Startup
  Soft-Start
- Overtemperature and Short-Circuit Protections
- 4mm x 4mm, 16-Pin Thin QFN and 16-Pin TSSOP Packages
- ♦ -40°C to 125°C Operating Temperature Range

## Applications

Automotive Infotainment Point-of-Load Applications Industrial/Military

## **Typical Application Circuit**



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com.

## **ABSOLUTE MAXIMUM RATINGS**

| PV, PV1, PV2 to GND0.3V to +6V                                           |
|--------------------------------------------------------------------------|
| EN, PG to GND0.3V to +6V                                                 |
| PGND1 and PGND2 to GND0.3V to +0.3V                                      |
| LX1, LX2 Continuous RMS Current                                          |
| (LX1 connected in Parallel with LX2)4A                                   |
| LX Current (LX1 connected in Parallel with LX2)±6A (Note 5)              |
| All Other Pins Voltages to GND ( $V_{PV}$ + 0.3V) to ( $V_{GND}$ - 0.3V) |
| Output Short-Circuit DurationContinuous                                  |
|                                                                          |

\*As per JEDEC51 Standard (multilayer board).

| TSSOP (derate 26.1mW/°C above +70°C) | 2088.8mW*       |
|--------------------------------------|-----------------|
| Operating Temperature Range          | -40°C to +125°C |
| Junction Temperature                 | +150°C          |
| Storage Temperature Range            | -65°C to +150°C |
| Lead Temperature (soldering, 10s)    | +300°C          |
| Soldering Temperature (reflow)       | +260°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## PACKAGE THERMAL CHARACTERISTICS (Note 1)

| TQFN                                                       |  |
|------------------------------------------------------------|--|
| Junction-to-Ambient Thermal Resistance (0JA)40°C/W         |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )6°C/W |  |

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

## **ELECTRICAL CHARACTERISTICS**

 $(V_{PV} = V_{PV1} = V_{PV2} = 5V, V_{EN} = 5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| PARAMETER                              | SYMBOL                                                                       | CONDITIONS                                          | MIN  | ТҮР  | MAX  | UNITS |
|----------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------|-------|
| Supply Voltage Range                   | VPV                                                                          | Normal operation                                    | 2.7  |      | 5.5  | V     |
| Supply Current                         | IPV                                                                          | No load, VPWM = 0V                                  | 12   | 26   | 45   | μA    |
| Shutdown Supply Current                | ISHDN                                                                        | $VEN = 0V, TA = +25^{\circ}C$                       |      | 1    | 5    | μA    |
| Undervoltage Lockout Threshold<br>Low  | VUVLO_L                                                                      |                                                     |      |      |      | V     |
| Undervoltage Lockout Threshold<br>High | VUVLO_H                                                                      |                                                     |      |      | 2.6  | V     |
| Undervoltage Lockout Hysteresis        |                                                                              |                                                     |      | 0.07 |      | V     |
| SYNCHRONOUS STEP-DOWN D                | C-DC CONV                                                                    | ERTER                                               |      |      |      |       |
| FB Regulation Voltage                  | Vouts                                                                        |                                                     |      | 800  |      | mV    |
|                                        | Mouto                                                                        | ILOAD = 4A                                          | -3.7 | 0    | +2.6 | 0/    |
| Feedback Set-Point Accuracy            | Vouts                                                                        | ILOAD = 0A                                          | -1.9 |      | +2.6 | %     |
| pMOS On-Resistance                     | OS On-Resistance RDSON_P VPV1 = 5V, ILX_ = 0.4A,<br>LX1 in parallel with LX2 |                                                     |      | 34   | 55   | mΩ    |
| nMOS On-Resistance RDSON_N             |                                                                              | VPV1 = 5V, ILX_ = 0.8A,<br>LX1 in parallel with LX2 |      | 25   | 45   | mΩ    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{PV} = V_{PV1} = V_{PV2} = 5V, V_{EN} = 5V, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| Maximum pMOS Current-Limit<br>Threshold       | ILIMP1                       | LX1 and LX2 shorted together                           | 5.2 | 6.8  | 8.5  | А     |
|-----------------------------------------------|------------------------------|--------------------------------------------------------|-----|------|------|-------|
| PARAMETER                                     | SYMBOL                       | CONDITIONS                                             | MIN | ТҮР  | МАХ  | UNITS |
| Maximum Output Current                        | IOUT                         | $(VOUT + 0.5V \le VPV1 \le 5.5V)$ (Note 3)             | 4.4 |      |      | A     |
|                                               |                              | Fixed output voltage variants                          | 1   | 2    | 5    |       |
| OUTS Bias Current                             | IB_OUTS                      | Adjustable output version                              | -1  |      | +1   | μA    |
| LX_ Leakage Current                           | ILX_LEAK                     | VPV_ = 5V, LX_ = PGND_ or PV_,<br>TA = $+25^{\circ}$ C | -1  |      | +1   | μA    |
| Minimum On-Time                               | ton_min                      |                                                        |     | 60   |      | ns    |
| LX Discharge Resistance                       | RLX                          | VEN = $0V$ , through the OUTS pin                      | 15  | 24   | 55   | Ω     |
| Maximum Short-Circuit Current                 |                              |                                                        |     |      | 10.4 | A     |
| OSCILLATOR                                    |                              |                                                        |     |      |      |       |
| Oscillator Frequency                          | fSW                          | Internally generated                                   | 2.0 | 2.2  | 2.4  | MHz   |
| Spread Spectrum $\Delta f/$                   |                              | Spread-spectrum enabled                                |     | +6   |      | %     |
| SYNC Input Frequency Range fSYNC              |                              | 50% duty cycle (Note 4)                                | 1.7 |      | 2.4  | MHz   |
| THERMAL OVERLOAD                              |                              |                                                        |     |      |      |       |
| Thermal Shutdown Threshold                    |                              |                                                        |     | +165 |      | °C    |
| Thermal Shutdown Hysteresis                   | ermal Shutdown Hysteresis 15 |                                                        |     | °C   |      |       |
| POWER-GOOD OUTPUT (PG)                        |                              |                                                        |     |      |      |       |
| PG Overvoltage Threshold                      | PGOVTH                       | Percentage of nominal output                           | 106 | 110  | 114  | %     |
| PG Undervoltage Threshold                     | PGUVTH                       | Percentage of nominal output                           | 90  | 92   | 94   | %     |
| PG Timeout Period                             |                              |                                                        |     | 16   |      | ms    |
| Undervoltage/Overvoltage<br>Propagation Delay |                              |                                                        |     | 28   |      | μs    |
| Output High Leakage Current                   |                              | $TA = +25^{\circ}C$                                    |     |      | 0.2  | μA    |
|                                               |                              | ISINK = 3mA                                            |     |      | 0.4  |       |
| PG Output Low Voltage                         |                              | VPV = 1.2V, ISINK = 100µA                              |     |      | 0.4  | V     |
| ENABLE INPUTS (EN)                            |                              |                                                        |     |      |      |       |
| Input Voltage High                            | VINH                         | Input rising                                           | 2.4 |      |      | V     |
| Input Voltage Low                             | VINL                         | Input falling                                          |     |      | 0.5  | V     |
| Input Hysteresis                              |                              |                                                        |     | 0.85 |      | V     |
| Input Current                                 |                              | VEN = high                                             | 0.1 | 1.0  | 2    | μA    |
| Pulldown Resistor                             |                              | VEN = low                                              | 50  | 100  | 200  | kΩ    |
| DIGITAL INPUTS (PWM, SYNC                     | AS INPUT)                    |                                                        |     |      |      |       |
| Input Voltage High                            | VINH                         |                                                        | 1.8 |      |      | V     |
| Input Voltage Low                             | VINL                         |                                                        |     |      | 0.4  | V     |

## ELECTRICAL CHARACTERISTICS (continued)

 $(V_{PV} = V_{PV1} = V_{PV2} = 5V, V_{EN} = 5V, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)

| PARAMETER                       | SYMBOL | CONDITIONS              | MIN | ТҮР | МАХ | UNITS |
|---------------------------------|--------|-------------------------|-----|-----|-----|-------|
| Input Voltage Hysteresis        |        |                         |     | 50  |     | mV    |
| Pulldown Resistor               |        |                         | 50  | 100 | 200 | kΩ    |
| DIGITAL OUTPUT (SYNC AS OUTPUT) |        |                         |     |     |     |       |
| Output Voltage Low              | VOL    | ISINK = 3mA             |     |     | 0.4 | V     |
| Output Voltage High             | Voh    | VPV = 5V, ISOURCE = 3mA | 4.2 |     |     | V     |

Note 2: All limits are 100% production tested at +25°C. Limits over temperature are guaranteed by design.

Note 3: Calculated value based on an assumed inductor current ripple of 30%.

Note 4: For SYNC frequency outside (1.7, 2.4) MHz, contact factory.

**Note 5:** LX\_ has internal clamp diodes to PGND\_ and IN\_. Applications that forward bias these diodes should take care not to exceed the IC's package power dissipation limits.

## **Typical Operating Characteristics**

 $(V_{PV} = V_{PV1} = 5V, V_{EN} = 5V, T_A = +25^{\circ}C$ , unless otherwise noted.)





**Typical Operating Characteristics** 

Maxim Integrated

## **Pin Configurations**



## **Pin Descriptions**

| P           | IN               |       |                                                                                                                                                                                                  |
|-------------|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFN        | TSSOP            | NAME  | FUNCTION                                                                                                                                                                                         |
| 1           | 3                | LX2   | Switching Node 2. LX2 is high impedance when the converter is off.                                                                                                                               |
| 2           | 4                | PGND2 | Power Ground 2                                                                                                                                                                                   |
| 3           | 5                | PGND1 | Power Ground 1                                                                                                                                                                                   |
| 4           | 6                | LX1   | Switching Node 1. LX1 is high impedance when the converter is off.                                                                                                                               |
| 5           | 7                | PV1   | Input Supply 1. Bypass PV1 with at least a $4.7\mu$ F ceramic capacitor to PGND1. Connect PV1 to PV2 for normal operation.                                                                       |
| 6           | 8                | EN    | Enable Input. Drive EN high to enable converter. Drive EN low to disable converter.                                                                                                              |
| 7           | 9                | OUTS  | Feedback Input (Adjustable Output Option Only). Connect an external resistive divider from VOUT to OUTS and GND to set the output voltage. See Figure 2.                                         |
| 8           | 10               | PG    | Power-Good Output. Open-drain output. PG asserts when VOUT drops below 8% or rises above 10% of the nominal output voltage. Connect to a 20k $\Omega$ pullup resistor.                           |
| 9,<br>13–15 | 1, 11,<br>15, 16 | GND   | Ground                                                                                                                                                                                           |
| 10          | 12               | PWM   | PWM Control Input. Drive PWM high to put converters in forced-PWM mode. Drive PWM low to put converters in SKIP mode.                                                                            |
| 11          | 13               | SYNC  | Factory-Set Sync Input or Output. As an input, SYNC accepts a 1.7MHz to 2.4MHz external clock signal. As an output, SYNC outputs a 90° phase-shifted signal with respect to internal oscillator. |

| Р      | N                    |      | FUNCTION                                                                                                                                                                            |
|--------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFN   | TSSOP                | NAME | FUNCTION                                                                                                                                                                            |
| 12     | 14                   | PV   | Device Supply Voltage Input. Bypass with at least a 1 $\mu$ F ceramic capacitor to GND. In addition, connect a 10 $\Omega$ decoupling resistor between PV and the bypass capacitor. |
| 16     | 16   2   PV2   · ··· |      | Input Supply 2. Bypass PV2 with at least a $4.7\mu$ F ceramic capacitor to PGND2. Connect PV2 to PV1 for normal operation.                                                          |
| — — EP |                      | EP   | Exposed Pad. Connect EP to a large-area contiguous copper ground plane for effective power dissipation. Do not use as the only IC ground connection. EP must be connected to GND.   |

## **Pin Descriptions (continued)**

## **Detailed Description**

The MAX16962 is a high-efficiency, synchronous stepdown converter that operates with a 2.7V to 5.5V input voltage range and provides a 0.8V to 3.6V output voltage range. The MAX16962 delivers up to 4A of load current and achieves -3.7%/+2.6% output error over load, line, and temperature ranges.

The PWM input forces the MAX16962 into either a fixedfrequency, 2.2MHz PWM mode or a low-power pulse frequency modulation mode (SKIP). Optional spreadspectrum frequency modulation minimizes radiated electromagnetic emissions due to the switching frequency. The factory programmable synchronization I/O (SYNC) enables system synchronization.

Integrated low  $R_{DSON}$  switches help improve efficiency at heavy loads and make the layout a much simpler task with respect to discrete solutions.

The device is offered with factory-preset output voltages that achieve -3.7%/+2.6% output voltage accuracy without using external resistors. In addition, the output voltage can be set to any desired values between 0.8V to 3.6V using an external resistive divider wth the adjustable option.

Additional features include 8ms soft-start, 16ms powergood delay output, overcurrent, and overtemperature protections. See Figure 1.

## **Power-Good Output**

The MAX16962 features an open-drain power-good output that asserts when the output voltage drops 8% below or rises 10% above the regulated voltage. PG remains asserted for a fixed 16ms timeout period after the output rises up to its regulated voltage. Connect PG to OUTS with a 20k $\Omega$  resistor.

The MAX16962 includes an 8ms fixed soft-start time. Soft-start time limits startup inrush current by forcing the output voltage to ramp up over time towards its regulation point.

## **Spread-Spectrum Option**

Soft-Start

The MAX16962 featuring spread-spectrum (SS) operation varies the internal operating frequency up by SS = 6% relative to the internally generated operating frequency of 2.2MHz (typ). This function does not apply to externally applied oscillation frequency. The internal oscillator is frequency modulated with a 6% frequency deviation. See the <u>Selector Guide</u> for available options.

## Synchronization (SYNC)

SYNC is a factory-programmable I/O. See the <u>Selector</u> <u>Guide</u> for available options. When SYNC is configured as an input, a logic-high on PWM enables SYNC to accept signal frequency in the range of 1.7MHz <  $f_{SYNC}$ < 2.4MHz. When SYNC is configured as an output, a logic-high on PWM enables SYNC to output a 90° phaseshifted signal with respect to internal oscillator.

## **Current-Limit/Short-Circuit Protection**

The MAX16962 features current limit that protects the device against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side MOSFET remains on until the inductor current reaches the high-side MOSFET's current-limit threshold. The converter then turns on the low-side MOSFET to allow the inductor current to ramp down. Once the inductor current crosses the low-side MOSFET current-limit threshold, the converter turns on the high-side MOSFET for minimum on-time periode. This cycle repeats until the short or overload condition is removed.

## MAX16962

## 4A, 2.2MHz, Synchronous Step-Down DC-DC Converter



Figure 1. Internal Block Diagram

#### **FPWM/SKIP Modes**

The MAX16962 features an input (PWM) that puts the converter either in SKIP mode or forced-PWM (FPWM) mode of operation. See the *Pin Descriptions* for mode detail. In FPWM mode, the converter switches at a constant frequency with variable on-time. In skip mode, the converter's switching frequency is load-dependent until the output load reaches the SKIP threshold. At higher load current, the switching frequency does not change and the operating mode is similar to the FPWM mode. SKIP mode helps improve efficiency in light-load applications by allowing the converters to turn on the high-side

switch only when needed to maintain regulation. As such, the converter does not switch MOSFETs on and off as often as is the case in the FPWM mode. Consequently, the gate charge and switching losses are much lower in SKIP mode.

#### **Overtemperature Protection**

Thermal overload protection limits the total power dissipation in the MAX16962. When the junction temperature exceeds +165°C (typ), an internal thermal sensor shuts down the internal bias regulator and the step-down controller, allowing the IC to cool. The thermal sensor turns on the IC again after the junction temperature cools by 15°C.

## Table 1. Inductor Values vs. (V<sub>IN</sub> - V<sub>OUT</sub>)

| V <sub>IN</sub> - V <sub>OUT</sub> (V) | 5.0 to 3.3 | 5.0 to 2.5 | 5.0 to 1.5 | 3.3 to 0.8 |
|----------------------------------------|------------|------------|------------|------------|
| INDUCTOR (µH)                          | 0.8        | 0.6        | 0.47       | 0.33       |



Figure 2. Adjustable Output Voltage Setting

## **Applications Information**

## **Setting the Output Voltage**

Connect OUTS to V<sub>OUT</sub> for factory programmed output voltage.(See the <u>Selector Guide</u>.) To set the output to other voltages between 0.8V and 3.6V, connect a resistive divider from output (V<sub>OUT</sub>) to OUTS to GND (Figure 2). Select R2 (OUTS to GND resistor) less than or equal to 100k $\Omega$ . Calculate R1 (V<sub>OUT</sub> to OUTS resistor) with the following equation:

$$\begin{split} R1 &= R2 \Bigg[ \Bigg( \frac{V_{OUT}}{V_{OUTS}} \Bigg) - 1 \Bigg] \\ \text{where } \frac{R1 \times R2}{R1 + R2} \leq 7.5 \text{k}\Omega \end{split}$$

where  $V_{OUTS}$  = 800mV (see the <u>Electrical Characteristics</u> table).

The external feedback resistive divider must be frequency compensated for proper operation. Place a capacitor across each resistor in the resistive divider network. Use the following equation to determine the value of the capacitors:

$$C1 = 10pF\left(\frac{R2}{R1}\right)$$

## **Inductor Selection**

Three key inductor parameters must be specified for operation with the MAX16962: inductance value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance ( $R_{DCR}$ ). Use the following formulas to determine the minimum inductor value:

$$L_{MIN1} = \left[ \left( V_{IN} - V_{OUT_{-}} \right) \times \left( \frac{V_{OUT_{-}}}{V_{IN}} \right) \times \left( \frac{3}{f_{OP} \times 4A} \right) \right]$$

where  $f_{\mbox{OP}}$  is the operating frequency. This value is 2.2MHz unless externally synchronized to a different frequency.

The next equation ensures that the inductor curent downslope is less than the internal slope compensation. For this to be the case, the following equation needs to be satisfied:

$$-m \ge \frac{m2}{2}$$

where m2 is the inductor current downslope:

and -m is the slope compensation:

$$\left[\frac{0.8 \, \text{x Imax}}{\mu \text{s}}\right]$$

Solving for L:

$$L_{MIN2} = V_{OUT} \times \frac{\mu s}{1.6 \times 4A}$$

The equation that provides the bigger inductor value must be chosen for proper operation:

$$L_{MIN} = max(L_{MIN1}, L_{MIN2})$$

The maximum inductor value recommended is twice the chosen value from the above formula.

$$L_{MAX} = 2 \times L_{MIN}$$

## 4A, 2.2MHz, Synchronous Step-Down **DC-DC Converter** Input Capacitor **Output Capacitor**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching.

The input capacitor RMS current requirement (I<sub>RMS</sub>) is defined by the following equation:

$$I_{RMS} = I_{LOAD(MAX)} \frac{\sqrt{V_{OUT}(V_{PV1} - V_{OUT})}}{V_{PV1}}$$

I<sub>BMS</sub> has a maximum value when the input voltage equals twice the output voltage (VPV1 = 2VOUT), so  $I_{\text{RMS}(\text{MAX})} = I_{\text{LOAD}(\text{MAX})}/2.$ 

Choose an input capacitor that exhibits less than +10°C self-heating temperature rise at the RMS input current for optimal long-term reliability.

The input-voltage ripple is composed of  $\Delta V_{Q}$  (caused by the capacitor discharge) and  $\Delta V_{ESR}$  (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high-ripple current capability at the input. Assume the contribution from the ESR and capacitor discharge equal to 50%. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$\text{ESR}_{\text{IN}} = \frac{\Delta V_{\text{ESR}}}{I_{\text{OUT}} + \frac{\Delta I_{\text{L}}}{2}}$$

where:

$$\Delta I_{L} = \frac{(V_{PV1} - V_{OUT}) \times V_{OUT}}{V_{PV1} \times f_{SW} \times L}$$

and:

$$C_{IN} = \frac{I_{OUT} \times D(1-D)}{\Delta V_Q \times f_{SW}}$$
 and  $D = \frac{V_{OUT}}{V_{PV1}}$ 

where IOUT is the maximum output current, and D is the duty cycle.

It is strongly recommended that a 4.7µF small footprint be placed close to PV1 and PV2 and a minimum of 100nF small footprint be placed close to PV. Using a small footprint such as 0805 or smaller helps to reduce the total parasitic inductance.

**MAX16962** 

The minimum capacitor required depends on output voltage, maximum device current capability, and the error-amplifier voltage gain. Use the following formula to determine the required output capacitor value:

> $C_{OUT(MIN)} = \frac{V_{REF} \times G_{EAMP}}{2\pi \times f_{CO} \times V_{OUT} \times R_{CS}}$  $=\frac{0.8V \times 31.7}{2\pi \times 210 \text{kHz} \times \text{V}_{\text{OUT}} \times 139 \text{m}\Omega}$

where  $f_{CO}$ , the target crossover frequency, is 210kHz, G<sub>FAMP</sub>, the error-amplifier voltage gain, is 31.7V/V, and R<sub>CS</sub> is  $139m\Omega$ .

#### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. Use a multilayer board whenever possible for better noise immunity and power dissipation. Follow these guidelines for good PCB layout:

- 1) Use a large contiguous copper plane under the MAX16962 package. Ensure that all heat-dissipating components have adequate cooling. The bottom pad of the MAX16962 must be soldered down to this copper plane for effective heat dissipation and maximizing the full power out of the MAX16962. Use multiple vias or a single large via in this plane for heat dissipation.
- 2) Isolate the power components and high current path from the sensitive analog circuitry. This is essential to prevent any noise coupling into the analog signals.
- 3) Add small footprint blocking capacitors with low self-resonance frequency close to PV1, PV2, and PV.
- 4) Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation. The high current path composed of input capacitors at PV1, PV2, inductor, and the output capacitor should be as short as possible.

- 5) Keep the power traces and load connections short. This practice is essential for high efficiency. Use thick copper PCBs (2oz vs. 1oz) to enhance full-load efficiency.
- 6) OUTS are sensitive to noise for devices with external feedback option. The resistive network, R1, R2, and C1 must be placed close to OUTS and far away from the LX\_ node and high switching current paths. The ground node of R2 must be close to GND.
- 7) The ground connection for the analog and power section should be close to the IC. This keeps the ground current loops to a minimum. In cases where only one ground is used enough isolation between analog return signals and high power signals must be maintained.

## **Chip Information**

PROCESS: BiCMOS

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. |
|-----------------|-----------------|----------------|---------------------|
| 16 TQFN-EP      | T1644+4         | <u>21-0139</u> | <u>90-0070</u>      |
| 16 TSSOP-EP     | U16E+3          | <u>21-0108</u> | <u>90-0120</u>      |

## **Selector Guide**

| ROOT PART | PACKAGE<br>SUFFIX | OPTION SUFFIX | OUTPUT<br>VOLTAGE | SPREAD<br>SPECTRUM | SYNC IN/OUT |
|-----------|-------------------|---------------|-------------------|--------------------|-------------|
| MAX16962  | RAUE              | A/V+          | Ext. Adj.         | Disabled           | In          |
| MAX16962  | SAUE              | A/V+          | Ext. Adj.         | Enabled            | In          |
| MAX16962  | RATE              | A/V+          | Ext. Adj.         | Disabled           | In          |
| MAX16962  | SATE              | A/V+          | Ext. Adj.         | Enabled            | In          |

Note: Contact the factory for variants with different output-voltage, spread-spectrum , and power-good delay time settings.

## **Ordering Information**

| PART             | TEMP RANGE      | LOAD CURRENT CAPABILITY (A) | PIN-PACKAGE  |
|------------------|-----------------|-----------------------------|--------------|
| MAX16962_ATE_/V+ | -40°C to +125°C | 4                           | 16 TQFN-EP*  |
| MAX16962_AUE_/V+ | -40°C to +125°C | 4                           | 16 TSSOP-EP* |

**Note:** "\_" is a package suffix placeholder for either "R" or "S," as shown the <u>Selector Guide</u>. The second "\_" is in the option suffix. *N* denotes an automotive qualified part.

+Denotes a lead(Pb)-free/RoHS-compliant package.

\*EP = Exposed pad.

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                     | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 7/12             | Initial release                                                                                                                                                                                                                                                                 |                  |
| 1                  | 9/13             | Updated <i>Electrical Characteristics</i> table, TOCs 1, 2, and 4, equation in the <i>Setting the Output Voltage</i> section, step 6 in the <i>PCB Layout Guidelines</i> , and the <i>Ordering Information</i> section                                                          | 3–5, 9–11        |
| 2                  | 5/14             | Added FB regulation voltage specifications and updated V <sub>PV</sub> condition in <i>Electrical Characteristics</i> table; corrected equations and updated Table 2 in the <i>Inductor Selection</i> and <i>Output Capacitor</i> sections; updated <i>Ordering Information</i> | 2, 3, 9–11       |
| 3                  | 7/15             | Added formula to equation in the <i>Setting the Output Voltage</i> section, replaced the <i>Output Capacitor</i> section, and deleted Table 2                                                                                                                                   | 9, 10            |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

#### Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

© 2014 Maxim Integrated Products, Inc.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.