# STW52NK25Z # N-CHANNEL 250V - 0.033Ω - 52A TO-247 Zener-Protected SuperMESH™ MOSFET **Table 1: General Features** | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | Pw | |------------|------------------|---------------------|----------------|-------| | STW52NK25Z | 250 V | < 0.045 Ω | 52 A | 300 W | - TYPICAL $R_{DS}(on) = 0.033 \Omega$ - EXTREMELY HIGH dv/dt CAPABILITY - 100% AVALANCHE TESTED - GATE CHARGE MINIMIZED - VERY LOW INTRINSIC CAPACITANCES - VERY GOOD MANUFACTURING REPEATIBILITY #### **DESCRIPTION** The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications. Such series complements ST full range of high voltage MOSFETs including revolutionary MDmesh™ products. #### **APPLICATIONS** - HIGH CURRENT, HIGH SPEED SWITCHING DC CHOPPERs - IDEAL FOR OFF-LINE POWER SUPPLIES, ADAPTORS AND PFC Figure 1: Package Figure 2: Internal Schematic Diagram **Table 2: Order Codes** | SALES TYPE | MARKING | PACKAGE | PACKAGING | |------------|----------|---------|-----------| | STW52NK25Z | W52NK25Z | TO-247 | TUBE | November 2004 1/10 **Table 3: Absolute Maximum ratings** | Symbol | Parameter | Value | Unit | |------------------------------------|-------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 250 | V | | $V_{DGR}$ | Drain-gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 250 | V | | V <sub>GS</sub> | Gate- source Voltage | ± 30 | V | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 25°C | 52 | А | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 32.76 | А | | I <sub>DM</sub> (●) | Drain Current (pulsed) | 208 | А | | Ртот | Total Dissipation at T <sub>C</sub> = 25°C | 300 | W | | | Derating Factor | 2.38 | W/°C | | V <sub>ESD(G-S)</sub> | Gate source ESD(HBM-C=100pF, R=1.5KΩ) | 6000 | V | | dv/dt (1) | Peak Diode Recovery voltage slope | 4.5 | V/ns | | T <sub>j</sub><br>T <sub>stg</sub> | Operating Junction Temperature<br>Storage Temperature | -55 to 150 | °C | <sup>(•)</sup> Pulse width limited by safe operating area #### **Table 4: Thermal Data** | Rthj-case | Thermal Resistance Junction-case Max | 0.42 | °C/W | |----------------|------------------------------------------------|------|------| | Rthj-amb | Thermal Resistance Junction-ambient Max | 30 | °C/W | | T <sub>I</sub> | Maximum Lead Temperature For Soldering Purpose | 300 | | #### **Table 5: Avalanche Characteristics** | Symbol | Parameter | Max Value | Unit | |-----------------|---------------------------------------------------------------------------------------------|-----------|------| | I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by T <sub>j</sub> max) | 52 | Α | | E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 500 | mJ | #### Table 6: GATE-SOURCE ZENER DIODE | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------|------------------------|------|------|------|------| | BV <sub>GSO</sub> | Gate-Source Breakdown<br>Voltage | Igs=± 1mA (Open Drain) | 30 | | | V | #### PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components. 2/10 <sup>(1)</sup> I<sub>SD</sub> $\leq$ 52A, di/dt $\leq$ 200A/ $\mu$ s, V<sub>DD</sub> $\leq$ V(BR)DSS, T<sub>i</sub> $\leq$ T<sub>JMAX</sub>. ## **ELECTRICAL CHARACTERISTICS** (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) ### Table 7: On/Off | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|---------------------------------------------------------------|------|-------|---------|----------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 | 250 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max Rating $V_{DS}$ = Max Rating, $T_{C}$ = 125 °C | | | 1<br>50 | μA<br>μA | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20V | | | ±10 | μA | | V <sub>GS(th)</sub> | Gate Threshold Voltage | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 150 μA | 3 | 3.75 | 4.5 | V | | R <sub>DS(on)</sub> | Static Drain-source On Resistance | V <sub>GS</sub> = 10V, I <sub>D</sub> = 26 A | | 0.033 | 0.045 | Ω | ### **Table 8: Dynamic** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----------------------|------|----------------------| | g <sub>fs</sub> (1) | Forward Transconductance | V <sub>DS</sub> = 15 V <sub>,</sub> I <sub>D</sub> = 26 A | | 25 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance Output Capacitance Reverse Transfer Capacitance | $V_{DS} = 25V$ , $f = 1$ MHz, $V_{GS} = 0$ | | 4850<br>855<br>222 | | pF<br>pF<br>pF | | Coss eq. (3) | Equivalent Output<br>Capacitance | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 0V to 200 V | | 720 | | pF | | t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off Delay Time<br>Fall Time | $V_{DD} = 125V$ , $I_{D} = 26$ A $R_{G} = 4.7\Omega$ $V_{GS} = 10$ V (see Figure 17) | | 40<br>75<br>115<br>55 | | ns<br>ns<br>ns<br>ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | $V_{DD} = 200 \text{ V}, I_D = 52 \text{ A},$<br>$V_{GS} = 10 \text{ V}$ | | 160<br>32<br>87 | | nC<br>nC<br>nC | ### **Table 9: Source Drain Diode** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> (2) | Source-drain Current<br>Source-drain Current (pulsed) | | | | 52<br>208 | A<br>A | | V <sub>SD</sub> (1) | Forward On Voltage | I <sub>SD</sub> = 52 A, V <sub>GS</sub> = 0 | | | 1.6 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 52 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$<br>$V_{DD} = 100 \text{ V, T}_j = 25^{\circ}\text{C}$<br>(see Figure 18) | | 285<br>0.285<br>2 | | ns<br>µC<br>A | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 52 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$<br>$V_{DD} = 100 \text{ V, T}_j = 150 ^{\circ}\text{C}$<br>(see Figure 18) | | 336<br>0.37<br>2.2 | | ns<br>μC<br>A | Note: 1. Pulsed: Pulse duration = 300 $\mu$ s, duty cycle 1.5 %. <sup>2.</sup> Pulse width limited by safe operating area. C<sub>oss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSS</sub>. Figure 3: Safe Operating Area Figure 4: Output Characteristics Figure 5: Transconductance Figure 6: Thermal Impedance Figure 7: Transfer Characteristics Figure 8: Static Drain-source On Resistance **477** Figure 9: Gate Charge vs Gate-source Voltage Figure 10: Normalized Gate Thereshold Voltage vs Temperature Figure 11: Source-Drain Diode Forward Characteristics Figure 12: Capacitance Variations Figure 13: Normalized On Resistance vs Temperature Figure 14: Normalized BVdss vs Temperature Figure 15: Avalanche Energy vs Starting Tj Figure 16: Unclamped Inductive Load Test Circuit Figure 17: Switching Times Test Circuit For Resistive Load Figure 18: Test Circuit For Inductive Load Switching and Diode Recovery Times Figure 19: Unclamped Inductive Wafeform Figure 20: Gate Charge Test Circuit 47/ # **TO-247 MECHANICAL DATA** | DIM | | mm. | | | inch | | |------|-------|-------|-------|-------|-------|-------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | А | 4.85 | | 5.15 | 0.19 | | 0.20 | | A1 | 2.20 | | 2.60 | 0.086 | | 0.102 | | b | 1.0 | | 1.40 | 0.039 | | 0.055 | | b1 | 2.0 | | 2.40 | 0.079 | | 0.094 | | b2 | 3.0 | | 3.40 | 0.118 | | 0.134 | | С | 0.40 | | 0.80 | 0.015 | | 0.03 | | D | 19.85 | | 20.15 | 0.781 | | 0.793 | | E | 15.45 | | 15.75 | 0.608 | | 0.620 | | е | | 5.45 | | | 0.214 | | | L | 14.20 | | 14.80 | 0.560 | | 0.582 | | L1 | 3.70 | | 4.30 | 0.14 | | 0.17 | | L2 | | 18.50 | | | 0.728 | | | øΡ | 3.55 | | 3.65 | 0.140 | | 0.143 | | øR | 4.50 | | 5.50 | 0.177 | | 0.216 | | S | | 5.50 | | | 0.216 | | ## **Table 10: Revision History** | Date | Revision | Description of Changes | |-------------|----------|------------------------| | 29-Oct-2004 | 1 | First Relase | | 22-Nov-2004 | 2 | Final datasheet | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners © 2004 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America