# BTM7811K TrilithIC **Automotive Power** # **Table of Contents** | | Table of Contents | |----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Overview 3 | | <b>2</b><br>2.1<br>2.2 | Pin Configuration4Pin Assignment4Terms6 | | 3 | Block Diagram | | 4<br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7 | Circuit Description 8 Input Circuit 8 Output Stages 8 Short Circuit Protection 8 Overtemperature Protection 8 Undervoltage Lockout 8 Open Load Detection 8 Status Flag 9 | | <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4 | Electrical Characteristics10Absolute Maximum Ratings10Functional Range11Thermal Resistance11Electrical Characteristics12 | | 6 | Application Information | | 7 | Package Outlines | | 8 | Revision History | TrilithIC BTM7811K #### 1 Overview #### **Features** - · Quad D-MOS switch - · Free configurable as bridge or quad-switch - Optimized for DC motor management applications - Low R<sub>DS ON</sub> - High side: 26 m $\Omega$ typ. @ 25°C, 65 m $\Omega$ max. @ 110°C Low side: 14m $\Omega$ typ. @ 25°C, 28 m $\Omega$ max. @ 110°C - Maximum peak current: typ. 42 A @ 25 °C - Very low quiescent current: typ. 4 μA @ 25 °C - · Thermally optimized power package - Operates up to 40 V - PWM capability up to 25 kHz - · Load and GND-short-circuit-protection - Overtemperature shut down with hysteresis - · Undervoltage detection with hysteresis - Open load detection in OFF mode - Status flag for overtemperature - · Internal clamp diodes - Isolated sources for external current sensing - Green Product (RoHS compliant) - AEC Qualified PG-TO263-15-1 ### **Description** The **BTM7811K** is part of the **TrilithIC** family containing three dies in one package: One double high-side switch and two low-side switches. The drains of these three vertical DMOS chips are mounted on separated lead frames. The sources are connected to individual pins, so the **BTM7811K** can be used in H-bridge- as well as in any other configuration. The double high-side switch is manufactured in SMART SIPMOS® technology which combines low $R_{\rm DS~ON}$ vertical DMOS power stages with CMOS circuitry for control, protection and diagnosis. To achieve low $R_{\rm DS~ON}$ and fast switching performance, the low-side switches are manufactured in S-FET logic level technology. | Туре | Package | Marking | |----------|---------------|----------| | BTM7811K | PG-TO263-15-1 | BTM7811K | # 2 Pin Configuration # 2.1 Pin Assignment Figure 1 Pin Assignment BTM7811K (Top View) Table 1 Pin Definitions and Functions | Pin No. | Symbol | Function | | |---------|--------|------------------------------------------------------------------|--| | 1 | NC | Not connected | | | 2 | SL1 | Source of low-side switch 1 | | | 3 | IL1 | Analog input of low-side switch 1 | | | 4 | NC | Not connected | | | 5 | IH1 | Digital input of high-side switch 1 | | | 6 | ST1 | Status of high-side switch 1; open Drain output | | | 7 | SH1 | Source of high-side switch 1 | | | 8 | DHVS | Drain of high-side switches and power supply voltage | | | 9 | GND | Ground of high-side switches | | | 10 | IH2 | Digital input of high-side switch 2 | | | 11 | ST2 | Status of high-side switch 2; open Drain output | | | 12 | SH2 | Source of high-side switch 2 | | | 13 | IL2 | Analog input of low-side switch 2 | | | 14 | SL2 | Source of low-side switch 2 | | | 15 | NC | Not connected | | | 16 | DL2 | Drain of low-side switch 2<br>Heat-Slug 3 | | | 17 | DHVS | Drain of high-side switches and power supply voltage Heat-Slug 2 | | | 18 | DL1 | Drain of low-side switch 1<br>Heat-Slug 1 | | Pins written in **bold type** need power wiring. # 2.2 Terms Figure 2 Terms BTM7811K Table 2 | HS-Source-Current | Named during Short Circuit | Named during Leakage-Cond. | | | | |-------------------|----------------------------|----------------------------|--|--|--| | $I_{SH1,2}$ | $I_{SCPH}$ | $I_{DLLK}$ | | | | # 3 Block Diagram Figure 3 Block Diagram BTM7811K # 4 Circuit Description ## 4.1 Input Circuit The control inputs IH1,2 consist of TTL/CMOS compatible Schmitt-Triggers with hysteresis. Buffer amplifiers are driven by these stages and convert the logic signal into the necessary form for driving the power output stages. The inputs are protected by ESD clamp-diodes. The inputs IL1 and IL2 are connected to the gates of the standard N-channel vertical power-MOS-FETs. ### 4.2 Output Stages The output stages consist of an low $R_{\rm DSON}$ Power-MOS H-bridge. In H-bridge configuration, the D-MOS body diodes can be used for freewheeling when communicating inductive loads. If the high-side switches are used as single switches, positive and negative voltage spikes which occur when driving inductive loads are limited by integrated power clamp diodes. #### 4.3 Short Circuit Protection The outputs are protected against short circuit to ground and short circuit over load. In short circuit to ground and short circuit over load situation the HS switches will limit the load current. Due to the high power dissipation in short circuit situation the junction temperature will rise. The over temperature protection function will switch off the output transistors if the junction temperature reaches the over temperature shutdown limit. # 4.4 Overtemperature Protection The high-side switches also incorporate an over temperature protection circuit with hysteresis which switches off the output transistors and sets the status output to low. # 4.5 Undervoltage Lockout When $V_{\rm S}$ reaches the switch-on voltage $V_{\rm UVON}$ the IC becomes active with a hysteresis. The high-side output transistors are switched off if the supply voltage $V_{\rm S}$ drops below the switch off value $V_{\rm UVOFF}$ . ### 4.6 Open Load Detection The open load detection of the BTM7811K works in OFF condition and is based on a voltage measurement at the source of the high side switch. In order to use the open load detection SH2 has to be connected to Vcc via a pull up resistor. Because this pull up resistor would connect the bridge output to the $\mu$ C supply it needs to be disconnected whenever the high side switch is on. This can be done by a transistor as shown in the application example (Figure 5 "Application Example BTM7811K" on Page 16). To check for open load: - Set IH1 = IH2 = LOW (both high side switches off) - Set IL2 = LOW, IL1 = HIGH (only low side switch 1 is on) - Connect R<sub>ol</sub> (open load pull up) to 5V via transistor If the load is connected properly it will pull down the voltage at SH2 to a value close to 0V. If the load is disconnected the resistor will pull the voltage at SH2 to value close to Vcc. If the voltage at SH2 is higher than the open load detection voltage $V_{\rm OUT(OL)}$ then ST will be pulled down. Data Sheet 8 Rev. 1.0, 2008-05-15 # 4.7 Status Flag The status flag outputs are open drain outputs with zener-diode which require a pull-up resistor, as shown in the application circuit in **Figure 5** "Application Example BTM7811K" on Page 16. Various errors as listed in the table "Diagnosis" are reported by switching the open drain output ST to low. Table 3 Truthtable and Diagnosis (valid only for the High-Side-Switches) | Flag | | IH2 | SH1 | SH2 | ST1 | ST2 | Remarks | | |---------------------------------------|--------|-----|---------|-----|-----|-----|----------------------|--| | | Inputs | | Outputs | | | | | | | | 0 | 0 | L | L | 1 | 1 | stand-by mode | | | Normal operation; | 0 | 1 | L | Н | 1 | 1 | switch2 active | | | identical with functional truth table | 1 | 0 | Н | L | 1 | 1 | switch1 active | | | | 1 | 1 | Н | Н | 1 | 1 | both switches active | | | Open load at high-side switch 1 | 0 | Х | Z | Χ | 0 | 1 | detected | | | | 1 | Χ | Н | Χ | 1 | 1 | | | | Open load at high-side switch 2 | Χ | 0 | Χ | Z | 1 | 0 | detected | | | | X | 1 | Χ | Н | 1 | 1 | | | | Overtemperature high-side switch1 | 0 | Х | L | Χ | 1 | 1 | | | | | 1 | X | L | Χ | 0 | 1 | detected | | | Overtemperature high-side switch2 | Х | 0 | Χ | L | 1 | 1 | | | | | X | 1 | X | L | 1 | 0 | detected | | | Overtemperature both high-side | 0 | 0 | L | L | 1 | 1 | | | | switches | 0 | 1 | L | L | 1 | 0 | detected | | | | 1 | 0 | L | L | 0 | 1 | detected | | | | 1 | 1 | L | L | 0 | 0 | detected | | | Undervoltage | Х | Х | L | L | 1 | 1 | not detected | | Note: \* multiple simultaneous errors are not shown in this table | Inputs: | Outputs: | Status: | |----------------|----------------------------------|--------------| | 0 = Logic LOW | Z = Output in tristate condition | 1 = No error | | 1 = Logic HIGH | L = Output in sink condition | 0 = Error | | X = don't care | H = Output in source condition | - | | _ | X = Voltage level undefined | - | Data Sheet 9 Rev. 1.0, 2008-05-15 ## 5.1 Absolute Maximum Ratings #### Absolute Maximum Ratings<sup>1)</sup> -40 °C < $T_{\rm j}$ < 110 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | Limi | t Values | Unit | Remarks | | |---------|--------------------------------------------------|------------------|-------------|--------------|------|----------------------------------------------------------------|--| | | | | min. | max. | | | | | High-Si | de-Switches (Pins DHVS, IH1,2 and S | H1,2) | | <del>'</del> | | | | | 5.1.1 | Supply voltage | $V_{S}$ | - 0.3 | 42 | V | _ | | | 5.1.2 | Supply voltage for full short circuit protection | $V_{S(SCP)}$ | _ | 28 | V | | | | 5.1.3 | HS-drain current <sup>2)</sup> | $I_{\mathbb{S}}$ | - 14 | 3) | Α | $T_{\rm A}$ = 25°C; $t_{\rm P}$ < 100 ms | | | 5.1.4 | HS-input current | $I_{IH}$ | - 5 | 5 | mA | Pin IH1 and IH2 | | | 5.1.5 | HS-input voltage | $V_{IH}$ | <b>– 10</b> | 16 | V | Pin IH1 and IH2 | | | Status | Output ST | · | | | | | | | 5.1.6 | Status pull up voltage | $V_{ST}$ | - 0.3 | 5.4 | V | | | | 5.1.7 | Status Output current | $I_{ST}$ | - 5 | 5 | mA | Pin ST1 or ST2 | | | Low-Sid | de-Switches (Pins DL1,2, IL1,2 and SL | _1,2) | | | | | | | 5.1.8 | Drain-Source-Clamp voltage | $V_{DSL}$ | 55 | _ | V | $V_{\rm IL}$ = 0 V; $I_{\rm D}$ $\leq$ 1 mA $T_{\rm i}$ = 25°C | | | 5.1.9 | LS-drain current <sup>2)</sup> | $I_{DL}$ | - 21 | 26 | Α | $T_{\rm A}$ = 25°C; $t_{\rm P}$ < 100 ms | | | 5.1.10 | | | _ | 42 | Α | $T_{\rm A}$ = 25°C; $t_{\rm P}$ < 10 ms | | | 5.1.11 | | | _ | 67 | Α | $T_{\rm A}$ = 25°C; $t_{\rm P}$ < 1 ms | | | 5.1.12 | LS-input voltage | $V_{IL}$ | - 20 | 20 | V | Pin IL1 and IL2 | | | Temper | ratures | | | | | | | | 5.1.13 | Junction temperature | $T_{\rm j}$ | - 40 | 110 | °C | _ | | | 5.1.14 | Storage temperature | $T_{stg}$ | - 55 | 150 | °C | _ | | | ESD Pr | otection <sup>4)</sup> | | | | | | | | 5.1.15 | Input LS-Switch | $V_{ESD}$ | _ | 0.5 | kV | | | | 5.1.16 | Input HS-Switch | $V_{ESD}$ | _ | 1 | kV | | | | 5.1.17 | Status HS-Switch | $V_{ESD}$ | _ | 2 | kV | | | | 5.1.18 | Output LS and HS-Switch | $V_{ESD}$ | _ | 4 | kV | all other pins connected to Ground | | - 1) Not subject to production test; specified by design - 2) Single pulse - 3) Internally limited - 4) ESD susceptibility HBM according to EIA/JESD22-A114-B (1.5k $\Omega$ , 100pF) Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. Data Sheet 10 Rev. 1.0, 2008-05-15 # 5.2 Functional Range | Pos. | Parameter | Symbol | Limit Values | | Unit | Remarks | | |-------|----------------------------------|--------------|--------------|------|------|-----------------------------------------------|--| | | | | min. | max. | | | | | 5.2.1 | Supply voltage | $V_{S}$ | $V_{UVOFF}$ | 42 | V | After $V_{\rm S}$ rising above $V_{\rm UVON}$ | | | 5.2.2 | Supply voltage for PWM operation | $V_{S(PWM)}$ | 8 | 18 | V | _ | | | 5.2.3 | Input voltage HS | $V_{IH}$ | - 0.3 | 15 | V | _ | | | 5.2.4 | Input voltage LS | $V_{IL}$ | - 0.3 | 20 | V | _ | | | 5.2.5 | Status output current | $I_{ST}$ | 0 | 2 | mA | _ | | | 5.2.6 | Junction temperature | $T_{i}$ | - 40 | 110 | °C | _ | | Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table #### 5.3 Thermal Resistance | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | | |-------|----------------------------------------------------------------------------|---------------|--------------|------|------|------|------------|--| | | | | Min. | Тур. | Max. | | | | | 5.3.1 | LS-junction to case <sup>1)</sup> | $R_{thJC\;L}$ | _ | _ | 1.05 | K/W | | | | 5.3.2 | HS-junction to case <sup>1)</sup> | $R_{thJC\;H}$ | _ | _ | 1.45 | K/W | | | | 5.3.3 | Junction to ambient <sup>1)</sup> | $R_{thJA}$ | _ | 16 | _ | K/W | 2) | | | | $R_{\text{thJA}} = T_{\text{j(HS)}} / (P_{\text{(HS)}} + P_{\text{(LS)}})$ | | | | | | | | <sup>1)</sup> Not subject to production test, specified by design. Data Sheet 11 Rev. 1.0, 2008-05-15 <sup>2)</sup> Specified $R_{\text{thJA}}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (chip+package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. #### **Electrical Characteristics** $I_{\text{SH1}} = I_{\text{SH2}} = I_{\text{SL1}} = I_{\text{SL2}} = 0 \text{ A}; -40 \text{ °C} < T_{\text{j}} < 110 \text{ °C}; 8 \text{ V} < V_{\text{s}} < 18 \text{ V} \text{ (unless otherwise specified)}$ | Pos. | Parameter | Symbol | Limit ' | Values | | Unit | Test Condition | |--------|--------------------------------------------------------------|------------------------------|---------|----------|------|------|--------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Curren | t Consumption HS-switch | + | + | | | - | | | 5.4.1 | Quiescent current | $I_{S}$ | _ | 4 | 9 | μА | IH1 = IH2 = 0 V<br>$T_{\rm j}$ = 25 °C | | | | | _ | _ | 15 | μΑ | IH1 = IH2 = 0 V | | 5.4.2 | Supply current; one HS-switch active | $I_{S}$ | _ | 4 | 8 | mA | IH1 or IH2 = 5 V $V_{\rm S}$ = 12 V | | 5.4.3 | Supply current;<br>both HS-switches active | $I_{S}$ | _ | 8 | 16 | mA | IH1 and IH2 = 5 V $V_{\rm S}$ = 12 V | | 5.4.4 | Leakage current of high-side switch | $I_{SHLK}$ | _ | - | 7 | μΑ | $V_{\rm IH}$ = $V_{\rm SH}$ = 0 V<br>$V_{\rm S}$ = 12 V<br>$T_{\rm i}$ = 85 °C | | 5.4.5 | Leakage current through logic GND in free wheeling condition | $I_{LKCL} = I_{FH} + I_{SH}$ | _ | 2.2 | 10 | mA | $I_{\text{FH}}$ = 5 A $V_{\text{S}}$ = 12 V | | Curren | t Consumption LS-switch | | 1 | <u>'</u> | | | l | | 5.4.6 | Input current | $I_{IL}$ | _ | 10 | 100 | nA | $V_{\rm IL}$ = 20 V;<br>$V_{\rm DSL}$ = 0V | | 5.4.7 | Leakage current of low-side switch | I <sub>DL LK</sub> | _ | _ | 12 | μА | $V_{\rm IL}$ = 0 V $V_{\rm DSL}$ = 40V $T_{\rm j}$ = 85 °C | | Under | Voltage Lockout HS-switch | | | | | | | | 5.4.8 | Switch-ON voltage | $V_{UVON}$ | - | - | 5 | V | $V_{\rm S}$ increasing | | 5.4.9 | Switch-OFF voltage | $V_{UVOFF}$ | 1.8 | _ | 4.5 | V | $V_{\rm S}$ decreasing | | 5.4.10 | Switch ON/OFF hysteresis | $V_{UVHY}$ | _ | 1 | _ | V | $V_{UVON} - V_{UVOF}$ | Data Sheet 12 Rev. 1.0, 2008-05-15 $I_{\text{SH1}}$ = $I_{\text{SH2}}$ = $I_{\text{SL2}}$ = 0 A; -40 °C < $T_{\text{j}}$ < 110 °C; 8 V < $V_{\text{s}}$ < 18 V (unless otherwise specified) | Pos. | Parameter | Symbol | Limit | Values | | Unit | Test Condition | |--------|---------------------------------------------------------------|----------------------|-------|--------|----------|------|------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Output | stages | | | 1 | <u> </u> | | 1 | | 5.4.11 | Inverse diode of high-side switch; Forward-voltage | $V_{FH}$ | _ | 0.8 | 1.2 | V | I <sub>FH</sub> = 5 A | | 5.4.12 | Inverse diode of low-side switch; Forward-voltage | $V_{FL}$ | - | 0.8 | 1.2 | V | <i>I</i> <sub>FL</sub> = 5 A | | 5.4.13 | Static drain-source on-resistance of high-side switch | R <sub>DS ON H</sub> | - | 26 | _ | mΩ | $I_{\rm SH}$ = 5 A; $V_{\rm S}$ = 12 V $T_{\rm i}$ = 25 °C | | | | | _ | 45 | 65 | mΩ | $I_{SH}$ = 5 A; $V_{S}$ = 12 V<br>$T_{i}$ = 110°C <sup>2)</sup> | | 5.4.14 | Static drain-source on-resistance of low-side switch | R <sub>DS ON L</sub> | - | 14 | _ | mΩ | $I_{\rm SL}$ = 5 A; $V_{\rm IL}$ = 5 V $T_{\rm i}$ = 25 °C | | | | | _ | 20 | 28 | mΩ | $I_{SL}$ = 5 A; $V_{IL}$ = 5 V<br>$T_{i}$ = 110 °C <sup>2)</sup> | | 5.4.15 | Maximum load current for cross | $I_{Lmax\;ccf}$ | 7 | 11 | _ | Α | Vs > 8V | | | current free operation 2) | | _ | 14 | _ | Α | <i>V</i> s = 10V | | | $V_{\rm IL}$ = 7V; $R_{\rm Gate}$ = 50Ω; $T_{\rm j}$ = 110 °C | | _ | 17 | _ | Α | <i>V</i> s = 12V | Note: The device is regarded as cross current free if the reverse flowing charge through the high side switch is less than $1\mu$ C. Figure 4 : Start of Cross Conduction vs. $I_{\rm L}$ , $V_{\rm s}$ and junction Temperature $T_{\rm j}$ Data Sheet 13 Rev. 1.0, 2008-05-15 $I_{\text{SH1}}$ = $I_{\text{SH2}}$ = $I_{\text{SL2}}$ = 0 A; -40 °C < $T_{\text{j}}$ < 110 °C; 8 V < $V_{\text{s}}$ < 18 V (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | |----------|-----------------------------------------------------------------------------|-------------------------|--------------|------|------|------|-------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Short C | ircuit of high-side switch to GND | | | | | | | | 5.4.16 | Initial peak SC current <sup>1)</sup> | $I_{SCPH}$ | 35 | 48 | 65 | Α | T <sub>j</sub> = -40 °C | | | $t_{\text{del}}$ = 150 µs; $V_{\text{S}}$ = 12 V; $V_{\text{DSH}}$ = 12V | | | 42 | | Α | $T_{\rm j}$ = 25°C | | | | | 27 | 36 | 48 | Α | $T_{\rm i}$ = 110°C <sup>2)</sup> | | Short C | ircuit of high-side switch to $V_{S}$ | - | - | | | ļ. | | | 5.4.17 | Output pull-down-resistor | $R_{O}$ | 7 | 14 | 42 | kΩ | $V_{\rm DSL}$ = 3 V | | Therma | l Shutdown <sup>2)</sup> | - | | | | | 1 | | 5.4.18 | Thermal shutdown junction | $T_{\rm j~SD}$ | 155 | 180 | 190 | °C | _ | | | temperature | , , | | | | | | | 5.4.19 | Thermal switch-on junction | $T_{\rm jSO}$ | 150 | 170 | 180 | °C | _ | | | temperature | | | | | | | | 5.4.20 | Temperature hysteresis | $\Delta T$ | _ | 10 | _ | °C | $\Delta T = T_{\rm jSD} - T_{\rm jSO}$ | | Status I | Flag Output ST of high-side switch | | | | | | | | 5.4.21 | Low output voltage | $V_{\mathrm{STL}}$ | _ | 0.2 | 0.6 | V | $I_{\rm ST}$ = 1.6 mA | | 5.4.22 | Leakage current | $I_{\mathrm{STLK}}$ | _ | _ | 5 | μΑ | $V_{\rm ST}$ = 5 V | | 5.4.23 | Zener-limit-voltage | $V_{STZ}$ | 5.4 | _ | _ | V | $I_{\rm ST}$ = 1.6 mA | | 5.4.24 | Status change after positive input slope with open load <sup>2)</sup> | $t_{\rm d(SToffo+)}$ | - | _ | 20 | μS | | | 5.4.25 | Status change after negative input slope with open load <sup>2)</sup> | $t_{d(SToffo-)}$ | _ | _ | 700 | μS | | | 5.4.26 | Status change after positive input slope with overtemperature <sup>2)</sup> | $t_{\text{d(STofft+)}}$ | _ | 1.6 | 10 | μS | $R_{\rm ST}$ = 47 k $\Omega$ | | 5.4.27 | Status change after negative input slope with overtemperature <sup>2)</sup> | $t_{d(STofft-)}$ | _ | 14 | 100 | μS | $R_{\rm ST}$ = 47 k $\Omega$ | | Open L | oad Detection in Off Condition | - | - | | | ļ. | | | 5.4.28 | Open Load Detection Voltage | $V_{OUT(OL)}$ | 2 | 3 | 4 | V | V <sub>s</sub> = 12 V | | Switchi | ng times of high-side switch <sup>2)</sup> | , | <br> | | | | | | 5.4.29 | Turn-ON-time to 90% $V_{\mathrm{SH}}$ | $t_{\sf ON}$ | _ | 100 | 220 | μS | $R_{Load} = 12 \Omega$ | | 5.4.30 | Turn-OFF-time to 10% $V_{\rm SH}$ | $t_{OFF}$ | _ | 120 | 250 | μS | $V_{\rm S}$ = 12 V | | 5.4.31 | Slew rate on 10 to 30% $V_{\rm SH}$ | $dV/d_{tON}$ | _ | 0.5 | 1.1 | V/µs | | | 5.4.32 | Slew rate off 70 to 40% $V_{\rm SH}$ | $-dV/d_{tOFF}$ | _ | 0.7 | 1.3 | V/µs | | | Switchi | ng times of low-side switch <sup>2)</sup> | | | | | | I | | 5.4.33 | Turn-ON Delay Time | $t_{\sf d(on)}$ | _ | 20 | _ | ns | resistive load | | 5.4.34 | Rise Time | $t_{\rm r}$ | _ | 85 | _ | ns | $I_{\rm SL}$ = 3A; $V_{\rm DSL}$ =12\<br>$V_{\rm IL}$ = 5V; $R_{\rm G}$ = 169 | | 5.4.35 | Switch-OFF Delay Time | $t_{\sf d(off)}$ | _ | 60 | _ | ns | | | 5.4.36 | Fall Time | $t_{f}$ | _ | 80 | _ | ns | | | | arge of low-side switch <sup>2)</sup> | 1 | | | | | 1 | | 5.4.37 | Input to source charge; | $Q_{IS}$ | _ | 4.5 | - | nC | $I_{\rm SL}$ = 3 A;<br>$V_{\rm DSL}$ =12 V | Data Sheet 14 Rev. 1.0, 2008-05-15 $I_{\text{SH1}} = I_{\text{SH2}} = I_{\text{SL1}} = I_{\text{SL2}} = 0 \text{ A}; -40 \text{ °C} < T_{\text{j}} < 110 \text{ °C}; 8 \text{ V} < V_{\text{s}} < 18 \text{ V} \text{ (unless otherwise specified)}$ | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | | |--------|--------------------------------|-----------------------|--------------|------|------|------|------------------------------------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | 5.4.38 | Input to drain charge; | $Q_{ID}$ | - | 12 | - | nC | $I_{\rm SL}$ = 3 A;<br>$V_{\rm DSL}$ =12 V | | | 5.4.39 | Input charge total; | $Q_1$ | _ | 30 | 60 | nC | $I_{\rm SL} = 3 \text{ A};$ $V_{\rm DSL} = 12 \text{ V}$ $V_{\rm IL} = 0 \text{ to 5 V}$ | | | 5.4.40 | Input plateau voltage; | $V_{ ext{(plateau)}}$ | _ | 2.6 | _ | V | $I_{\rm SL}$ = 3 A;<br>$V_{\rm DSL}$ =12 V | | | Contro | Inputs of high-side switches I | H 1, 2 | | | | | | | | 5.4.41 | H-input voltage | $V_{IH\;High}$ | _ | _ | 3.0 | V | _ | | | 5.4.42 | L-input voltage | $V_{IH\;Low}$ | 1 | _ | _ | V | _ | | | 5.4.43 | Input voltage hysteresis | $V_{IHHY}$ | _ | 0.5 | _ | V | _ | | | 5.4.44 | H-input current | $I_{IH\;High}$ | 5 | 30 | 65 | μΑ | V <sub>IH</sub> = 5 V | | | 5.4.45 | L-input current | $I_{IHLow}$ | 5 | 14 | 25 | μΑ | V <sub>IH</sub> = 0.4 V | | | 5.4.46 | Input series resistance | $R_{I}$ | 2.7 | 4 | 6 | kΩ | _ | | | 5.4.47 | Zener limit voltage | $V_{IHZ}$ | 5.4 | _ | _ | V | $I_{\rm IH}$ = 1.6 mA | | | Contro | I Inputs IL1, 2 | 1 | 1 | l . | 1 | 1 | 1 | | | 5.4.48 | Gate-threshold-voltage | $V_{IL\;th}$ | 8.0 | 1.7 | 3.0 | V | $I_{\rm DL}$ = 1 mA | | | | - | + | + | | | | + | | <sup>1)</sup> When Vs>18V the peak short circuit current is significantly lower. Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specified mean values expected over the production spread. If not otherwise specified, typical characteristics apply at $T_A$ = 25 °C and the given supply voltage. Data Sheet 15 Rev. 1.0, 2008-05-15 <sup>2)</sup> Not subject to production test; specified by design # **6** Application Information Note: The following simplified application examples are given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. The function of the described circuits must be verified in the real application Figure 5 Application Example BTM7811K Data Sheet 16 Rev. 1.0, 2008-05-15 # 7 Package Outlines Figure 6 PG-TO263-15-1 (Plastic Transistor Single Outline Package) #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Dimensions in mm # 8 Revision History | Rev. | Date | Changes | |------|------------|-----------------| | 1.0 | 2008-05-15 | Initial Version | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | - | | | | - | | | | - | | | | | | | | | | | Data Sheet 18 Rev. 1.0, 2008-05-15 Edition 2008-05-15 Published by Infineon Technologies AG 81726 Munich, Germany © 5/14/08 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### **Warnings** Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.