# Dual Monolithic 300mA Synchronous Step-Down Regulator #### **FEATURES** - High Efficiency Dual Step-Down Outputs: Up to 96% - 300mA Output Current per Channel at V<sub>IN</sub> = 3V - Automatic Low Ripple Burst Mode Operation (20mV<sub>P.P</sub>) - Only 40µA Quiescent Current During Operation (Both Channels) - 2.25MHz Constant-Frequency Operation - 2.5V to 5.5V Input Voltage Range - Low Dropout Operation: 100% Duty Cycle - Internally Compensated for All Ceramic Capacitors - Independent Internal Soft-Start for Each Channel - Current Mode Operation for Excellent Line and Load Transient Response - 0.6V Reference Allows Low Output Voltages - Short-Circuit Protected - Ultralow Shutdown Current: I<sub>Q</sub> < 1µA - Low Profile (0.75mm) 8-Lead 3mm × 2mm DFN Package # **APPLICATIONS** - Cellular Telephones - Digital Still Cameras - Wireless and DSL Modems - PDAs/Palmtop PCs - Portable Media Players # DESCRIPTION The LTC®3547 is a dual, 2.25MHz, constant-frequency, synchronous step-down DC/DC converter in a tiny 3mm × 2mm DFN package. 100% duty cycle provides low dropout operation, extending battery life in portable systems. Low output voltages are supported with the 0.6V feedback reference voltage. Each regulator can supply 300mA continuous output current. The input voltage range is 2.5V to 5.5V, making it ideal for Li-lon and USB powered applications. Supply current during operation is only $40\mu A$ and drops to $<1\mu A$ in shutdown. Automatic Burst Mode® operation increases efficiency at light loads, further extending battery life. An internally set 2.25MHz switching frequency allows the use of tiny surface mount inductors and capacitors. Internal soft-start reduces inrush current during start-up. All outputs are internally compensated to work with ceramic capacitors. The LTC3547 is available in a low profile (0.75mm) 3mm×2mm DFN package. The LTC3547 is also available in a fixed output voltage configuration, eliminating the need for the external feedback networks (see Table 2). 7, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 6580258, 5481178, 6304066, 6127815, 6498466, 6611131. # TYPICAL APPLICATION Dual Monolithic Buck Regulator in 8-Lead 3mm × 2mm DFN # **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | $V_{\text{IN}}$ $-0.3 \text{V}$ to $6 \text{V}$ | |-------------------------------------------------| | $V_{FB1}$ , $V_{FB2}$ $-0.3V$ to $V_{IN}$ +0.3V | | RUN1, RUN20.3V to V <sub>IN</sub> +0.3V | | SW1, SW2 (DC)0.3V to V <sub>IN</sub> +0.3V | | P-Channel Switch Source Current (DC)500mA | | N-Channel Switch Sink Current (DC)500mA | | Peak SW Sink and Source Current (Note 5)700mA | | Ambient Operating Temperature Range40°C to 85°C | | Maximum Junction Temperature125°C | | Storage Temperature Range65°C to 125°C | # PACKAGE/ORDER INFORMATION Consult LTC Marketing for parts specified with wider operating temperature ranges. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 3.6V$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------|----------------------------------|----------------------------------|----------------| | $V_{IN}$ | V <sub>IN</sub> Operating Voltage | | • | 2.5 | | 5.5 | V | | $V_{UV}$ | V <sub>IN</sub> Undervoltage Lockout | V <sub>IN</sub> Low to High | • | | 2.0 | 2.5 | V | | I <sub>FB</sub> | Feedback Pin Input Current | LTC3547, V <sub>FB</sub> = V <sub>FBREG</sub><br>LTC3547-1, V <sub>FB</sub> = V <sub>FBREG</sub> | • | | 3 | 30<br>6 | nA<br>μA | | V <sub>FBREG1</sub> | Regulated Feedback Voltage (V <sub>FB1</sub> ) | $\begin{array}{l} LTC3547, \ 0^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547, \ -40^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547-1, \ 0^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547-1, \ -40^{\circ}C \leq T_{A} \leq 85^{\circ}C \end{array}$ | • | 0.590<br>0.588<br>1.770<br>1.764 | 0.600<br>0.600<br>1.800<br>1.800 | 0.610<br>0.612<br>1.830<br>1.836 | V<br>V<br>V | | V <sub>FBREG2</sub> | Regulated Feedback Voltage (V <sub>FB2</sub> ) | $\begin{array}{l} LTC3547, \ 0^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547, \ -40^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547-1, \ 0^{\circ}C \leq T_{A} \leq 85^{\circ}C \\ LTC3547-1, \ -40^{\circ}C \leq T_{A} \leq 85^{\circ}C \end{array}$ | • | 0.590<br>0.588<br>1.180<br>1.176 | 0.600<br>0.600<br>1.200<br>1.200 | 0.610<br>0.612<br>1.220<br>1.224 | V<br>V<br>V | | $\Delta$ V <sub>LINEREG</sub> | Reference Voltage Line Regulation | V <sub>IN</sub> = 2.5V to 5.5V | | | 0.3 | 0.5 | %/V | | $\Delta$ V <sub>LOADREG</sub> | Output Voltage Load Regulation | I <sub>LOAD</sub> = 0mA to 300mA | | | 0.5 | | % | | Is | Input DC Supply Current<br>Active Mode (Note 3)<br>Sleep Mode<br>Shutdown | $V_{FB1} = V_{FB2} = 0.95V \times V_{FBREG}$<br>$V_{FB1} = V_{FB2} = 1.05V \times V_{FBREG}$ , $V_{IN} = 5.5V$<br>RUN1 = RUN2 = 0V, $V_{IN} = 5.5V$ | | | 450<br>40<br>0.1 | 700<br>60<br>1 | μΑ<br>μΑ<br>μΑ | | f <sub>OSC</sub> | Oscillator Frequency | V <sub>FB</sub> = 0.6V | • | 1.8 | 2.25 | 2.7 | MHz | | I <sub>LIM</sub> | Peak Switch Current Limit<br>Channel 1 (300mA)<br>Channel 2 (300mA) | $V_{\text{IN}}$ = 3V, $V_{\text{FB}}$ < $V_{\text{FBREG}}$ , Duty Cycle < 35% | | 400<br>400 | 550<br>550 | | mA<br>mA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 3.6V$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|----------------------------|------------------------------|-------------------| | R <sub>DS(ON)</sub> | Channel 1 (Note 4) Top Switch On-Resistance Bottom Switch On-Resistance Channel 2 (Note 4) Top Switch On-Resistance Bottom Switch On-Resistance | V <sub>IN</sub> = 3.6V, I <sub>SW</sub> = 100mA<br>V <sub>IN</sub> = 3.6V, I <sub>SW</sub> = 100mA<br>V <sub>IN</sub> = 3.6V, I <sub>SW</sub> = 100mA<br>V <sub>IN</sub> = 3.6V, I <sub>SW</sub> = 100mA | | | 0.8<br>0.75<br>0.8<br>0.75 | 1.05<br>1.05<br>1.05<br>1.05 | Ω<br>Ω<br>Ω | | I <sub>SW(LKG)</sub> | Switch Leakage Current | V <sub>IN</sub> = 5V, V <sub>RUN</sub> = 0V | | | 0.01 | 1 | μА | | t <sub>SOFTSTART</sub> | Soft-Start Time | V <sub>FB</sub> From 10% to 90% Full-Scale | | 0.450 | 0.650 | 0.850 | ms | | $\overline{V_{RUN}}$ | RUN Threshold High | | • | 0.4 | 1 | 1.2 | V | | I <sub>RUN</sub> | RUN Leakage Current | | • | | 0.01 | 1 | μА | | V <sub>BURST</sub> | Output Ripple in Burst Mode Operation | V <sub>OUT</sub> = 1.5V, C <sub>OUT</sub> = 4.7μF | | | 20 | | mV <sub>P-P</sub> | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC3547E is guaranteed to meet specified performance from 0°C to 85°C. Specifications over the –40°C and 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. **Note 3:** Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency. **Note 4:** The DFN switch on-resistance is guaranteed by correlation to wafer level measurements. Note 5: Guaranteed by long term current density limitations. **Note 6:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. # TYPICAL PERFORMANCE CHARACTERISTICS #### Efficiency vs Input Voltage #### Supply Current vs Temperature 3547fa # TYPICAL PERFORMANCE CHARACTERISTICS 3547fa # TYPICAL PERFORMANCE CHARACTERISTICS # Start-Up From Shutdown RUN 2V/DIV VOUT 1V/DIV VIN = 3.6V VOUT = 1.8V ILOAD = 0A # PIN FUNCTIONS **V**<sub>FB1</sub> (**Pin 1**): Regulator 1 Output Feedback. Receives the feedback voltage from the external resistor divider across the regulator 1 output. Nominal voltage for this pin is 0.6V. **RUN1 (Pin 2):** Regulator 1 Enable. Forcing this pin to $V_{\rm IN}$ enables regulator 1, while forcing it to GND causes regulator 1 to shut down. $V_{IN}$ (Pin 3): Main Power Supply. Must be closely decoupled to GND. **SW1 (Pin 4):** Regulator 1 Switch Node Connection to the Inductor. This pin swings from V<sub>IN</sub> to GND. **GND (Pin 5):** Ground. Connect to the (–) terminal of $C_{OUT}$ , and the (–) terminal of $C_{IN}$ . **SW2 (Pin 6):** Regulator 2 Switch Node Connection to the Inductor. This pin swings from $V_{IN}$ to GND. **RUN2 (Pin 7):** Regulator 2 Enable. Forcing this pin to $V_{\text{IN}}$ enables regulator 2, while forcing it to GND causes regulator 2 to shut down. $V_{FB2}$ (Pin 8): Regulator 2 Output Feedback. Receives the feedback voltage from the external resistor divider across the regulator 2 output. Nominal voltage for this pin is 0.6V. **Exposed Pad (Pin 9):** Electrically Connected to GND. Must be soldered to the PCB for optimum thermal performance. #### **FUNCTIONAL DIAGRAM** # **OPERATION** (Refer to Functional Diagram ) The LTC3547 uses a constant-frequency current mode architecture. The operating frequency is set at 2.25MHz. Both channels share the same clock and run in-phase. The output voltage is set by an external resistor divider returned to the $V_{FB}$ pins. An error amplifier compares the divided output voltage with a reference voltage of 0.6V and regulates the peak inductor current accordingly. #### **Main Control Loop** During normal operation, the top power switch (P-channel MOSFET) is turned on at the beginning of a clock cycle when the $V_{FB}$ voltage is below the reference voltage. The current into the inductor and the load increases until the peak inductor current (controlled by $I_{TH}$ ) is reached. The RS latch turns off the synchronous switch and energy stored in the inductor is discharged through the bottom switch (N-channel MOSFET) into the load until the next clock cycle begins, or until the inductor current begins to reverse (sensed by the $I_{RCMP}$ comparator). The peak inductor current is controlled by the internally compensated $I_{TH}$ voltage, which is the output of the error amplifier. This amplifier regulates the $V_{FB}$ pin to the internal 0.6V reference by adjusting the peak inductor current accordingly. #### **Burst Mode Operation** To optimize efficiency, the LTC3547 automatically switches from continuous operation to Burst Mode operation when the load current is relatively light. During Burst Mode operation, the peak inductor current (as set by $I_{TH}$ ) remains fixed at approximately 60mA and the PMOS switch operates intermittently based on load demand. By running cycles periodically, the switching losses are minimized. The duration of each burst event can range from a few cycles at light load to almost continuous cycling with short sleep intervals at moderate loads. During the sleep intervals, the load current is being supplied solely from the output capacitor. As the output voltage droops, the error amplifier output rises above the sleep threshold, signaling the burst comparator to trip and turn the top MOSFET on. This cycle repeats at a rate that is dependent on load demand. #### **Dropout Operation** When the input supply voltage decreases toward the output voltage the duty cycle increases to 100%, which is the dropout condition. In dropout, the PMOS switch is turned on continuously with the output voltage being equal to the input voltage minus the voltage drops across the internal P-channel MOSFET and the inductor. An important design consideration is that the $R_{DS(ON)}$ of the P-channel switch increases with decreasing input supply voltage (see Typical Performance Characteristics). Therefore, the user should calculate the worst-case power dissipation when the LTC3547 is used at 100% duty cycle with low input voltage (see Thermal Considerations in the Applications Information Section). #### Soft-Start In order to minimize the inrush current on the input bypass capacitor, the LTC3547 slowly ramps up the output voltage during start-up. Whenever the RUN1 or RUN2 pin is pulled high, the corresponding output will ramp from zero to full-scale over a time period of approximately 650µs. This prevents the LTC3547 from having to quickly charge the output capacitor and thus supplying an excessive amount of instantaneous current. #### **Short-Circuit Protection** When either regulator output is shorted to ground, the corresponding internal N-channel switch is forced on for a longer time period for each cycle in order to allow the inductor to discharge, thus preventing current runaway. This technique has the effect of decreasing switching frequency. Once the short is removed, normal operation resumes and the regulator output will return to its nominal voltage. A general LTC3547 application circuit is shown in Figure 1. External component selection is driven by the load requirement, and begins with the selection of the inductor L. Once the inductor is chosen, $C_{\text{IN}}$ and $C_{\text{OUT}}$ can be selected. #### Inductor Selection Although the inductor does not influence the operating frequency, the inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_L$ decreases with higher inductance and increases with higher $V_{IN}$ or $V_{Olit}$ : $$\Delta I_{L} = \frac{V_{OUT}}{f_{O} \cdot L} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \tag{1}$$ Accepting larger values of $\Delta I_L$ allows the use of low inductances, but results in higher output voltage ripple, greater core losses, and lower output current capability. A reasonable starting point for setting ripple current is 40% of the maximum output load current. So, for a 300mA regulator, $\Delta I_L = 120$ mA (40% of 300mA). The inductor value will also have an effect on Burst Mode operation. The transition to low current operation begins when the peak inductor current falls below a level set by the internal burst clamp. Lower inductor values result in higher ripple current which causes the transition to occur at lower load currents. This causes a dip in efficiency in the upper range of low current operation. Furthermore, lower inductance values will cause the bursts to occur with increased frequency. #### **Inductor Core Selection** Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and do not radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements, and any radiated field/EMI requirements, than on what the LTC3547 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3547 applications. **Table 1. Representative Surface Mount Inductors** | MANU-<br>FACTURER | PART NUMBER | VALUE | MAX DC<br>CURRENT | DCR | HEIGHT | |-------------------|----------------------------------------------|-------------------------|----------------------------|-----------------------------------------------------------------------|--------------------------| | Taiyo Yuden | CB2016T2R2M<br>CB2012T2R2M<br>CB2016T3R3M | 2.2µH<br>2.2µH<br>3.3µH | 510mA<br>530mA<br>410mA | $\begin{array}{c} 0.13\Omega \\ 0.33\Omega \\ 0.27\Omega \end{array}$ | 1.6mm<br>1.25mm<br>1.6mm | | Panasonic | ELT5KT4R7M | 4.7µH | 950mA | 0.2Ω | 1.2mm | | Sumida | CDRH2D18/LD | 4.7µH | 630mA | 0.086Ω | 2mm | | Murata | LQH32CN4R7M23 | 4.7µH | 450mA | 0.2Ω | 2mm | | Taiyo Yuden | NR30102R2M<br>NR30104R7M | 2.2μH<br>4.7μH | 1100mA<br>750mA | 0.1Ω<br>0.19Ω | 1mm<br>1mm | | FDK | FDKMIPF2520D<br>FDKMIPF2520D<br>FDKMIPF2520D | 4.7μH<br>3.3μH<br>2.2μH | 1100mA<br>1200mA<br>1300mA | 0.11Ω<br>0.1Ω<br>0.08Ω | 1mm<br>1mm<br>1mm | | TDK | VLF3010AT4R7-<br>MR70 | 4.7µH | 700mA | 0.24Ω | 1mm | | | VLF3010AT3R3-<br>MR87 | 3.3µH | 870mA | 0.17Ω | 1mm | | | VLF3010AT2R2-<br>M1RD | 2.2µH | 1000mA | 0.12Ω | 1mm | Figure 1. LTC3547 General Schematic LINEAR TECHNOLOGY #### Input Capacitor (CIN) Selection In continuous mode, the input current of the converter is a square wave with a duty cycle of approximately $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low equivalent series resistance (ESR) input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by: $$I_{RMS} \approx I_{MAX} \frac{\sqrt{V_{OUT}(V_{IN} - V_{OUT})}}{V_{IN}}$$ (2) Where the maximum average output current $I_{MAX}$ equals the peak current minus half the peak-to-peak ripple current, $I_{MAX} = I_{LIM} - \Delta I_{L}/2$ . This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT}/2$ . This simple worst-case is commonly used to design because even significant deviations do not offer much relief. Note that capacitor manufacturer's ripple current ratings are often based on only 2000 hours lifetime. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet the size or height requirements of the design. An additional $0.1\mu F$ to $1\mu F$ ceramic capacitor is also recommended on $V_{IN}$ for high frequency decoupling when not using an all-ceramic capacitor solution. ## Output Capacitor (COUT) Selection The selection of $C_{OUT}$ is driven by the required effective series resistance (ESR). Typically, once the ESR requirement for $C_{OUT}$ has been met, the RMS current rating generally far exceeds the $I_{RIPPLE(P-P)}$ requirement. The output ripple $\Delta V_{OUT}$ is determined by: $$\Delta V_{OUT} \cong \Delta I_{L} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$ (3) where f = operating frequency, $C_{OUT}$ = output capacitance and $\Delta I_L$ = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since $\Delta I_L$ increases with input voltage. If tantalum capacitors are used, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalum. These are specially constructed and tested for low ESR so they give the lowest ESR for a given volume. Other capacitor types include Sanyo POSCAP, Kemet T510 and T495 series, and Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations. #### **Using Ceramic Input and Output Capacitors** Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3547 control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used freely to achieve very low output ripple and small circuit size. However, care must be taken when ceramic capacitors are used at the input. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, $V_{IN}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at $V_{IN}$ , large enough to damage the part. For more information, see Application Note 88. When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size. #### **Setting the Output Voltage** The LTC3547 regulates the V<sub>FB1</sub> and V<sub>FB2</sub> pins to 0.6V during regulation. Thus, the output voltage is set by a resistive divider according to the following formula: $$V_{OUT} = 0.6V \left(1 + \frac{R2}{R1}\right) \tag{4}$$ Keeping the current small (<5µA) in these resistors maximizes efficiency, but making it too small may allow stray capacitance to cause noise problems or reduce the phase margin of the error amp loop. To improve the frequency response of the main control loop, a feedback capacitor (C<sub>F</sub>) may also be used. Great care should be taken to route the V<sub>FB</sub> line away from noise sources, such as the inductor or the SW line. Fixed output versions of the LTC3547 (e.g. LTC3547-1) include an internal resistive divider, eliminating the need for external resistors. The resistor divider is chosen such that the $V_{FB}$ input current is $3\mu A$ . For these versions the V<sub>FB</sub> pin should be connected directly to V<sub>OUT</sub>. Table 2 lists the fixed output voltages available for the LTC35476-1. Table 2. Fixed Output Voltage Versions | PART NUMBER | V <sub>OUT1</sub> | V <sub>OUT2</sub> | | | | |-------------|-------------------|-------------------|--|--|--| | LTC3547 | Adjustable | Adjustable | | | | | LTC3547-1 | 1.8V | 1.2V | | | | #### **Checking Transient Response** The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to $\Delta I_{I,OAD}$ • ESR, where ESR is the effective series resistance of C<sub>OUT</sub>. $\Delta I_{LOAD}$ also begins to charge or discharge $C_{OUT}$ generating a feedback error signal used by the regulator to return V<sub>OUT</sub> to its steady-state value. During this recovery time, V<sub>OLIT</sub> can be monitored for overshoot or ringing that would indicate a stability problem. The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second-order overshoot/DC ratio cannot be used to determine the phase margin. In addition, feedback capacitors ( $C_{F1}$ and $C_{F2}$ ) can be added to improve the high frequency response, as shown in Figure 1. Capacitor C<sub>F</sub> provides phase lead by creating a high frequency zero with R2 which improves the phase margin. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For a detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Application Note 76. In some applications, a more severe transient can be caused by switching in loads with large (>1µF) input capacitors. The discharged input capacitors are effectively put in parallel with $C_{OLIT}$ , causing a rapid drop in $V_{OLIT}$ . No regulator can deliver enough current to prevent this problem if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap™ controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting. Hot Swap is a trademark of Linear Technology Corporation. 3547fa #### **Efficiency Considerations** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: $$\%$$ Efficiency = $100\% - (L1 + L2 + L3 + ...)$ where L1, L2, etc., are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, four sources usually account for the losses in LTC3547 circuits: 1) $V_{IN}$ quiescent current, 2) switching losses, 3) $I^2R$ losses, 4) other system losses. - 1) The $V_{IN}$ current is the DC supply current given in the Electrical Characteristics which excludes MOSFET driver and control currents. $V_{IN}$ current results in a small (<0.1%) loss that increases with $V_{IN}$ , even at no load. - 2) The switching current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from $V_{IN}$ to ground. The resulting dQ/dt is a current out of $V_{IN}$ that is typically much larger than the DC bias current. In continuous mode, $I_{GATECHG} = f_0(Q_T + Q_B)$ , where $Q_T$ and $Q_B$ are the gate charges of the internal top and bottom MOSFET switches. The gate charge losses are proportional to $V_{\text{IN}}$ and thus their effects will be more pronounced at higher supply voltages. 3) $I^2R$ losses are calculated from the DC resistances of the internal switches, $R_{SW}$ , and external inductor, $R_L$ . In continuous mode, the average output current flows through inductor L, but is "chopped" between the internal top and bottom switches. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $R_{DS(ON)}$ and the duty cycle (DC) as follows: $$R_{SW} = (R_{DS(ON)TOP}) \bullet (DC) + (R_{DS(ON)BOT}) \bullet (1 - DC)$$ (5) The $R_{DS(ON)}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain $I^2R$ losses: $$I^2R$$ losses = $I_{OUT}^2 \cdot (R_{SW} + R_L)$ 4) Other "hidden" losses, such as copper trace and internal battery resistances, can account for additional efficiency degradations in portable systems. It is very important to include these "system" level losses in the design of a system. The internal battery and fuse resistance losses can be minimized by making sure that C<sub>IN</sub> has adequate charge storage and very low ESR at the switching frequency. Other losses, including diode conduction losses during dead-time, and inductor core losses, generally account for less than 2% total additional loss. #### **Thermal Considerations** In a majority of applications, the LTC3547 does not dissipate much heat due to its high efficiency. In the unlikely event that the junction temperature somehow reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance. The goal of the following thermal analysis is to determine whether the power dissipated causes enough temperature rise to exceed the maximum junction temperature (125°C) of the part. The temperature rise is given by: $$T_{RISF} = P_D \bullet \theta_{JA} \tag{6}$$ Where $P_D$ is the power dissipated by the regulator and $\theta_{JA}$ is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature, T<sub>J</sub>, is given by: $$T_{J} = T_{RISF} + T_{AMBIENT} \tag{7}$$ As a worst-case example, consider the case when the LTC3547 is in dropout on both channels at an input voltage of 2.7V with a load current of 300mA and an ambient temperature of 70°C. From the Typical Performance Characteristics graph of Switch Resistance, the $R_{DS(0N)}$ of the main switch is $0.9\Omega.$ Therefore, power dissipated by each channel is: $$P_D = I_{OUT}^2 \cdot R_{DS(ON)} = 81 \text{mV}$$ Given that the thermal resistance of a properly soldered DFN package is approximately 76°C/W, the junction temperature of an LTC3547 device operating in a 70°C ambient temperature is approximately: $$T_J = (2 \cdot 0.081W \cdot 76^{\circ}C/W) + 70^{\circ}C = 82.3^{\circ}C$$ which is well below the absolute maximum junction temperature of 125°C. #### **PC Board Layout Considerations** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3547. These items are also illustrated graphically in the layout diagrams of Figures 2 and 3. Check the following in your layout: - Does the capacitor C<sub>IN</sub> connect to the power V<sub>IN</sub> (Pin 3) and GND (Pin 5) as closely as possible? This capacitor provides the AC current of the internal power MOSFETs and their drivers. - 2. Are the respective $C_{OUT}$ and L closely connected? The (-) plate of $C_{OUT}$ returns current to GND and the (-) plate of $C_{IN}$ . - 3. The resistor divider, R1 and R2, must be connected between the (+) plate of $C_{OUT1}$ and a ground sense line terminated near GND (Pin 5). The feedback signals $V_{FB1}$ and $V_{FB2}$ should be routed away from noisy components and traces, such as the SW lines (Pins 4 and 6), and their trace length should be minimized. - 4. Keep sensitive components away from the SW pins if possible. The input capacitor C<sub>IN</sub> and the resistors R1, R2, R3 and R4 should be routed away from the SW traces and the inductors. - 5. A ground plane is preferred, but if not available, keep the signal and power grounds segregated with small signal components returning to the GND pin at a single point. These ground traces should not share the high current path of $C_{\text{IN}}$ or $C_{\text{OLIT}}$ . - 6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to $V_{\text{IN}}$ or GND. Figure 2. LTC3547 Layout Diagram (See Board Layout Checklist) Figure 3. LTC3547 Suggested Layout #### **Design Example** As a design example, consider using the LTC3547 in a portable application with a Li-Ion battery. The battery provides a $V_{IN}$ ranging from 2.8V to 4.2V. The load on each channel requires a maximum of 300mA in active mode and 2mA in standby mode. The output voltages are $V_{OUT1} = 2.5V$ and $V_{OUT2} = 1.8V$ . Start with channel 1. First, calculate the inductor value for about 40% ripple current (120mA in this example) at maximum $V_{\text{IN}}$ . Using a derivation of Equation 1: L1= $$\frac{2.5V}{2.25MHz \cdot (120mA)} \cdot \left(1 - \frac{2.5V}{4.2V}\right) = 3.75\mu H$$ For the inductor, use the closest standard value of $4.7\mu H$ . A $4.7\mu F$ capacitor should be more than sufficient for this output capacitor. As for the input capacitor, a typical value of $C_{IN} = 4.7\mu F$ should suffice, as the source impedance of a Li-lon battery is very low. The feedback resistors program the output voltage. To maintain high efficiency at light loads, the current in these resistors should be kept small. Choosing $2\mu A$ with the 0.6V feedback voltage makes R1~300k. A close standard 1% resistor is 280k. Using Equation 4: $$R2 = \left(\frac{V_{OUT}}{0.6} - 1\right) \cdot R1 = 887k$$ An optional 10pF feedback capacity ( $C_{F1}$ ) may be used to improve transient response. Using the same analysis for channel 2 ( $V_{OUT2} = 1.8V$ ), the results are: $$L2 = 3.81 \mu H$$ $$R3 = 280k$$ $$R4 = 560k$$ Figure 4 shows the complete schematic for this example, along with the efficiency curve and transient response. Figure 4a. Design Example Circuit Figure 4b. Efficiency vs Output Current T LINEAR Figure 4c. Transient Response # PACKAGE DESCRIPTION #### DDB Package 8-Lead Plastic DFN (3mm × 2mm) (Reference LTC DWG # 05-08-1702 Rev B) #### NOTE: - 1. DRAWING CONFORMS TO VERSION (WECD-1) IN JEDEC PACKAGE OUTLINE M0-229 - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE # TYPICAL APPLICATION #### **Dual 300mA Buck Converter** C1, C2, C3: TAIYO YUDEN JMK316BJ475ML L1, L2: MURATA LQH32CN4R7M33 #### 1.8V/1.2V Dual 300mA Buck Converter C1, C<sub>OUT1</sub>, C<sub>OUT2</sub>: TAIYO YUDEN JMK316BJ475ML L1, L2: MURATA LQH32CN4R7M33 # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | LTC3405/LTC3405A | 300mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ <1 $\mu$ A, ThinSOT <sup>TM</sup> Package | | LTC3406/LTC3406B | 600mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter | 96% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ <1 $\mu$ A, ThinSOT Package | | LTC3407/LTC3407-2 | Dual 600mA/800mA (I <sub>OUT</sub> ), 1.5MHz/2.25MHz,<br>Synchronous Step-Down DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 40 $\mu$ A, $I_{SD}$ <1 $\mu$ A, MS10E, DFN Packages | | LTC3409 | 600mA (I <sub>OUT</sub> ), 1.7MHz/2.6MHz, Synchronous<br>Step-Down DC/DC Converter | 96% Efficiency, $V_{IN}$ : 1.6V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 65 $\mu$ A, $I_{SD}$ <1 $\mu$ A, DFN Package | | LTC3410/LTC3410B | 300mA (I <sub>OUT</sub> ), 2.25MHz, Synchronous Step-Down<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 26 $\mu A$ , $I_{SD}$ <1 $\mu A$ , SC70 Package | | _TC3411 | 1.25A (I <sub>OUT</sub> ), 4MHz, Synchronous Step-Down<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 60 $\mu$ A, $I_{SD}$ <1 $\mu$ A, MS10, DFN Packages | | _TC3531/LTC3531-3/<br>_TC3531-3.3 | 200mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Buck-Boost<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ : 1.8V to 5.5V, $V_{OUT}$ : 2V to 5V, $I_Q$ = 16 $\mu$ A, $I_{SD}$ <1 $\mu$ A, ThinSOT, DFN Packages | | _TC3532 | 500mA (I <sub>OUT</sub> ), 2MHz, Synchronous Buck-Boost<br>DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.4V to 5.5V, $V_{OUT}$ : 2.4V to 5.25V, $I_Q$ = 35 $\mu$ A, $I_{SD}$ <1 $\mu$ A, MS10, DFN Packages | | LTC3548/LTC3548-1/<br>LTC3548-2 | Dual 400mA and 800mA (I <sub>OUT</sub> ), 2.25MHz,<br>Synchronous Step-Down DC/DC Converter | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 40 $\mu$ A, $I_{SD}$ <1 $\mu$ A, MS10E, DFN Packages | ThinSOT is a trademark of Linear Technology Corporation LT 0906 REV A • PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2006