## CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18 ## 72-Mbit QDR™-II SRAM 4-Word Burst Architecture ### **Features** - Separate independent read and write data ports □ Supports concurrent transactions - 300 MHz clock for high bandwidth - 4-word burst for reducing address bus frequency - Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz - Two input clocks (K and K) for precise DDR timing □ SRAM uses rising edges only - Two input clocks for output data (C and $\overline{C}$ ) to minimize clock skew and flight time mismatches - Echo clocks (CQ and CQ) simplify data capture in high-speed systems - Single multiplexed address input bus latches address inputs for read and write ports - Separate port selects for depth expansion - Synchronous internally self-timed writes - QDR-II operates with 1.5 cycle read latency when the Delay Lock Loop (DLL) is enabled - Operates like a QDR-I device with 1 cycle read latency in DLL off mode - Available in x8, x9, x18, and x36 configurations - Full data coherency, providing most current data - Core $V_{DD} = 1.8 (\pm 0.1 \text{V})$ ; IO $V_{DDO} = 1.4 \text{V to } V_{DD}$ - Available in 165-Ball FBGA package (15 x 17 x 1.4 mm) - Offered in both Pb-free and non Pb-free packages - Variable drive HSTL output buffers - JTAG 1149.1 compatible test access port - Delay Lock Loop (DLL) for accurate data placement ### **Configurations** CY7C1511JV18 - 8M x 8 CY7C1526JV18 - 8M x 9 CY7C1513JV18 - 4M x 18 CY7C1515JV18 - 2M x 36 ### **Functional Description** The CY7C1511JV18, CY7C1526JV18, CY7C1513JV18, and CY7C1515JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to "turn-around" the data bus that exists with common IO devices. Each port can be accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II read and write ports are completely independent of one another. To maximize data throughput, both read and write ports are equipped with DDR interfaces. Each address location is associated with four 8-bit words (CY7C1511JV18), 9-bit words (CY7C1526JV18), 18-bit words (CY7C1513JV18), or 36-bit words (CY7C1515JV18) that burst sequentially into or out of the device. Because data can be transferred into and out of the device on every rising edge of both input clocks (K and $\overline{K}$ and C and $\overline{C}$ ), memory bandwidth is maximized while simplifying system design by eliminating bus "turn-arounds". Depth expansion is accomplished with port selects, which enables each port to operate independently. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or $\overline{C}$ (or K or $\overline{K}$ in a single clock domain) input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry. ### **Selection Guide** | Description | | 300 MHz | Unit | |-----------------------------|-----|---------|------| | Maximum Operating Frequency | | 300 | MHz | | Maximum Operating Current | x8 | 1090 | mA | | | x9 | 1090 | | | | x18 | 1115 | | | | x36 | 1140 | | Cypress Semiconductor Corporation Document Number: 001-12560 Rev. \*C 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised March 10, 2008 ### Logic Block Diagram (CY7C1511JV18) ### Logic Block Diagram (CY7C1526JV18) ### Logic Block Diagram (CY7C1513JV18) ### Logic Block Diagram (CY7C1515JV18) ### **Pin Configuration** The pin configuration for CY7C1511JV18, CY7C1513JV18, and CY7C1515JV18 follow. [1] ### 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout CY7C1511JV18 (8M x 8) | 11 | |-----| | | | CQ | | Q3 | | D3 | | NC | | Q2 | | NC | | NC | | ZQ | | D1 | | NC | | Q0 | | D0 | | NC | | NC | | TDI | | - | ### CY7C1526JV18 (8M x 9) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----------|-----------|-----------------|----------|-----------------|------------------|-----------|-----------|-----------|-----| | Α | CQ | Α | Α | WPS | NC | K | NC/144M | RPS | А | А | CQ | | В | NC | NC | NC | Α | NC/288M | K | BWS <sub>0</sub> | Α | NC | NC | Q4 | | С | NC | NC | NC | V <sub>SS</sub> | А | NC | А | $V_{SS}$ | NC | NC | D4 | | D | NC | D5 | NC | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | NC | | E | NC | NC | Q5 | $V_{DDQ}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DDQ}$ | NC | D3 | Q3 | | F | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | G | NC | D6 | Q6 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | Н | DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | Q2 | D2 | | K | NC | NC | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | NC | | L | NC | Q7 | D7 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | NC | Q1 | | М | NC | NC | NC | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | D1 | | N | NC | D8 | NC | V <sub>SS</sub> | А | А | А | $V_{SS}$ | NC | NC | NC | | Р | NC | NC | Q8 | Α | А | С | А | Α | NC | D0 | Q0 | | R | TDO | TCK | Α | Α | А | C | А | Α | Α | TMS | TDI | Document Number: 001-12560 Rev. \*C Page 4 of 27 Note 1. NC/144M and NC/288M are not connected to the die and can be tied to any voltage level. ### **Pin Configuration** The pin configuration for CY7C1511JV18, CY7C1513JV18, and CY7C1515JV18 follow. [1] (continued) # 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout CY7C1513JV18 (4M x 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----------|--------------------|-----------------|------------------|-----------------|------------------|-----------------|-----------|-----------|-----| | Α | CQ | NC/144M | Α | WPS | BWS <sub>1</sub> | K | NC/288M | RPS | А | А | CQ | | В | NC | Q9 | D9 | Α | NC | K | BWS <sub>0</sub> | Α | NC | NC | Q8 | | С | NC | NC | D10 | $V_{SS}$ | А | NC | Α | $V_{SS}$ | NC | Q7 | D8 | | D | NC | D11 | Q10 | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | NC | D7 | | E | NC | NC | Q11 | $V_{DDQ}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DDQ}$ | NC | D6 | Q6 | | F | NC | Q12 | D12 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | Q5 | | G | NC | D13 | Q13 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | NC | D5 | | Н | DOFF | $V_{REF}$ | $V_{\mathrm{DDQ}}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | NC | NC | D14 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | Q4 | D4 | | K | NC | NC | Q14 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | D3 | Q3 | | L | NC | Q15 | D15 | $V_{DDQ}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DDQ}$ | NC | NC | Q2 | | М | NC | NC | D16 | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | NC | Q1 | D2 | | N | NC | D17 | Q16 | V <sub>SS</sub> | А | Α | А | V <sub>SS</sub> | NC | NC | D1 | | Р | NC | NC | Q17 | Α | А | С | А | Α | NC | D0 | Q0 | | R | TDO | TCK | Α | Α | Α | C | А | Α | Α | TMS | TDI | ### CY7C1515JV18 (2M x 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----------|-----------|-----------|------------------|-----------------|------------------|-----------------|-----------|-----------|-----| | Α | CQ | NC/288M | Α | WPS | BWS <sub>2</sub> | K | BWS <sub>1</sub> | RPS | Α | NC/144M | CQ | | В | Q27 | Q18 | D18 | Α | BWS <sub>3</sub> | K | BWS <sub>0</sub> | Α | D17 | Q17 | Q8 | | С | D27 | Q28 | D19 | $V_{SS}$ | Α | NC | Α | V <sub>SS</sub> | D16 | Q7 | D8 | | D | D28 | D20 | Q19 | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | Q16 | D15 | D7 | | Е | Q29 | D29 | Q20 | $V_{DDQ}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DDQ}$ | Q15 | D6 | Q6 | | F | Q30 | Q21 | D21 | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | D14 | Q14 | Q5 | | G | D30 | D22 | Q22 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | Q13 | D13 | D5 | | Н | DOFF | $V_{REF}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | $V_{REF}$ | ZQ | | J | D31 | Q31 | D23 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | D12 | Q4 | D4 | | K | Q32 | D32 | Q23 | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | Q12 | D3 | Q3 | | L | Q33 | Q24 | D24 | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | D11 | Q11 | Q2 | | M | D33 | Q34 | D25 | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | D10 | Q1 | D2 | | N | D34 | D26 | Q25 | $V_{SS}$ | Α | А | Α | V <sub>SS</sub> | Q10 | D9 | D1 | | Р | Q35 | D35 | Q26 | Α | Α | С | Α | А | Q9 | D0 | Q0 | | R | TDO | TCK | Α | Α | Α | C | Α | А | Α | TMS | TDI | ### **Pin Definitions** | Pin Name | Ю | Pin Description | |------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D <sub>[x:0]</sub> | Input-<br>Synchronous | Data Input Signals. Sampled on the rising edge of K and $\overline{K}$ clocks when valid write operations are active. CY7C1511JV18 – D $_{[7:0]}$ CY7C1526JV18 – D $_{[8:0]}$ CY7C1513JV18 – D $_{[17:0]}$ CY7C1515JV18 – D $_{[35:0]}$ | | WPS | Input-<br>Synchronous | Write Port Select – Active LOW. Sampled on the rising edge of the K clock. When asserted active, a write operation is initiated. Deasserting deselects the write port. Deselecting the write port ignores $D_{[x:0]}$ . | | NWS <sub>0</sub> ,<br>NWS <sub>1</sub> , | Input-<br>Synchronous | Nibble Write Select 0, 1 – Active LOW (CY7C1511JV18 Only). Sampled on the rising edge of the K and K clocks when write operations are active. Used to select which nibble is written into the device during the current portion of the write operations. NWS $_0$ controls D $_{[3:0]}$ and NWS $_1$ controls D $_{[7:4]}$ . All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select ignores the corresponding nibble of data and it is not written into the device. | | BWS <sub>0</sub> ,<br>BWS <sub>1</sub> ,<br>BWS <sub>2</sub> ,<br>BWS <sub>3</sub> | Input-<br>Synchronous | Byte Write Select 0, 1, 2, and 3 – Active LOW. Sampled on the rising edge of the K and $\overline{K}$ clocks when write operations are active. Used to select which byte is written into the device during the current portion of the write operations. Bytes not written remain unaltered. CY7C1526JV18 – $\overline{BWS}_0$ controls $D_{[8:0]}$ controls $D_{[8:0]}$ and $\overline{BWS}_1$ controls $D_{[17:9]}$ . CY7C1513JV18 – $\overline{BWS}_0$ controls $D_{[8:0]}$ , $\overline{BWS}_1$ controls $D_{[17:9]}$ , $\overline{BWS}_2$ controls $D_{[26:18]}$ and $\overline{BWS}_3$ controls $D_{[35:27]}$ . All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select ignores the corresponding byte of data and it is not written into the device. | | A | Input-<br>Synchronous | Address Inputs. Sampled on the rising edge of the K clock during active read and write operations. These address inputs are multiplexed for both read and write operations. Internally, the device is organized as 8M x 8 (4 arrays each of 2M x 8) for CY7C1511JV18, 8M x 9 (4 arrays each of 2M x 9) for CY7C1526JV18, 4M x 18 (4 arrays each of 1M x 18) for CY7C1513JV18 and 2M x 36 (4 arrays each of 512K x 36) for CY7C1515JV18. Therefore, only 21 address inputs are needed to access the entire memory array of CY7C1511JV18 and CY7C1526JV18, 20 address inputs for CY7C1513JV18 and 19 address inputs for CY7C1515JV18. These inputs are ignored when the appropriate port is deselected. | | Q <sub>[x:0]</sub> | Outputs-<br>Synchronous | <b>Data Output Signals</b> . These pins drive out the requested data when the read operation is active. Valid data is driven out on the rising edge of the C and C clocks during read operations, or K and K when in single clock mode. On deselecting the read port, $Q_{[x:0]}$ are automatically tri-stated. CY7C1511JV18 – $Q_{[7:0]}$ CY7C1526JV18 – $Q_{[8:0]}$ CY7C1513JV18 – $Q_{[17:0]}$ CY7C1515JV18 – $Q_{[35:0]}$ | | RPS | Input-<br>Synchronous | Read Port Select – Active LOW. Sampled on the rising edge of positive input clock (K). When active, a read operation is initiated. Deasserting deselects the read port. When deselected, the pending access is allowed to complete and the output drivers are automatically tri-stated following the next rising edge of the C clock. Each read access consists of a burst of four sequential transfers. | | С | Input Clock | <b>Positive Input Clock for Output Data</b> . C is used in conjunction with $\overline{C}$ to clock out the read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 10 for further details. | | C | Input Clock | <b>Negative Input Clock for Output Data</b> . $\overline{C}$ is used in conjunction with C to clock out the read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 10 for further details. | | К | Input Clock | <b>Positive Input Clock Input</b> . The rising edge of K is used to capture synchronous inputs to the device and to drive out data through $Q_{[x:0]}$ when in single clock mode. All accesses are initiated on the rising edge of K. | | ĸ | Input Clock | <b>Negative Input Clock Input.</b> $\overline{K}$ is used to capture synchronous inputs being presented to the device and to drive out data through $Q_{[x:0]}$ when in single clock mode. | ### Pin Definitions (continued) | Pin Name | Ю | Pin Description | |------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CQ | Echo Clock | CQ is Referenced with Respect to C. This is a free running clock and is synchronized to the input clock for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings for the echo clocks are shown in the Switching Characteristics on page 23. | | CQ | Echo Clock | CQ is Referenced with Respect to C. This is a free running clock and is synchronized to the input clock for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings for the echo clocks are shown in the Switching Characteristics on page 23. | | ZQ | Input | <b>Output Impedance Matching Input</b> . This input is used to tune the device outputs to the system data bus impedance. CQ, $\overline{CQ}$ , and $Q_{[x:0]}$ output impedance are set to $0.2 \times RQ$ , where $RQ$ is a resistor connected between ZQ and ground. Alternatively, this pin can be connected directly to $V_{DDQ}$ , which enables the minimum impedance mode. This pin cannot be connected directly to GND or left unconnected. | | DOFF | Input | <b>DLL Turn Off</b> – <b>Active LOW</b> . Connecting this pin to ground turns off the DLL inside the device. The timings in the DLL turned off operation differs from those listed in this data sheet. For normal operation, this pin can be connected to a pull up through a 10 K $\Omega$ or less pull up resistor. The device behaves in QDR-I mode when the DLL is turned off. In this mode, the device can be operated at a frequency of up to 167 MHz with QDR-I timing. | | TDO | Output | TDO for JTAG. | | TCK | Input | TCK Pin for JTAG. | | TDI | Input | TDI Pin for JTAG. | | TMS | Input | TMS Pin for JTAG. | | NC | N/A | Not Connected to the Die. Can be tied to any voltage level. | | NC/144M | N/A | Not Connected to the Die. Can be tied to any voltage level. | | NC/288M | N/A | Not Connected to the Die. Can be tied to any voltage level. | | V <sub>REF</sub> | Input-<br>Reference | Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC measurement points. | | $V_{DD}$ | Power Supply | Power Supply Inputs to the Core of the Device. | | V <sub>SS</sub> | Ground | Ground for the Device. | | $V_{DDQ}$ | Power Supply | Power Supply Inputs for the Outputs of the Device. | ### **Functional Overview** The CY7C1511JV18, CY7C1526JV18, CY7C1513JV18, CY7C1515JV18 are synchronous pipelined Burst SRAMs with a read port and a write port. The read port is dedicated to read operations and the write port is dedicated to write operations. Data flows into the SRAM through the write port and flows out through the read port. These devices multiplex the address inputs to minimize the number of address pins required. By having separate read and write ports, the QDR-II completely eliminates the need to "turn-around" the data bus and avoids any possible data contention, thereby simplifying system design. Each access consists of four 8-bit data transfers in the case of CY7C1511JV18, four 9-bit data transfers in the case of CY7C1513JV18, and four 36-bit data transfers in the case of CY7C1515JV18 in two clock cycles. This device operates with a read latency of one and half cycles when $\overline{\text{DOFF}}$ pin is tied HIGH. When $\overline{\text{DOFF}}$ pin is set LOW or connected to $V_{SS}$ then device behaves in QDR-I mode with a read latency of one clock cycle. Accesses for both ports are initiated on the positive input clock (K). All synchronous input timing is referenced from the rising edge of the input clocks (K and $\overline{K}$ ) and all output timing is referenced to the output clocks (C and $\overline{C}$ , or K and $\overline{K}$ when in single clock mode). All synchronous data inputs $(D_{[x:0]})$ pass through input registers controlled by the input clocks (K and $\overline{K}$ ). All synchronous data outputs $(Q_{[x:0]})$ pass through output registers controlled by the rising edge of the output clocks (C and $\overline{C}$ , or K and $\overline{K}$ when in single clock mode). All synchronous control ( $\overline{RPS}$ , $\overline{WPS}$ , $\overline{BWS}_{[x:0]}$ ) inputs pass through input registers controlled by the rising edge of the input clocks (K and $\overline{K}$ ). CY7C1513JV18 is described in the following sections. The same basic descriptions apply to CY7C1511JV18, CY7C1526JV18 and CY7C1515JV18. ### **Read Operations** The CY7C1513JV18 is organized internally as four arrays of 1M x 18. Accesses are completed in a burst of four sequential 18-bit data words. Read operations are initiated by asserting RPS active at the rising edge of the positive input clock (K). The address presented to the address inputs is stored in the read address register. Following the next K clock rise, the corresponding lowest order 18-bit word of data is driven onto the Q<sub>[17:0]</sub> using C as the output timing reference. On the subsequent rising edge of C, the next 18-bit data word is driven onto the Q[17:0]. This process continues until all four 18-bit data words have been driven out onto Q[17:0]. The requested data is valid 0.45 ns from the rising edge of the output clock (C or C, or K or K when in single clock mode). To maintain the internal logic, each read access must be allowed to complete. Each read access consists of four 18-bit data words and takes two clock cycles to complete. Therefore, read accesses to the device can not be initiated on two consecutive K clock rises. The internal logic of the device ignores the second read request. Read accesses can be initiated on every other K clock rise. Doing so pipelines the data flow such that data is transferred out of the device on every rising edge of the output clocks (C and $\overline{C}$ , or K and $\overline{K}$ when in single clock mode). When the read port is deselected, the CY7C1513JV18 first completes the pending read transactions. Synchronous internal circuitry automatically tri-states the outputs following the next rising edge of the positive output clock (C). This enables for a seamless transition between devices without the insertion of wait states in a depth expanded memory. ### **Write Operations** Write operations are initiated by asserting WPS active at the rising edge of the positive input clock (K). On the following K clock rise the data presented to D[17:0] is latched and stored into the lower 18-bit write data register, provided BWS[1:0] are both asserted active. On the subsequent rising edge of the negative input clock (K) the information presented to D[17:0] is also stored into the write data register, provided BWS<sub>[1:0]</sub> are both asserted active. This process continues for one more cycle until four 18-bit words (a total of 72 bits) of data are stored in the SRAM. The 72 bits of data are then written into the memory array at the specified location. Therefore, write accesses to the device can not be initiated on two consecutive K clock rises. The internal logic of the device ignores the second write request. Write accesses can be initiated on every other rising edge of the positive input clock (K). Doing so pipelines the data flow such that 18 bits of data can be transferred into the device on every rising edge of the input clocks (K and K). When deselected, the write port ignores all inputs after the pending write operations have been completed. #### **Byte Write Operations** Byte write operations are supported by the CY7C1513JV18. A write operation is initiated as described in the Write Operations section. The bytes that are written are determined by $\overline{BWS}_0$ and $\overline{BWS}_1$ , which are sampled with each set of 18-bit data words. Asserting the byte write select input during the data portion of a write latches the data being presented and writes it into the device. Deasserting the byte write select input during the data portion of a write enables the data stored in the device for that byte to remain unaltered. This feature can be used to simplify read, modify, or write operations to a byte write operation. ### **Single Clock Mode** The CY7C1511JV18 can be used with a single clock that controls both the input and output registers. In this mode the device recognizes only a single pair of input clocks (K and $\overline{K}$ ) that control both the input and output registers. This operation is identical to the operation if the device had zero skew between the $K/\overline{K}$ and $C/\overline{C}$ clocks. All timing parameters remain the same in this mode. To use this mode of operation, the user must tie C and $\overline{C}$ HIGH at power on. This function is a strap option and not alterable during device operation. Document Number: 001-12560 Rev. \*C Page 8 of 27 #### **Concurrent Transactions** The read and write ports on the CY7C1513JV18 operates completely independently of one another. As each port latches the address inputs on different clock edges, the user can read or write to any location, regardless of the transaction on the other port. If the ports access the same location when a read follows a write in successive clock cycles, the SRAM delivers the most recent information associated with the specified address location. This includes forwarding data from a write cycle that was initiated on the previous K clock rise. Read access and write access must be scheduled such that one transaction is initiated on any clock cycle. If both ports are selected on the same K clock rise, the arbitration depends on the previous state of the SRAM. If both ports are deselected, the read port takes priority. If a read was initiated on the previous cycle, the write port takes priority (as read operations can not be initiated on consecutive cycles). If a write was initiated on the previous cycle, the read port takes priority (as write operations can not be initiated on consecutive cycles). Therefore, asserting both port selects active from a deselected state results in alternating read or write operations being initiated, with the first access being a read. ### **Depth Expansion** The CY7C1513JV18 has a port select input for each port. This enables for easy depth expansion. Both port selects are sampled on the rising edge of the positive input clock only (K). Each port select input can deselect the specified port. Deselecting a port does not affect the other port. All pending transactions (read and write) are completed before the device is deselected. ### **Programmable Impedance** An external resistor, RQ, must be connected between the ZQ pin on the SRAM and V<sub>SS</sub> to allow the SRAM to adjust its output driver impedance. The value of RQ must be 5X the value of the intended line impedance driven by the SRAM, the allowable range of RQ to guarantee impedance matching with a tolerance of $\pm 15\%$ is between 175 $\Omega$ and 350 $\Omega$ , with V<sub>DDQ</sub> = 1.5V. The output impedance is adjusted every 1024 cycles upon power up to account for drifts in supply voltage and temperature. #### **Echo Clocks** Echo clocks are provided on the QDR-II to simplify data capture on high-speed systems. Two echo clocks are generated by the QDR-II. CQ is referenced with respect to C and $\overline{CQ}$ is referenced with respect to $\overline{C}$ . These are free-running clocks and are synchronized to the output clock of the QDR-II. In the single clock mode, CQ is generated with respect to K and $\overline{CQ}$ is generated with respect to $\overline{K}$ . The timing for the echo clocks is shown in the Switching Characteristics on page 23. #### **DLL** These chips utilize a DLL that is designed to function between 120 MHz and the specified maximum clock frequency. During power up, when the DOFF is tied HIGH, the DLL is locked after 1024 cycles of stable clock. The DLL can also be reset by slowing or stopping the input clocks K and K for a minimum of 30 ns. However, it is not necessary to reset the DLL to lock to the desired frequency. The DLL automatically locks 1024 clock cycles after a stable clock is presented. The DLL may be disabled by applying ground to the DOFF pin. When the DLL is turned off, the device behaves in QDR-I mode (with one cycle latency and a longer access time). For information refer to the application note DLL Considerations in QDRII/DDRII. Page 9 of 27 ### **Application Example** Figure 1 shows four QDR-II used in an application. Figure 1. Application Example ### **Truth Table** The truth table for CY7C1511JV18, CY7C1526JV18, CY7C1513JV18, and CY7C1515JV18 follows. [2, 3, 4, 5, 6, 7] | Operation | K | RPS | WPS | DQ | DQ | DQ | DQ | |------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------|-----------------------------|-------------------------------------|-----------------------------------|-----------------------------------------------| | Write Cycle: Load address on the rising edge of K; input write data on two consecutive K and K rising edges. | L-H | H <sup>[8]</sup> | L [9] | D(A) at K(t + 1)↑ | $D(A + 1)$ at $\overline{K}(t + 1)$ | D(A + 2) at K(t + 2) $\uparrow$ | D(A + 3) at $\overline{K}$ (t + 2) $\uparrow$ | | Read Cycle:<br>Load address on the rising<br>edge of K; wait one and a<br>half cycle; read data on<br>two consecutive C and C<br>rising edges. | ΓŢ | L [9] | Х | Q(A) at $\overline{C}(t+1)$ | Q(A + 1) at C(t + 2)1 | Q(A + 2) at <del>C</del> (t + 2)↑ | Q(A + 3) at C(t + 3)↑ | | NOP: No Operation | L-H | Н | Н | D = X<br>Q = High-Z | D = X<br>Q = High-Z | D = X<br>Q = High-Z | D = X<br>Q = High-Z | | Standby: Clock Stopped | Stopped | Х | Х | Previous State | Previous State | Previous State | Previous State | #### Notes - 2. X = "Don't Care," H = Logic HIGH, L = Logic LOW, ↑represents rising edge. - 3. Device powers up deselected with the outputs in a tri-state condition. - 4. "A" represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A +3 represents the address sequence in the burst. - 5. "t" represents the cycle at which a read/write operation is started. t+1, t+2, and t+3 are the first, second and third clock cycles respectively succeeding the "t" clock cycle. - 6. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode. - It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically. - 8. If this signal was LOW to initiate the previous cycle, this signal becomes a "Don't Care" for this operation. - 9. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the second read or write request. ### **Write Cycle Descriptions** The write cycle description table for CY7C1511JV18 and CY7C1513JV18 follows. [2, 10] | BWS <sub>0</sub> /NWS <sub>0</sub> | BWS <sub>1</sub> /<br>NWS <sub>1</sub> | К | ĸ | Comments | |------------------------------------|----------------------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L | L | L–H | | During the data portion of a write sequence: CY7C1511JV18 – both nibbles (D <sub>[7:0]</sub> ) are written into the device. CY7C1513JV18 – both bytes (D <sub>[17:0]</sub> ) are written into the device. | | L | L | - | L-H | During the data portion of a write sequence: CY7C1511JV18 – both nibbles ( $D_{[7:0]}$ ) are written into the device. CY7C1513JV18 – both bytes ( $D_{[17:0]}$ ) are written into the device. | | L | Н | L–H | _ | During the data portion of a write sequence: CY7C1511JV18 – only the lower nibble $(D_{[3:0]})$ is written into the device, $D_{[7:4]}$ remains unaltered. CY7C1513JV18 – only the lower byte $(D_{[8:0]})$ is written into the device, $D_{[17:9]}$ remains unaltered. | | L | Η | 1 | | During the data portion of a write sequence: CY7C1511JV18 – only the lower nibble $(D_{[3:0]})$ is written into the device, $D_{[7:4]}$ remains unaltered. CY7C1513JV18 – only the lower byte $(D_{[8:0]})$ is written into the device, $D_{[17:9]}$ remains unaltered. | | Н | L | L–H | _ | During the data portion of a write sequence: CY7C1511JV18 – only the upper nibble ( $D_{[7:4]}$ ) is written into the device, $D_{[3:0]}$ remains unaltered. CY7C1513JV18 – only the upper byte ( $D_{[17:9]}$ ) is written into the device, $D_{[8:0]}$ remains unaltered. | | Н | L | 1 | L–H | During the data portion of a write sequence: CY7C1511JV18 – only the upper nibble ( $D_{[7:4]}$ ) is written into the device, $D_{[3:0]}$ remains unaltered. CY7C1513JV18 – only the upper byte ( $D_{[17:9]}$ ) is written into the device, $D_{[8:0]}$ remains unaltered. | | Н | Н | L-H | ı | No data is written into the devices during this portion of a write operation. | | Н | Н | _ | L–H | No data is written into the devices during this portion of a write operation. | **Write Cycle Descriptions**The write cycle description table for CY7C1526JV18 follows. [2, 10] | BWS <sub>0</sub> | K | K | Comments | |------------------|-----|-----|----------------------------------------------------------------------------------------------------------------| | L | L-H | 1 | During the Data portion of a write sequence, the single byte (D <sub>[8:0]</sub> ) is written into the device. | | L | 1 | L–H | During the Data portion of a write sequence, the single byte (D <sub>[8:0]</sub> ) is written into the device. | | Н | L–H | _ | No data is written into the device during this portion of a write operation. | | Н | _ | L–H | No data is written into the device during this portion of a write operation. | Document Number: 001-12560 Rev. \*C Page 11 of 27 <sup>10.</sup> Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. NWS<sub>0</sub>, NWS<sub>1</sub>, BWS<sub>0</sub>, BWS<sub>1</sub>, BWS<sub>2</sub>, and BWS<sub>3</sub> can be altered on different portions of a write cycle, as long as the setup and hold requirements are achieved. **Write Cycle Descriptions**The write cycle description table for CY7C1515JV18 follows. [2, 10] | BWS <sub>0</sub> | BWS <sub>1</sub> | BWS <sub>2</sub> | BWS <sub>3</sub> | K | K | Comments | | |------------------|------------------|------------------|------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | L | L | L | L | L–H | ı | During the Data portion of a write sequence, all four bytes ( $D_{[35:0]}$ ) are written into the device. | | | L | L | L | L | - | L-H | During the Data portion of a write sequence, all four bytes ( $D_{[35:0]}$ ) are written into the device. | | | L | Η | Н | Н | L–H | ı | During the Data portion of a write sequence, only the lower byte $(D_{[8:0]})$ is written into the device. $D_{[35:9]}$ remains unaltered. | | | L | Η | Н | Н | - | L-H | During the Data portion of a write sequence, only the lower byte $(D_{[8:0]})$ is written into the device. $D_{[35:9]}$ remains unaltered. | | | Н | L | Н | Н | L–H | 1 | During the Data portion of a write sequence, only the byte $(D_{[17:9]})$ is written into the device. $D_{[8:0]}$ and $D_{[35:18]}$ remains unaltered. | | | Η | L | Н | Н | _ | L–H | During the Data portion of a write sequence, only the byte $(D_{[17:9]})$ is written into the device. $D_{[8:0]}$ and $D_{[35:18]}$ remains unaltered. | | | Η | Н | L | Н | L–H | - | During the Data portion of a write sequence, only the byte ( $D_{[26:18]}$ ) is written into the device. $D_{[17:0]}$ and $D_{[35:27]}$ remains unaltered. | | | Н | Н | L | Н | _ | L–H | During the Data portion of a write sequence, only the byte $(D_{[26:18]})$ is written into the device. $D_{[17:0]}$ and $D_{[35:27]}$ remains unaltered. | | | Н | Н | Н | L | L–H | - | During the Data portion of a write sequence, only the byte $(D_{[35:27]})$ is written into the device. $D_{[26:0]}$ remains unaltered. | | | Н | Н | Н | L | - | L–H | During the Data portion of a write sequence, only the byte $(D_{[35:27]})$ is written into the device. $D_{[26:0]}$ remains unaltered. | | | Н | Н | Н | Н | L–H | _ | No data is written into the device during this portion of a write operation. | | | Н | Н | Н | Н | _ | L–H | No data is written into the device during this portion of a write operation. | | ### IEEE 1149.1 Serial Boundary Scan (JTAG) These SRAMs incorporate a serial boundary scan Test Access Port (TAP) in the FBGA package. This part is fully compliant with IEEE Standard #1149.1-2001. The TAP operates using JEDEC standard 1.8V IO logic levels. ### Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (VSS) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternatively be connected to $V_{\rm DD}$ through a pull up resistor. TDO must be left unconnected. Upon power up, the device comes up in a reset state, which does not interfere with the operation of the device. ### Test Access Port—Test Clock The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### Test Mode Select (TMS) The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. This pin may be left unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. ### Test Data-In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram on page 15. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any register. ### **Test Data-Out (TDO)** The TDO output pin is used to serially clock data out from the registers. The output is active, depending upon the current state of the TAP state machine (see Instruction Codes on page 18). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. ### Performing a TAP Reset A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This Reset does not affect the operation of the SRAM and can be performed while the SRAM is operating. At power up, the TAP is reset internally to ensure that TDO comes up in a high-Z state. ### **TAP Registers** Registers are connected between the TDI and TDO pins to scan the data in and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins, as shown in TAP Controller Block Diagram on page 16. Upon power up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state, as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. ### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This enables shifting of data through the SRAM with minimal delay. The bypass register is set LOW ( $V_{SS}$ ) when the BYPASS instruction is executed. ### Boundary Scan Register The boundary scan register is connected to all of the input and output pins on the SRAM. Several No Connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The boundary scan register is loaded with the contents of the RAM input and output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD, and SAMPLE Z instructions can be used to capture the contents of the input and output ring. The Boundary Scan Order on page 19 shows the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in Identification Register Definitions on page 18. #### **TAP Instruction Set** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in Instruction Codes on page 18. Three of these instructions are listed as RESERVED and must not be used. The other five instructions are described in this section in detail. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction after it is shifted in, the TAP controller must be moved into the Update-IR state. ## CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18 #### **IDCODE** The IDCODE instruction loads a vendor-specific, 32-bit code into the instruction register. It also places the instruction register between the TDI and TDO pins and shifts the IDCODE out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register at power up or whenever the TAP controller is given a Test-Logic-Reset state. #### SAMPLE Z The SAMPLE Z instruction connects the boundary scan register between the TDI and TDO pins when the TAP controller is in a Shift-DR state. The SAMPLE Z command puts the output bus into a High-Z state until the next command is given during the Update IR state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the input and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output undergoes a transition. The TAP may then try to capture a signal while in transition (metastable state). This does not harm the device, but there is no guarantee as to the value that is captured. Repeatable results may not be possible. To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold times ( $t_{CS}$ and $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and $\overline{\text{CK}}$ captured in the boundary scan register. After the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. PRELOAD places an initial data pattern at the latched parallel outputs of the boundary scan register cells before the selection of another boundary scan test operation. The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required, that is, while the data captured is shifted out, the preloaded data can be shifted in. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### **EXTEST** The EXTEST instruction drives the preloaded data out through the system output pins. This instruction also connects the boundary scan register for serial access between the TDI and TDO in the Shift-DR controller state. #### EXTEST OUTPUT BUS TRI-STATE IEEE Standard 1149.1 mandates that the TAP controller be able to put the output bus into a tri-state mode. The boundary scan register has a special bit located at bit #108. When this scan cell, called the "extest output bus tri-state," is latched into the preload register during the Update-DR state in the TAP controller, it directly controls the state of the output (Q-bus) pins, when the EXTEST is entered as the current instruction. When HIGH, it enables the output buffers to drive the output bus. When LOW, this bit places the output bus into a High-Z condition. This bit can be set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the Shift-DR state. During Update-DR, the value loaded into that shift-register cell latches into the preload register. When the EXTEST instruction is entered, this bit directly controls the output Q-bus pins. Note that this bit is preset HIGH to enable the output when the device is powered up, and also when the TAP controller is in the Test-Logic-Reset state. ### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ### **TAP Controller State Diagram** The state diagram for the TAP controller follows. [11] #### Note 11. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. ## **TAP Controller Block Diagram** ### **TAP Electrical Characteristics** Over the Operating Range [12, 13, 14] | Parameter | Description | Test Conditions | Min | Max | Unit | |------------------|-------------------------------|----------------------------|---------------------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | I <sub>OH</sub> = -2.0 mA | 1.4 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu A$ | 1.6 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.0 mA | | 0.4 | V | | V <sub>OL2</sub> | Output LOW Voltage | I <sub>OL</sub> = 100 μA | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 0.65V <sub>DD</sub> | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.3 | 0.35V <sub>DD</sub> | V | | I <sub>X</sub> | Input and Output Load Current | $GND \leq V_I \leq V_{DD}$ | <del>-</del> 5 | 5 | μА | ### Notes <sup>12.</sup> These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in the Electrical Characteristics Table. <sup>13.</sup> Overshoot: $V_{IH}(AC) < V_{DDQ} + 0.85V$ (Pulse width less than $t_{CYC}/2$ ), Undershoot: $V_{IL}(AC) > -1.5V$ (Pulse width less than $t_{CYC}/2$ ). 14. All Voltage referenced to Ground. # **TAP AC Switching Characteristics**Over the Operating Range [15, 16] | Parameter | Description | Min | Max | Unit | |---------------------|-------------------------------|-----|-----|------| | t <sub>TCYC</sub> | TCK Clock Cycle Time | 50 | | ns | | t <sub>TF</sub> | TCK Clock Frequency | | 20 | MHz | | t <sub>TH</sub> | TCK Clock HIGH | 20 | | ns | | t <sub>TL</sub> | TCK Clock LOW | 20 | | ns | | Setup Times | | | | | | t <sub>TMSS</sub> | TMS Setup to TCK Clock Rise | 5 | | ns | | t <sub>TDIS</sub> | TDI Setup to TCK Clock Rise | 5 | | ns | | t <sub>CS</sub> | Capture Setup to TCK Rise | 5 | | ns | | Hold Times | | | | | | t <sub>TMSH</sub> | TMS Hold after TCK Clock Rise | 5 | | ns | | t <sub>TDIH</sub> | TDI Hold after Clock Rise | 5 | | ns | | t <sub>CH</sub> | Capture Hold after Clock Rise | 5 | | ns | | <b>Output Times</b> | | | • | | | t <sub>TDOV</sub> | TCK Clock LOW to TDO Valid | | 10 | ns | | t <sub>TDOX</sub> | TCK Clock LOW to TDO Invalid | 0 | | ns | ### **TAP Timing and Test Conditions** Figure 2 shows the TAP timing and test conditions. [16] 0.9V ALL INPUT PULSES 50Ω TDO -0V $Z_0 = 50\Omega$ $C_{L} = 20 \text{ pF}$ (a) GND **Test Clock** TCK t<sub>TMSS</sub> Test Mode Select TMS t<sub>TDIS</sub> t<sub>TDIH</sub> ₁• Test Data In TDI Test Data Out TDO Figure 2. TAP Timing and Test Conditions <sup>15.</sup> $t_{CS}$ and $t_{CH}$ refer to the setup and hold time requirements of latching data from the boundary scan register. 16. Test conditions are specified using the load in TAP AC Test Conditions. $t_R/t_F = 1$ ns. ## **Identification Register Definitions** | Instruction Field | | Val | lue | | Description | | |-----------------------------|-------------------|-------------------|-------------------|-------------------|----------------------------------------------|--| | instruction riela | CY7C1511JV18 | CY7C1526JV18 | CY7C1513JV18 | CY7C1515JV18 | Description | | | Revision Number (31:29) | 001 | 001 | 001 | 001 | Version number. | | | Cypress Device ID (28:12) | 11010011011000100 | 11010011011001100 | 11010011011010100 | 11010011011100100 | Defines the type of SRAM. | | | Cypress JEDEC ID (11:1) | 00000110100 | 00000110100 | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. | | | ID Register<br>Presence (0) | 1 | 1 | 1 | 1 | Indicates the presence of an ID register. | | ## **Scan Register Sizes** | Register Name | Bit Size | |---------------|----------| | Instruction | 3 | | Bypass | 1 | | ID | 32 | | Boundary Scan | 109 | ### **Instruction Codes** | Instruction | Code | Description | |----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the input and output ring contents. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the input and output contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the input and output ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | Document Number: 001-12560 Rev. \*C ## **Boundary Scan Order** | Bit # | Bump ID | |-------|---------| | 0 | 6R | | 1 | 6P | | 2 | 6N | | 3 | 7P | | 4 | 7N | | 5 | 7R | | 6 | 8R | | 7 | 8P | | 8 | 9R | | 9 | 11P | | 10 | 10P | | 11 | 10N | | 12 | 9P | | 13 | 10M | | 14 | 11N | | 15 | 9M | | 16 | 9N | | 17 | 11L | | 18 | 11M | | 19 | 9L | | 20 | 10L | | 21 | 11K | | 22 | 10K | | 23 | 9J | | 24 | 9K | | 25 | 10J | | 26 | 11J | | 27 | 11H | | | • | |-------|---------| | Bit # | Bump ID | | 28 | 10G | | 29 | 9G | | 30 | 11F | | 31 | 11G | | 32 | 9F | | 33 | 10F | | 34 | 11E | | 35 | 10E | | 36 | 10D | | 37 | 9E | | 38 | 10C | | 39 | 11D | | 40 | 9C | | 41 | 9D | | 42 | 11B | | 43 | 11C | | 44 | 9B | | 45 | 10B | | 46 | 11A | | 47 | 10A | | 48 | 9A | | 49 | 8B | | 50 | 7C | | 51 | 6C | | 52 | 8A | | 53 | 7A | | 54 | 7B | | 55 | 6B | | Bit # | Bump ID | |-------|---------| | 56 | 6A | | 57 | 5B | | 58 | 5A | | 59 | 4A | | 60 | 5C | | 61 | 4B | | 62 | 3A | | 63 | 2A | | 64 | 1A | | 65 | 2B | | 66 | 3B | | 67 | 1C | | 68 | 1B | | 69 | 3D | | 70 | 3C | | 71 | 1D | | 72 | 2C | | 73 | 3E | | 74 | 2D | | 75 | 2E | | 76 | 1E | | 77 | 2F | | 78 | 3F | | 79 | 1G | | 80 | 1F | | 81 | 3G | | 82 | 2G | | 83 | 1H | | Bit # | Bump ID | |-------|----------| | 84 | 1J | | 85 | 2J | | 86 | 3K | | 87 | 3J | | 88 | 2K | | 89 | 1K | | 90 | 2L | | 91 | 3L | | 92 | 1M | | 93 | 1L | | 94 | 3N | | 95 | ЗМ | | 96 | 1N | | 97 | 2M | | 98 | 3P | | 99 | 2N | | 100 | 2P | | 101 | 1P | | 102 | 3R | | 103 | 4R | | 104 | 4P | | 105 | 5P | | 106 | 5N | | 107 | 5R | | 108 | Internal | | | | | | | | | | ### Power Up Sequence in QDR-II SRAM QDR-II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. During Power Up, when the DOFF is tied HIGH, the DLL gets locked after 1024 cycles of stable clock. ### **Power Up Sequence** - Apply power and drive DOFF HIGH (All other inputs can be HIGH or LOW). - $\square$ Apply $V_{DD}$ before $V_{DDQ}$ . - $\Box$ Apply $V_{DDQ}$ before $V_{REF}$ or at the same time as $V_{REF}$ . - Provide stable power and clock (K, K) for 1024 cycles to lock the DLL. #### **DLL Constraints** - DLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as t<sub>KC Var</sub>. - The DLL functions at frequencies down to 120 MHz. - If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide 1024 cycles stable clock to relock to the desired clock frequency. ### **Power Up Waveforms** ## CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18 ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied.... -10°C to +85°C Supply Voltage on V<sub>DD</sub> Relative to GND ......-0.5V to +2.9V Supply Voltage on $V_{DDQ}$ Relative to GND......–0.5V to + $V_{DD}$ DC Applied to Outputs in High-Z .......-0.5V to V<sub>DDQ</sub> + 0.3V DC Input Voltage $^{[13]}$ ......-0.5V to $V_{DD}$ + 0.3V | Current into Outputs (LOW) | 20 mA | |-------------------------------------------------|---------| | Static Discharge Voltage (MIL-STD-883, M. 3015) | > 2001V | | Latch-up Current | 200 mA | ### **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>DD</sub> [17] | <b>V</b> <sub>DDQ</sub> [17] | |------------|------------------------------------------|----------------------|------------------------------| | Commercial | 0°C to +70°C | 1.8 ± 0.1V | 1.4V to | | Industrial | –40°C to +85°C | | $V_{DD}$ | ### **Electrical Characteristics** ### **DC Electrical Characteristics** Over the Operating Range [14] | Parameter | Description | Test Conditions | | Min | Тур | Max | Unit | |----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------|-------|----------------------------|------|----------------------------|------| | $V_{DD}$ | Power Supply Voltage | | | 1.7 | 1.8 | 1.9 | V | | $V_{DDQ}$ | IO Supply Voltage | | | 1.4 | 1.5 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH Voltage | Note 18 | | $V_{DDQ}/2 - 0.12$ | | $V_{DDQ}/2 + 0.12$ | V | | $V_{OL}$ | Output LOW Voltage | Note 19 | | V <sub>DDQ</sub> /2 – 0.12 | | V <sub>DDQ</sub> /2 + 0.12 | V | | V <sub>OH(LOW)</sub> | Output HIGH Voltage | I <sub>OH</sub> = -0.1 mA, Nominal Impeda | ance | V <sub>DDQ</sub> – 0.2 | | $V_{DDQ}$ | V | | V <sub>OL(LOW)</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA, Nominal Impedar | nce | V <sub>SS</sub> | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | V <sub>REF</sub> + 0.1 | | V <sub>DDQ</sub> + 0.3 | V | | $V_{IL}$ | Input LOW Voltage | | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | I <sub>X</sub> | Input Leakage Current | $GND \le V_I \le V_{DDQ}$ | | <b>-</b> 5 | | 5 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | GND ≤ V <sub>I</sub> ≤ V <sub>DDQ</sub> , Output Disabled | | <b>-</b> 5 | | 5 | μΑ | | $V_{REF}$ | Input Reference Voltage [20] | Typical Value = 0.75V | | 0.68 | 0.75 | 0.95 | V | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max,$ | (8x) | | | 1090 | mΑ | | | | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{CYC}$ | (x9) | | | 1090 | | | | | I - IMAX - I/ICYC | (x18) | | | 1115 | | | | | | (x36) | | | 1140 | | | I <sub>SB1</sub> | Automatic Power down | Max V <sub>DD</sub> , | (x8) | | | 405 | mA | | | Current | Both Ports Deselected, | (x9) | | | 405 | | | | | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$<br>f = f <sub>MAX</sub> = 1/t <sub>CYC</sub> , Inputs Static | (x18) | | | 405 | | | | | | (x36) | | | 405 | | ### **AC Electrical Characteristics** Over the Operating Range [13] | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |-----------|--------------------|-----------------|------------------------|-----|------------------------|------| | $V_{IH}$ | Input HIGH Voltage | | V <sub>REF</sub> + 0.2 | _ | - | ٧ | | $V_{IL}$ | Input LOW Voltage | | _ | _ | V <sub>REF</sub> - 0.2 | V | - 17. Power up: Assumes a linear ramp from 0V to $V_{DD}$ (min) within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} < V_{DD}$ . - 18. Output are impedance controlled. $I_{OH} = -(V_{DDQ}/2)/(RQ/5)$ for values of 175 ohms <= RQ <= 350 ohms. 19. Output are impedance controlled. $I_{OL} = (V_{DDQ}/2)/(RQ/5)$ for values of 175 ohms <= RQ <= 350 ohms. 20. $V_{REF}$ (min) = 0.68V or 0.46 $V_{DDQ}$ , whichever is larger, $V_{REF}$ (max) = 0.95V or 0.54 $V_{DDQ}$ , whichever is smaller. Document Number: 001-12560 Rev. \*C [+] Feedback ### Capacitance Tested initially and after any design or process change that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | |------------------|-------------------------|-----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{DD} = 1.8V$ , $V_{DDQ} = 1.5V$ | 5.5 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | | 8.5 | pF | | Co | Output Capacitance | | 6 | pF | ### **Thermal Resistance** Tested initially and after any design or process change that may affect these parameters. | Parameter | Description | Test Conditions | 165 FBGA<br>Package | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | 16.2 | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | accordance with EIA/JESD51. | 2.3 | °C/W | ### **AC Test Loads and Waveforms** #### Notes Document Number: 001-12560 Rev. \*C <sup>21.</sup> Unless otherwise noted, test conditions are based on signal transition time of 2V/ns, timing reference levels of 0.75V, Vref = 0.75V, RQ = 250Ω, V<sub>DDQ</sub> = 1.5V, input pulse levels of 0.25V to 1.25V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance shown in (a) of AC Test Loads and Waveforms. ### **Switching Characteristics** Over the Operating Range [21] | Cypress | Consortium | Post Control | | 300 MHz | | | |-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|--------|--| | Parameter Parameter | | Description | | Max | Unit | | | t <sub>POWER</sub> | | V <sub>DD</sub> (Typical) to the First Access <sup>[22]</sup> | 1 | | ms | | | t <sub>CYC</sub> | t <sub>KHKH</sub> | K Clock and C Clock Cycle Time | 3.3 | 8.4 | ns | | | t <sub>KH</sub> | t <sub>KHKL</sub> | Input Clock (K/ $\overline{K}$ ; C/ $\overline{C}$ ) HIGH | 1.32 | _ | ns | | | t <sub>KL</sub> | t <sub>KLKH</sub> | Input Clock (K/K; C/C) LOW | 1.32 | _ | ns | | | t <sub>KHK</sub> H | t <sub>KHK</sub> H | K Clock Rise to $\overline{K}$ Clock Rise and C to $\overline{C}$ Rise (rising edge to rising edge) | 1.49 | ı | ns | | | t <sub>KHCH</sub> | t <sub>KHCH</sub> | $K/\overline{K}$ Clock Rise to $C/\overline{C}$ Clock Rise (rising edge to rising edge) | 0 | 1.45 | ns | | | Setup Tim | es | | | | | | | t <sub>SA</sub> | t <sub>AVKH</sub> | Address Setup to K Clock Rise | 0.4 | _ | ns | | | t <sub>SC</sub> | $t_{IVKH}$ | Control Setup to Clock (K, $\overline{K}$ ) Rise ( $\overline{RPS}$ , $\overline{WPS}$ ) | 0.4 | _ | ns | | | t <sub>SCDDR</sub> | t <sub>IVKH</sub> | Double Data Rate Control Setup to Clock (K, $\overline{K}$ ) Rise ( $\overline{BWS}_0$ , $\overline{BWS}_1$ , $\overline{BWS}_2$ , $\overline{BWS}_3$ ) | 0.3 | _ | ns | | | t <sub>SD</sub> | t <sub>DVKH</sub> | $D_{[X:0]}$ Setup to Clock (K/ $\overline{K}$ ) Rise | 0.3 | _ | ns | | | Hold Time | s | | | | | | | t <sub>HA</sub> | t <sub>KHAX</sub> | dress Hold after Clock (K/K) Rise | | _ | ns | | | t <sub>HC</sub> | t <sub>KHIX</sub> | Control Hold after Clock (K /K) Rise (RPS, WPS) | 0.4 | _ | ns | | | t <sub>HCDDR</sub> | t <sub>KHIX</sub> | ouble Data Rate Control Hold after Clock (K/K) Rise (BWS <sub>0</sub> , BWS <sub>1</sub> , BWS <sub>2</sub> , BWS <sub>3</sub> ) | | _ | ns | | | t <sub>HD</sub> | t <sub>KHDX</sub> | $D_{[X:0]}$ Hold after Clock (K/ $\overline{K}$ ) Rise | | | ns | | | Output Tir | nes | | | | | | | t <sub>CO</sub> | t <sub>CHQV</sub> | $C/\overline{C}$ Clock Rise (or K/ $\overline{K}$ in single clock mode) to Data Valid | _ | 0.45 | ns | | | t <sub>DOH</sub> | t <sub>CHQX</sub> | Data Output Hold after Output C/C Clock Rise (Active to Active) | -0.45 | _ | ns | | | t <sub>ccqo</sub> | t <sub>CHCQV</sub> | C/C Clock Rise to Echo Clock Valid | _ | 0.45 | ns | | | t <sub>CQOH</sub> | t <sub>CHCQX</sub> | Echo Clock Hold after C/C Clock Rise | -0.45 | _ | ns | | | t <sub>CQD</sub> | t <sub>CQHQV</sub> | Echo Clock High to Data Valid | | 0.27 | ns | | | t <sub>CQDOH</sub> | t <sub>CQHQX</sub> | Echo Clock High to Data Invalid | -0.27 | _ | ns | | | t <sub>CQH</sub> | t <sub>CQHCQL</sub> | Output Clock (CQ/CQ) HIGH [23] | 1.24 | _ | ns | | | t <sub>CQH</sub> CQH | t <sub>CQH</sub> CQH | CQ Clock Rise to CQ Clock Rise (rising edge to rising edge) [23] | | - | ns | | | t <sub>CHZ</sub> | t <sub>CHQZ</sub> | Clock (C and $\overline{C}$ ) Rise to High-Z (Active to High-Z) [24, 25] | | 0.45 | ns | | | t <sub>CLZ</sub> | t <sub>CHQX1</sub> | Clock (C and $\overline{C}$ ) Rise to Low-Z [24, 25] $-0.45$ | | | | | | DLL Timing | | | | | | | | t <sub>KC Var</sub> | t <sub>KC Var</sub> | Clock Phase Jitter | | 0.20 | ns | | | t <sub>KC lock</sub> | t <sub>KC lock</sub> | DLL Lock Time (K, C) | 1024 | _ | Cycles | | | t <sub>KC Reset</sub> | t <sub>KC Reset</sub> | K Static to DLL Reset | 30 | | ns | | - 22. This part has a voltage regulator internally; tpower is the time that the power must be supplied above VDD minimum initially before a read or write operation can be - 23. These parameters are extrapolated from the input timing parameters (t<sub>KHKH</sub> 250 ps, where 250 ps is the internal jitter. An input jitter of 200 ps (t<sub>KC Var</sub>) ia already included in the t<sub>KHKH</sub>). These parameters are only guaranteed by design and are not tested in production 24. t<sub>CHZ</sub>, are specified with a load capacitance of 5 pF as in (b) of AC Test Loads and Waveforms on page 22. Transition is measured ± 100 mV from steady-state voltage. 25. At any voltage and temperature t<sub>CHZ</sub> is less than t<sub>CLZ</sub> and t<sub>CHZ</sub> less than t<sub>CO</sub>. ### **Switching Waveforms** Figure 3. Read/Write/Deselect Sequence [26, 27, 28] <sup>26.</sup> Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, that is, A0+1. <sup>27.</sup> Outputs are disabled (High-Z) one clock cycle after a NOP. 28. In this example, if address A2 = A1, then data Q20 = D10 and Q21 = D11. Write data is forwarded immediately as read results. This note applies to the whole diagram. ### **Ordering Information** Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |----------------|----------------------|--------------------|----------------------------------------------------------------|-----------------| | 300 | CY7C1511JV18-300BZC | 51-85195 | 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) | Commercial | | | CY7C1526JV18-300BZC | | | | | | CY7C1513JV18-300BZC | | | | | | CY7C1515JV18-300BZC | | | | | | CY7C1511JV18-300BZXC | 51-85195 | 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free | | | | CY7C1526JV18-300BZXC | | | | | | CY7C1513JV18-300BZXC | | | | | | CY7C1515JV18-300BZXC | | | | | | CY7C1511JV18-300BZI | 51-85195 | 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) | Industrial | | | CY7C1526JV18-300BZI | | | | | | CY7C1513JV18-300BZI | | | | | | CY7C1515JV18-300BZI | | | | | | CY7C1511JV18-300BZXI | 51-85195 | 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free | | | | CY7C1526JV18-300BZXI | 1 | | | | | CY7C1513JV18-300BZXI | | | | | | CY7C1515JV18-300BZXI | | | | ### **Package Diagram** Figure 4. 165-ball FBGA (15 x 17 x 1.40 mm), 51-85195 51-85195-\*A ### **Document History Page** | Burst A | Document Title: CY7C1511JV18/CY7C1526JV18/CY7C1513JV18/CY7C1515JV18, 72-Mbit QDR™-II SRAM 4-Word Burst Architecture Document Number: 001-12560 | | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REV. | ECN NO. | ISSUE<br>DATE | ORIG. OF<br>CHANGE | DESCRIPTION OF CHANGE | | | ** | 808457 | See ECN | VKN | New data sheet | | | *A | 1273951 | See ECN | VKN | Removed t <sub>SD</sub> footnote | | | *B | 1462588 | See ECN | VKN/AESA | Converted from preliminary to final Removed 250MHz and 200MHz Updated I <sub>DD</sub> /I <sub>SB</sub> specs Changed DLL minimum operating frequency from 80MHz to 120MHz Changed t <sub>CYC</sub> max spec to 8.4ns | | | *C | 2189567 | See ECN | VKN/AESA | Minor Change-Moved to the external web | | © Cypress Semiconductor Corporation, 2007-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-12560 Rev. \*C Revised March 10, 2008 Page 27 of 27 QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress, IDT, NEC, Renesas, and Samsung. All product and company names mentioned in this document are the trademarks of their respective holders.