

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company

# LA6324N LA6324NM

# Monolithic Linear IC High-Performance Quad Operational Amplifier

#### Overview

The LA6324 consists of four independent, high-performance, internally phase compensated operational amplifiers that are designed to operate from a single power supply over a wide range of voltages. These four operational amplifiers are packaged in a single package. As in case of conventional general-purpose operational amplifiers, operation from dual power supplies is also possible and the power dissipation is low. It can be applied to various uses in commercial and industrial equipment including all types of transducer amplifiers and DC amplifiers.

### Features

- No phase compensation required
- Wide operating voltage range:
  - 3.0 V to 30.0 V (single supply)
  - $\pm 1.5$  V to  $\pm 15.0$  V (dual supplies)
- Highly resistant to dielectric breakdown
- Input voltag range includes the neighborhood of GND level and output voltage range  $V_{OUT}$  is from 0 to  $V_{CC}$  -1.5 V.
- Small current dissipation:

 $I_{CC} = 0.6 \text{ mA typ}/V_{CC} = +5 \text{ V}, \text{ R}_{L} = \infty$ 

#### **Specitications**

#### Absolute Maximum Ratings at $Ta = 25 \ ^{\circ}C$

| Parameter                   | Symbol              | Conditions | Ratings     | Unit |
|-----------------------------|---------------------|------------|-------------|------|
| Maximum Supply voltage      | V <sub>CC</sub> max |            | 32          | V    |
| Differential input voltage  | V <sub>ID</sub>     |            | 32          | V    |
| Maximum input voltage       | V <sub>IN</sub> max |            | -0.3 to +32 | V    |
| Allowable power dissipation | Pd max              | LA6324N    | 720         | mW   |
|                             |                     | LA6324NM   | 330         | mW   |
| Operating temperature       | Topr                |            | -30 to +85  | °C   |
| Storage temperature         | Tstg                |            | -55 to +125 | °C   |

- Any and all SANYO Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO Semiconductor representative nearest you before using any SANYO Semiconductor products described or contained herein in such applications.
- SANYO Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor products described or contained herein.

#### SANYO Semiconductor Co., Ltd. TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

## Operating Characteristics at Ta = 25 °C, V\_{CC} = +5 V

| Parameter                       | Symbol              | Conditions                                           | Test circuit | Ratings |     |                      |      |
|---------------------------------|---------------------|------------------------------------------------------|--------------|---------|-----|----------------------|------|
|                                 |                     |                                                      |              | min     | typ | max                  | Unit |
| Input offset voltage            | VIO                 |                                                      | 1            |         | ±2  | ±7                   | mV   |
| Input offset current            | IIO                 | I <sub>IN</sub> (+) / I <sub>IN</sub> (–)            | 2            |         | ±5  | ±50                  | nA   |
| Input bias current              | I <sub>B</sub>      | I <sub>IN</sub> (+) / I <sub>IN</sub> (–)            | 3            |         | 45  | 250                  | nA   |
| Common-mode input voltage range | VICM                |                                                      | 4            | 0       |     | V <sub>CC</sub> –1.5 | V    |
| Common-mode rejection ratio     | CMR                 |                                                      | 4            | 65      | 80  |                      | dB   |
| Voltage gain                    | VG                  | $V_{CC}$ = 15 V, $R_L \ge 2 \ k\Omega$               | 5            | 25      | 100 |                      | V/mV |
| Output voltage range            | VOUT                |                                                      |              | 0       |     | V <sub>CC</sub> –1.5 | V    |
| Supply voltage rejection ratio  | SVR                 |                                                      | 6            | 65      | 100 |                      | dB   |
| Channel separation              | CS                  | f = 1 k to 20 kHz                                    | 7            |         | 120 |                      | dB   |
| Current drain                   | ICC                 |                                                      | 8            |         | 0.6 | 2                    | mA   |
|                                 | ICC                 | V <sub>CC</sub> = 30 V                               | 8            |         | 1.5 | 3                    | mA   |
| Output current (Source)         | IO source           | $V_{IN}^{+} = 1 \text{ V}, V_{IN}^{-} = 0 \text{ V}$ | 9            | 20      | 40  |                      | mA   |
| Output current (Sink)           | I <sub>O</sub> sink | $V_{IN}^{+} = 0 V, V_{IN}^{-} = 1 V$                 | 10           | 10      | 20  |                      | mA   |

# Package Dimensions

unit : mm 3003B [LA6324N]



unit : mm 3034B [LA6324NM]



# **Equivalent Circuit**

(1 unit)

## **Pin Assignment**

(LA6324N, 6324NM)





2. Input offset current IIO

R1

R1

R2 \$

R

R

 $I_{IO} =$ 

#### **Test Circuit**

1. Input offset voltage VIO



3. Input bias current IB





ŶVCC<sup>R2</sup>

 $\frac{v_{F2} - v_{F1}}{R(1 + R2/R1)}$ 

γVcc

ovee⊥c

<sup>OV</sup>F2

NULL

- $I_B = \frac{V_{F4} V_{F3}}{2R(1 + R2/R1)}$
- 4. Common-mode rejection ratio CMR Common-mode input voltage range VICM

5. Voltage gain VG



6. Supply voltage rejection ratio SVR



#### 7. Channel separation CS







SW: a R2 VOA  $CS(A \rightarrow B) = 20 \log$ R1 VOB SW: b R2 V<sub>OB</sub> R1 V<sub>OA</sub>  $CS (B \rightarrow A) = 20 \log$ 

These apply also to other channels.

- 8. Current drain I<sub>CC</sub>
- 9. Output current IO source

10. Output current IO sink









### LA6324N,6324NM



#### **Sample Application Circuits**



- Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of October, 2004. Specifications and information herein are subject to change without notice.