# M95160-x M95080-x # 16 Kbit and 8 Kbit serial SPI bus EEPROM with high speed clock #### **Features** - Compatible with SPI bus serial interface (positive clock SPI modes) - Single supply voltage: - 4.5 V to 5.5 V for M95xxx - 2.5 V to 5.5 V for M95xxx-W - 1.8 V to 5.5 V for M95xxx-R - 1.7 V to 5.5 V for M95xxx-F - High speed: 10 MHz - Status Register - Hardware protection of the Status Register - Byte and page write (up to 32 bytes) - Self-timed programming cycle - Adjustable size read-only EEPROM area - Enhanced ESD protection - More than 1 million write cycles - More than 40-year data retention - Packages - ECOPACK<sup>®</sup> (RoHS compliant) Table 1. Device summary | Reference | Part number | | |-----------|-------------|--| | | M95160 | | | M95160-x | M95160-W | | | W195160-X | M95160-R | | | | M95160-F | | | | M95080 | | | M95080-x | M95080-W | | | | M95080-R | | 1. Preliminary data. Contents M95160-x, M95080-x # **Contents** | 1 | Description | | | |---|-------------|------------------------------------------------|----| | 2 | Sign | nal description | 8 | | | 2.1 | Serial Data output (Q) | 8 | | | 2.2 | Serial Data input (D) | 8 | | | 2.3 | Serial Clock (C) | 8 | | | 2.4 | Chip Select (S) | 8 | | | 2.5 | Hold (HOLD) | 8 | | | 2.6 | Write Protect (W) | 9 | | | 2.7 | V <sub>CC</sub> supply voltage | 9 | | | 2.8 | V <sub>SS</sub> ground | | | 3 | Con | necting to the SPI bus | 10 | | | 3.1 | SPI modes | 11 | | 4 | Ope | rating features | 12 | | | 4.1 | Supply voltage (V <sub>CC</sub> ) | 12 | | | | 4.1.1 Operating supply voltage V <sub>CC</sub> | 12 | | | | 4.1.2 Device reset | 12 | | | | 4.1.3 Power-up conditions | | | | | 4.1.4 Power-down | | | | 4.2 | Active Power and Standby Power modes | 13 | | | 4.3 | Hold condition | 13 | | | 4.4 | Status Register | 13 | | | 4.5 | Data protection and protocol control | 14 | | 5 | Mem | nory organization | 15 | | 6 | Instr | ructions | 16 | | | 6.1 | Write Enable (WREN) | 16 | | | 6.2 | Write Disable (WRDI) | 17 | | | 6.3 | Read Status Register (RDSR) | 18 | | | | 6.3.1 WIP bit | 18 | | | | 6.3.2 | WEL bit | 18 | |----|--------|------------|-------------------------|------| | | | 6.3.3 | BP1, BP0 bits | 18 | | | | 6.3.4 | SRWD bit | 18 | | | 6.4 | Write S | Status Register (WRSR) | . 20 | | | 6.5 | Read fr | rom Memory Array (READ) | . 22 | | | 6.6 | Write to | Memory Array (WRITE) | . 23 | | _ | | | | | | 7 | Deliv | ery stat | te | . 25 | | | 7.1 | Initial de | elivery state | . 25 | | 8 | Maxii | mum rat | ting | . 25 | | 9 | DC a | nd AC p | parameters | . 26 | | 10 | Packa | age med | chanical data | . 41 | | 11 | Part ı | numberi | ing | . 45 | | 12 | Revis | sion his | tory | . 47 | List of tables M95160-x, M95080-x # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------|----| | Table 2. | Signal names | 6 | | Table 3. | Write-protected block size | 14 | | Table 4. | Instruction set | 16 | | Table 5. | Status Register format | 18 | | Table 6. | Protection modes | 20 | | Table 7. | Address range bits | 21 | | Table 8. | Absolute maximum ratings | | | Table 9. | Operating conditions (M95160 and M95080) | 26 | | Table 10. | Operating conditions (M95160-W and M95080-W) | 26 | | Table 11. | Operating conditions (M95160-R and M95080-R) | | | Table 12. | Operating conditions (M95160-F) | 26 | | Table 13. | AC measurement conditions | 26 | | Table 14. | Capacitance | | | Table 15. | DC characteristics (M95160 and M95080, device grade 3) | | | Table 16. | DC characteristics (M95160 and M95080, device grade 6) | | | Table 17. | DC characteristics (M95160-W and M95080-W, device grade 3) | | | Table 18. | DC characteristics (M95160-W and M95080-W, device grade 6) | 29 | | Table 19. | DC characteristics (M95160-R and M95080-R) | | | Table 20. | DC characteristics (M95160-F) | | | Table 21. | AC characteristics (M95160 and M95080, device grade 3) | | | Table 22. | AC characteristics (M95160 and M95080, device grade 6) | | | Table 23. | AC characteristics (M95160-W and M95080-W, device grade 3) | | | Table 24. | AC characteristics (M95160-W and M95080-W, device grade 6) | | | Table 25. | AC characteristics for M95160-Wxx6/S and M95080-Wxx6/S | | | Table 26. | AC characteristics (M95160-R and M95080-R) | 37 | | Table 27. | AC characteristics (M95160-F) | | | Table 28. | SO8N – 8-lead plastic small outline, 150 mils body width, mechanical data | 41 | | Table 29. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead | | | | 2 x 3 mm, package mechanical data | 42 | | Table 30. | WLCSP-R 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package mechanical | | | | data | | | Table 31. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data | | | Table 32. | Ordering information scheme | | | Table 33. | Available M95160 products (package, voltage range, temperature grade) | | | Table 34. | Available M95080 products (package, voltage range, temperature grade) | | | Table 35. | Document revision history | 47 | M95160-x, M95080-x List of figures # **List of figures** | Figure 1. | Logic diagram | 6 | |------------|--------------------------------------------------------------------------------|----| | Figure 2. | 8-pin package connections (top view) | 7 | | Figure 3. | M95160 WLCSP connections (top view, marking side, with balls on the underside) | 7 | | Figure 4. | Bus master and memory devices on the SPI bus | 10 | | Figure 5. | SPI modes supported | 11 | | Figure 6. | Block diagram | 15 | | Figure 7. | Write Enable (WREN) sequence | 16 | | Figure 8. | Write Disable (WRDI) sequence | 17 | | Figure 9. | Read Status Register (RDSR) sequence | 19 | | Figure 10. | Write Status Register (WRSR) sequence | 21 | | Figure 11. | Read from Memory Array (READ) sequence | 22 | | Figure 12. | Byte Write (WRITE) sequence | 23 | | Figure 13. | Page Write (WRITE) sequence | 24 | | Figure 14. | AC measurement I/O waveform | 27 | | Figure 15. | Serial input timing | 39 | | Figure 16. | Hold timing | 39 | | Figure 17. | Serial output timing | 40 | | Figure 18. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | 41 | | Figure 19. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead | | | | 2 x 3 mm, package outline | 42 | | Figure 20. | WLCSP-R 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package outline | 43 | | Figure 21. | TSSOP8 – 8-lead thin shrink small outline, package outline | 44 | Description M95160-x, M95080-x # 1 Description The M95160-x and M95080-x are electrically erasable programmable memory (EEPROM) devices. They are accessed by a high-speed SPI-compatible bus. The memory array is organized as 2048 x 8 bit (M95160-x), and 1024 x 8 bit (M95080-x). The device is accessed by a simple serial interface that is SPI-compatible. The bus signals are C, D and Q, as shown in *Table 2* and *Figure 1*. The device is selected when Chip Select $(\overline{S})$ is taken low. Communications with the device can be interrupted using Hold $(\overline{HOLD})$ . Figure 1. Logic diagram Table 2. Signal names | Signal name | Function | Direction | |-----------------|--------------------|-----------| | С | Serial Clock | Input | | D | Serial Data input | Input | | Q | Serial Data output | Output | | S | Chip Select | Input | | W | Write Protect | Input | | HOLD | Hold | Input | | V <sub>CC</sub> | Supply voltage | | | V <sub>SS</sub> | Ground | | M95160-x, M95080-x Description Figure 2. 8-pin package connections (top view) 1. See *Package mechanical data* section for package dimensions, and how to identify pin-1. Figure 3. M95160 WLCSP connections (top view, marking side, with balls on the underside) Signal description M95160-x, M95080-x ## 2 Signal description During all operations, $V_{CC}$ must be held stable and within the specified valid range: $V_{CC}$ (min) to $V_{CC}$ (max). All of the input and output signals must be held high or low (according to voltages of $V_{IH}$ , $V_{OH}$ , $V_{IL}$ or $V_{OL}$ , as specified in *Table 14.* to *Table 19.*). These signals are described next. #### 2.1 Serial Data output (Q) This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C). #### 2.2 Serial Data input (D) This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C). #### 2.3 Serial Clock (C) This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C). ## 2.4 Chip Select $(\overline{S})$ When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select $(\overline{S})$ low selects the device, placing it in the Active Power mode After Power-up, a falling edge on Chip Select $(\overline{S})$ is required prior to the start of any instruction. ## 2.5 Hold (HOLD) The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To start the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ driven low. M95160-x, M95080-x Signal description # 2.6 Write Protect $(\overline{W})$ The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register). This pin must be driven either high or low, and must be stable during all write instructions. # 2.7 V<sub>CC</sub> supply voltage $V_{CC}$ is the supply voltage. # 2.8 V<sub>SS</sub> ground $V_{SS}$ is the reference for the $V_{CC}$ supply voltage. ## 3 Connecting to the SPI bus These devices are fully compatible with the SPI protocol. All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select $(\overline{S})$ goes low. All output data bytes are shifted out of the device, most significant bit first. The Serial Data output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device. Figure 4. shows three devices, connected to an MCU, on an SPI bus. Only one device is selected at a time, so only one device drives the Serial Data output (Q) line at a time, all the others being high impedance. Figure 4. Bus master and memory devices on the SPI bus 1. The Write Protect $(\overline{W})$ and Hold $(\overline{HOLD})$ signals should be driven, high or low as appropriate. *Figure 4* shows an example of three memory devices connected to an MCU, on an SPI bus. Only one memory device is selected at a time, so only one memory device drives the Serial Data output (Q) line at a time, the other memory devices are high impedance. The pull-up resistor R (represented in *Figure 4*) ensures that a device is not selected if the Bus Master leaves the $\overline{S}$ line in the high impedance state. In applications where the Bus Master may be in a state where all input/output SPI buses are high impedance at the same time (for example, if the Bus Master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the $\overline{S}$ line is pulled high): this ensures that $\overline{S}$ and C do not become high at the same time, and so, that the $t_{SHCH}$ requirement is met. The typical value of R is 100 k $\Omega$ . 10/50 Doc ID 8028 Rev 9 #### 3.1 SPI modes These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes: - CPOL=0, CPHA=0 - CPOL=1, CPHA=1 For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C). The difference between the two modes, as shown in *Figure 5*., is the clock polarity when the bus master is in Stand-by mode and not transferring data: - C remains at 0 for (CPOL=0, CPHA=0) - C remains at 1 for (CPOL=1, CPHA=1) Figure 5. SPI modes supported Operating features M95160-x, M95080-x ## 4 Operating features ### 4.1 Supply voltage (V<sub>CC</sub>) #### 4.1.1 Operating supply voltage V<sub>CC</sub> Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see *Table 9*, *Table 10* and *Table 11*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. #### 4.1.2 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ reaches the POR threshold voltage (this threshold is defined in DC characteristics tables 15, 16, 17, 18, 19 and 20 as $V_{RES}$ ). When V<sub>CC</sub> passes over the POR threshold, the device is reset and is in the following state: - in Standby Power mode - deselected (note that, to be executed, an instruction must be preceded by a falling edge on Chip Select $(\overline{S})$ ) - Status Register value: - the Write Enable Latch (WEL) is reset to 0 - Write In Progress (WIP) is reset to 0 - The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits) When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode. The device must not be accessed until $V_{CC}$ reaches a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range defined in *Table 9*, *Table 10* and *Table 11*. #### 4.1.3 Power-up conditions When the power supply is turned on, $V_{CC}$ rises continuously from $V_{SS}$ to $V_{CC}$ . During this time, the Chip Select $(\overline{S})$ line is not allowed to float but should follow the $V_{CC}$ voltage. It is therefore recommended to connect the $\overline{S}$ line to $V_{CC}$ via a suitable pull-up resistor (see *Figure 4*). In addition, the Chip Select $(\overline{S})$ input offers a built-in safety feature, as the $\overline{S}$ input is edge sensitive as well as level sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select $(\overline{S})$ . This ensures that Chip Select $(\overline{S})$ must have been high, prior to going low to start the first operation. The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage defined in *Table 9*, *Table 10* and *Table 11* and the rise time must not vary faster than 1 V/ $\mu$ s. M95160-x, M95080-x Operating features #### 4.1.4 Power-down During power-down (continuous decrease in the $V_{CC}$ supply voltage below the minimum $V_{CC}$ operating voltage defined in *Table 9*, *Table 10* and *Table 11*), the device must be: - deselected (Chip Select $\overline{S}$ should be allowed to follow the voltage applied on $V_{CC}$ ) - in Standby Power mode (there should not be any internal write cycle in progress). #### 4.2 Active Power and Standby Power modes When Chip Select $(\overline{S})$ is low, the device is selected, and in the Active Power mode. The device consumes $I_{CC}$ , as specified in *Table 14*. to *Table 19*. When Chip Select $(\overline{S})$ is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby Power mode, and the device consumption drops to $I_{CC1}$ . #### 4.3 Hold condition The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care. To enter the Hold condition, the device must be selected, with Chip Select $(\overline{S})$ low. Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition, has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress. The Hold condition starts when the Hold (HOLD) signal is driven low at the same time as Serial Clock (C) already being low. The Hold condition ends when the Hold ( $\overline{\text{HOLD}}$ ) signal is driven high at the same time as Serial Clock (C) already being low. #### 4.4 Status Register Figure 6. shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See Section 6.3: Read Status Register (RDSR) for a detailed description of the Status Register bits Operating features M95160-x, M95080-x #### 4.5 Data protection and protocol control Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms: - Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution. - All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Write Disable (WRDI) instruction completion - Write Status Register (WRSR) instruction completion - Write (WRITE) instruction completion - The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be configured as read-only. - The Write Protect (W) signal allows the Block Protect (BP1, BP0) bits of the Status Register to be protected. For any instruction to be accepted, and executed, Chip Select $(\overline{S})$ must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C). Two points need to be noted in the previous sentence: - The 'last bit of the instruction' can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions). - The 'next rising edge of Serial Clock (C)' might (or might not) be the next bus transaction for some other device on the SPI bus. Table 3. Write-protected block size | Status Register bits | | Protected block | Protected array addresses | | | | |----------------------|-----|-----------------|---------------------------|---------------|--|--| | BP1 | BP0 | Protected block | M95160-x M95080-x | | | | | 0 | 0 | none | none | none | | | | 0 | 1 | Upper quarter | 0600h - 07FFh | 0300h - 03FFh | | | | 1 | 0 | Upper half | 0400h - 07FFh | 0200h - 03FFh | | | | 1 | 1 | Whole memory | 0000h - 07FFh | 0000h - 03FFh | | | # 5 Memory organization The memory is organized as shown in Figure 6. Figure 6. Block diagram #### 6 Instructions Each instruction starts with a single-byte code, as summarized in Table 4. If an invalid instruction is sent (one not contained in *Table 4.*), the device automatically deselects itself. Table 4. Instruction set | Instruction | Description | Instruction format | |-------------|------------------------|--------------------| | WREN | Write Enable | 0000 0110 | | WRDI | Write Disable | 0000 0100 | | RDSR | Read Status Register | 0000 0101 | | WRSR | Write Status Register | 0000 0001 | | READ | Read from Memory Array | 0000 0011 | | WRITE | Write to Memory Array | 0000 0010 | ## 6.1 Write Enable (WREN) The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device. As shown in *Figure 7.*, to send this instruction to the device, Chip Select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for the device to be deselected, by Chip Select $(\overline{S})$ being driven high. Figure 7. Write Enable (WREN) sequence M95160-x, M95080-x Instructions #### 6.2 Write Disable (WRDI) One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device. As shown in *Figure 8*., to send this instruction to the device, Chip Select $(\overline{S})$ is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select $(\overline{S})$ being driven high. The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events: - Power-up - WRDI instruction execution - WRSR instruction completion - WRITE instruction completion. Figure 8. Write Disable (WRDI) sequence #### 6.3 Read Status Register (RDSR) The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *Figure 9*. The status and control bits of the Status Register are as follows: #### 6.3.1 WIP bit The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. #### 6.3.2 WEL bit The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted. #### 6.3.3 **BP1**, **BP0** bits The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 5*.) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. #### 6.3.4 SRWD bit The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect $(\overline{W})$ signal. The Status Register Write Disable (SRWD) bit and Write Protect $(\overline{W})$ signal allow the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect $(\overline{W})$ is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution. Table 5. Status Register format M95160-x, M95080-x Instructions Figure 9. Read Status Register (RDSR) sequence #### 6.4 Write Status Register (WRSR) The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. The Write Status Register (WRSR) instruction is entered by driving Chip Select $(\overline{S})$ low, followed by the instruction code, the data byte on Serial Data input (D) and Chip Select $(\overline{S})$ driven high. Chip Select $(\overline{S})$ must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed. The instruction sequence is shown in Figure 10. Driving the Chip Select $(\overline{S})$ signal high at a byte boundary of the input data triggers the self-timed write cycle that takes $t_W$ to complete (as specified in *Table 21*, *Table 22*, *Table 23*, *Table 24*, *Table 26* and *Table 27*). While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed write cycle $t_{W}$ , and, 0 when the write cycle is complete. The WEL bit (Write enable latch) is also reset at the end of the write cycle $t_{W}$ . The Write Status Register (WRSR) instruction allows the user to change the values of the BP1, BP0 and SRWD bits: - The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read only, as defined in *Table 3*. - The SRWD bit (Status Register Write Disable bit), in accordance with the signal read on the Write Protect pin (W), allows the user to set or reset the Write protection mode of the Status Register itself, as defined in *Table 6*. When in Write-protected mode, the Write Status Register (WRSR) instruction is not executed. The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the $t_W$ Write cycle. The Write Status Register (WRSR) instruction has no effect on the b6, b5, b4, b1, b0 bits in the Status Register. Bits b6, b5, b4 are always read as 0. Table 6. Protection modes | W SRWD Mode | | Mode | Write protection of the | Memory content | | |-------------|-----|---------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------| | signal | bit | Wode | Status Register | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup> | | 1 | 0 | | Status Register is | | | | 0 | 0 | Software- | writable (if the WREN instruction has set the | | | | 1 | 1 | protected<br>(SPM) | WEL bit) The values in the BP1 and BP0 bits can be changed | Write-protected | Ready to accept<br>Write instructions | | 0 | 1 | Hardware-<br>protected<br>(HPM) | Status Register is Hardware write-protected The values in the BP1 and BP0 bits cannot be changed | Write-protected | Ready to accept<br>Write instructions | <sup>1.</sup> As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 3. M95160-x, M95080-x Instructions The protection features of the device are summarized in *Table 6*. When the Status Register Write Disable (SRWD) bit in the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write Protect $(\overline{W})$ input pin. When the Status Register Write Disable (SRWD) bit in the Status Register is set to 1, two cases need to be considered, depending on the state of the Write Protect ( $\overline{W}$ ) input pin: - If Write Protect $(\overline{W})$ is driven high, it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction. - If Write Protect (W) is driven low, it is not possible to write to the Status Register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area, which are software-protected (SPM) by the Block Protect (BP1, BP0) bits in the Status Register, are also hardware-protected against data modification. Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered by: - either setting the SRWD bit after driving the Write Protect (W) input pin low - or driving the Write Protect $(\overline{W})$ input pin low after setting the SRWD bit Once the Hardware-protected mode (HPM) has been entered, the only way of exiting it is to pull high the Write Protect $(\overline{W})$ input pin. If the Write Protect $(\overline{W})$ input pin is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block Protect (BP1, BP0) bits in the Status Register, can be used. Table 7. Address range bits<sup>(1)</sup> | Device | M95160-x | M95080-x | | |--------------|----------|----------|--| | Address bits | A10-A0 | A9-A0 | | b15 to b11 are Don't Care on the M95160-x. b15 to b10 are Don't Care on the M95080-x. Figure 10. Write Status Register (WRSR) sequence #### 6.5 Read from Memory Array (READ) As shown in *Figure 11*., to send this instruction to the device, Chip Select $(\overline{S})$ is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q). If Chip Select $(\overline{S})$ continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out. When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction. The Read cycle is terminated by driving Chip Select $(\overline{S})$ high. The rising edge of the Chip Select $(\overline{S})$ signal can occur at any time during the cycle. The first byte addressed can be any byte within any page. The instruction is not accepted, and is not executed, if a Write cycle is currently in progress. 1. Depending on the memory size, as shown in *Table 7*., the most significant address bits are Don't Care. M95160-x, M95080-x Instructions #### 6.6 Write to Memory Array (WRITE) As shown in *Figure 12*., to send this instruction to the device, Chip Select $(\overline{S})$ is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D). The instruction is terminated by driving Chip Select $(\overline{S})$ high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip Select $(\overline{S})$ rising edge, continues for a period $t_W$ (as specified in *Table 22*. to *Table 26*.), at the end of which the Write in Progress (WIP) bit is reset to 0. In the case of *Figure 12*., Chip Select $(\overline{S})$ is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. If, though, Chip Select $(\overline{S})$ continues to be driven low, as shown in *Figure 13*., the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 32 bytes). The instruction is not accepted, and is not executed, under the following conditions: - if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before) - if a Write cycle is already in progress - if the device has not been deselected, by Chip Select $(\overline{S})$ being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in) - if the addressed page is in the region protected by the Block Protect (BP1 and BP0) hits Note: The self-timed write cycle $t_W$ is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1". Figure 12. Byte Write (WRITE) sequence <sup>1.</sup> Depending on the memory size, as shown in *Table 7.*, the most significant address bits are Don't Care. Figure 13. Page Write (WRITE) sequence 1. Depending on the memory size, as shown in *Table 7*., the most significant address bits are Don't Care. M95160-x, M95080-x Delivery state ## 7 Delivery state #### 7.1 Initial delivery state The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0. # 8 Maximum rating Stressing the device outside the ratings listed in *Table 8*. may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 8. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-------------------------------------------------------------------|--------------|----------------------|------| | T <sub>A</sub> | Ambient operating temperature | -40 | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | See note (1) | | °C | | V <sub>O</sub> | Output voltage | -0.50 | V <sub>CC</sub> +0.6 | V | | VI | Input voltage | -0.50 | 6.5 | ٧ | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | V | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | -4000 | 4000 | V | Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU <sup>2.</sup> AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) ## 9 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 9. Operating conditions (M95160 and M95080) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | т | Ambient operating temperature (device grade 6) | -40 | 85 | °C | | T <sub>A</sub> | Ambient operating temperature (device grade 3) | -40 | 125 | °C | Table 10. Operating conditions (M95160-W and M95080-W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | т | Ambient operating temperature (device grade 6) | -40 | 85 | °C | | T <sub>A</sub> | Ambient operating temperature (device grade 3) | -40 | 125 | °C | Table 11. Operating conditions (M95160-R and M95080-R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | Table 12. Operating conditions (M95160-F)<sup>(1)</sup> | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | <sup>1.</sup> Preliminary data. Table 13. AC measurement conditions<sup>(1)</sup> | Symbol | Parameter | Min. | Тур. | Max. | Unit | |----------------|--------------------------------------------|------------------------------------------|------------------------|-----------------|------| | C <sub>L</sub> | Load capacitance | | 30 | | pF | | | Input rise and fall times | | | 50 | ns | | | Input pulse voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | V | | | | Input and output timing reference voltages | 0.3\ | / <sub>CC</sub> to 0.7 | V <sub>CC</sub> | V | <sup>1.</sup> Output Hi-Z is defined as the point where data out is no longer driven. Figure 14. AC measurement I/O waveform Table 14. Capacitance<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Max. | Unit | |------------------|--------------------------------|------------------------|------|------|------| | C <sub>OUT</sub> | Output capacitance (Q) | V <sub>OUT</sub> = 0 V | | 8 | pF | | C | Input capacitance (D) | V <sub>IN</sub> = 0 V | | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | V <sub>IN</sub> = 0 V | | 6 | pF | <sup>1.</sup> Sampled only, not 100% tested, at $T_A$ = 25 °C and a frequency of 5 MHz. Table 15. DC characteristics (M95160 and M95080, device grade 3) | Symbol | Parameter Test condition Min. | | Min. | Max. | Unit | |---------------------------------|----------------------------------|-----------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>CC</sub> | Supply current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 5 V, Q = open$ | | 3 | mA | | I <sub>CC1</sub> | Supply current (Standby) | $\overline{S} = V_{CC}$ , $V_{CC} = 5 \text{ V}$ , $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 5 | μΑ | | $V_{IL}$ | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> (1) | Output low voltage | I <sub>OL</sub> = 2 mA, V <sub>CC</sub> = 5 V | | 0.4 | V | | V <sub>OH</sub> <sup>(1)</sup> | Output high voltage | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> For all 5 V range devices, the device meets the output requirements for both TTL and CMOS standards. <sup>2.</sup> Characterized only, not 100% tested. Table 16. DC characteristics (M95160 and M95080, device grade 6) | Symbol | ymbol Parameter Test conditions | | Min. | Max. | Unit | |---------------------------------|----------------------------------|-----------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>CC</sub> | Supply current | $C = 0.1V_{CC}/0.9V_{CC}$ at 10 MHz,<br>$V_{CC} = 5$ V, Q = open | | 5 | mA | | I <sub>CC1</sub> | Supply current (Standby) | $\overline{S} = V_{CC}, V_{CC} = 5 V,$ $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 2 | μΑ | | V <sub>IL</sub> | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low voltage | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> <sup>(1)</sup> | Output high voltage | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$ | 0.8 V <sub>CC</sub> | | ٧ | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> For all 5 V range devices, the device meets the output requirements for both TTL and CMOS standards. Table 17. DC characteristics (M95160-W and M95080-W, device grade 3) | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------------------|-------------------------------------|---------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μΑ | | I <sub>CC</sub> | Supply current | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5$ V, Q = open | | 2 | mA | | I <sub>CC1</sub> | Supply current (Standby) | $\overline{S} = V_{CC}$ , $V_{CC} = 2.5$ V, $V_{IN} = V_{SS}$ or $V_{CC}$ | | 2 | μΑ | | $V_{IL}$ | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> Characterized only, not 100% tested. <sup>2.</sup> Characterized only, not 100% tested. Table 18. DC characteristics (M95160-W and M95080-W, device grade 6) | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------------------|-------------------------------------|-------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$ | | ± 2 | μA | | | | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5V$ , Q = open, Process SA | | 2 | mA | | I <sub>CC</sub> | Supply current | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 10 MHz, $V_{CC} = 2.5$ V, Q = open, Process GB or SB | | 5 | mA | | I <sub>CC1</sub> | Supply current (Standby) | $\overline{S} = V_{CC}$ , 2.5 V < $V_{CC}$ < 5.5 V $V_{IN} = V_{SS}$ or $V_{CC}$ | | 2 | μA | | V <sub>IL</sub> | Input low voltage | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | | 0.4 | V | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$ | 0.8 V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> Characterized only, not 100% tested. Table 19. DC characteristics (M95160-R and M95080-R)<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $S = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I LOOD | Supply current | $V_{CC} = 2.5 \text{ V, } C = 0.1 \text{ V}_{CC} \text{ or } 0.9 \text{V}_{CC},$ $f_{C} = 5 \text{ MHz, } Q = \text{open}$ | | 3 | mA | | | (Read) | $V_{CC}$ = 1.8 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ at max clock frequency, Q = open | | 2 | mA | | | Supply current (Standby) | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 2 | μΑ | | I <sub>CC1</sub> | | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$ | | 1 | μΑ | | | | $V_{CC} = 1.8 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 1 | μΑ | | V | Input low voltage | 2.5V < V <sub>CC</sub> < 5.5V | -0.45 | 0.3V <sub>CC</sub> | V | | V <sub>IL</sub> | Input low voltage | 1.8V < V <sub>CC</sub> < 2.5V | -0.45 | 0.25V <sub>CC</sub> | V | | | Input high voltage | 2.5V < V <sub>CC</sub> < 5.5V | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>IH</sub> | input night voltage | 1.8V < V <sub>CC</sub> < 2.5V | 0.75V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$ | | 0.2V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 0.15 mA | | 0.3 | V | | V <sub>OH</sub> | Output high voltage | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA},$<br>or $V_{CC} = 1.8 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(2)</sup> | Internal reset<br>threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> If the application uses the M95080-R and M95160-R at 2.5 V ≤ V<sub>CC</sub> ≤ 5.5 V and −40 °C ≤ T<sub>A</sub> ≤ +85 °C, please refer to *Table 16: DC characteristics (M95160 and M95080, device grade 6)* instead of the above table. <sup>2.</sup> Characterized only, not 100% tested. Table 20. DC characteristics (M95160-F) | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------| | ILI | Input leakage current | $V_{IN} = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $S = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | | Supply current | $V_{CC} = 2.5 \text{ V, } C = 0.1 \text{ V}_{CC} \text{ or } 0.9 \text{V}_{CC},$ $f_{C} = 5 \text{ MHz, } Q = \text{open}$ | | 3 | mA | | ICCR | (Read) | $V_{CC}$ = 1.7 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ at max clock frequency, Q = open | | 2 | mA | | I <sub>CC1</sub> | _ | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 2 | μΑ | | | Supply current<br>(Standby) | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$ | | 1 | μΑ | | | | $V_{CC} = 1.7 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 1 | μΑ | | | | 2.5 V < V <sub>CC</sub> < 5.5 V | -0.45 | 0.3V <sub>CC</sub> | V | | V <sub>IL</sub> | Input low voltage | 1.8 < V <sub>CC</sub> < 2.5 V | -0.45 | 0.25V <sub>CC</sub> | V | | | | 1.7 V < V <sub>CC</sub> < 1.8 V | -0.45 | 0.20V <sub>CC</sub> | V | | V | Input high voltage | 2.5 V < V <sub>CC</sub> < 5.5 V | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | I <sub>CCR</sub> S (F | Input high voltage | 1.7 V < V <sub>CC</sub> < 2.5 V | 0.75V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output low voltage | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$ | | 0.2V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.7 V, I <sub>OL</sub> = 0.15 mA | | 0.2 | V | | V <sub>OH</sub> | Output high voltage | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA},$<br>or $V_{CC} = 1.7 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8V <sub>CC</sub> | | V | | V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage | | 1.0 | 1.65 | V | <sup>1.</sup> Characterized only, not 100% tested. Table 21. AC characteristics (M95160 and M95080, device grade 3) | Test conditions specified in <i>Table 13.</i> and <i>Table 9.</i> | | | | | | | | |-------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 90 | | ns | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 90 | | ns | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 100 | | ns | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 90 | | ns | | | | t <sub>CHSL</sub> | | S not active hold time | 90 | | ns | | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 90 | | ns | | | | t <sub>CL</sub> <sup>(1))</sup> | t <sub>CLL</sub> | Clock low time | 90 | | ns | | | | t <sub>CLCH</sub> (2) | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | | t <sub>CHCL</sub> (2) | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 70 | | ns | | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 40 | | ns | | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | ns | | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | ns | | | | t <sub>SHQZ</sub> <sup>(2)</sup> | t <sub>DIS</sub> | Output disable time | | 100 | ns | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 60 | ns | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 50 | ns | | | | t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub> | Output fall time | | 50 | ns | | | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | | 50 | ns | | | | t <sub>HLQZ</sub> <sup>(2)</sup> | t <sub>HZ</sub> | HOLD low to output high-Z | | 100 | ns | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | | <sup>1.</sup> $t_{CH} + t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}(max)$ . <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 22. AC characteristics (M95160 and M95080, device grade 6) | Test conditions specified in Table 13. and Table 9. | | | | | | | |-----------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 10 | MHz | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 15 | | ns | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 15 | | ns | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 40 | | ns | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 25 | | ns | | | t <sub>CHSL</sub> | | S not active hold time | 15 | | ns | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 40 | | ns | | | t <sub>CL</sub> (1) | t <sub>CLL</sub> | Clock low time | 40 | | ns | | | t <sub>CLCH</sub> (2) | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 15 | | ns | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 15 | | ns | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 15 | | ns | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 20 | | ns | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | ns | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | ns | | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 25 | ns | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 35 | ns | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 20 | ns | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | | 20 | ns | | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | | 25 | ns | | | t <sub>HLQZ</sub> ((2)) | t <sub>HZ</sub> | HOLD low to output high-Z | | 35 | ns | | | t <sub>W</sub> | t <sub>WC</sub> | Write Time | | 5 | ms | | <sup>1.</sup> $t_{CH} + t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}(max)$ . <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 23. AC characteristics (M95160-W and M95080-W, device grade 3) | Test conditions specified in <i>Table 13</i> . and <i>Table 10</i> . | | | | | | | |----------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 90 | | ns | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 90 | | ns | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 100 | | ns | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 90 | | ns | | | t <sub>CHSL</sub> | | S not active hold time | 90 | | ns | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 90 | | ns | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 90 | | ns | | | t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 70 | | ns | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 40 | | ns | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | ns | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | ns | | | t <sub>SHQZ</sub> <sup>(2)</sup> | t <sub>DIS</sub> | Output disable time | | 100 | ns | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 60 | ns | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 50 | ns | | | t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub> | Output fall time | | 50 | ns | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | | 50 | ns | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 100 | ns | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}$ (max). <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 24. AC characteristics (M95160-W and M95080-W, device grade 6) | | Test conditions specified in Table 13. and Table 10. | | | | | | | |----------------------------------|------------------------------------------------------|----------------------------------------------|------|-------------------|------|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 10 | MHz | | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 30 | | ns | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 30 | | ns | | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 40 | | ns | | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 30 | | ns | | | | t <sub>CHSL</sub> | | S not active hold time | 30 | | ns | | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 40 | | ns | | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 40 | | ns | | | | t <sub>CLCH</sub> (2) | t <sub>RC</sub> | Clock rise time | | 2 | μs | | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 2 | μs | | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 10 | | ns | | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 10 | | ns | | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 30 | | ns | | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 30 | | ns | | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | ns | | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | ns | | | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 40 | ns | | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 40 <sup>(3)</sup> | ns | | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 40 | ns | | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | | 40 | ns | | | | t <sub>HHQV</sub> | $t_{LZ}$ | HOLD high to output valid | | 40 | ns | | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 40 | ns | | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}$ (max). <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. $t_{CLQV}$ must be compatible with $t_{CL}$ (clock low time): if the SPI bus master offers a Read setup time $t_{SU} = 0$ ns, $t_{CL}$ can be equal to (or greater than) $t_{CLQV}$ . In all other cases, $t_{CL}$ must be equal to (or greater than) $t_{CLQV} + t_{SU}$ . Table 25. AC characteristics for M95160-Wxx6/S and M95080-Wxx6/S | Test conditions specified in <i>Table 10</i> and <i>Table 13</i> | | | | | | | |------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | f <sub>C</sub> | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | 90 | | ns | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 90 | | ns | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 100 | | ns | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 90 | | ns | | | t <sub>CHSL</sub> | | S not active hold time | 90 | | ns | | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 90 | | ns | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 90 | | ns | | | t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub> | Clock rise time | | 1 | μs | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 1 | μs | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 70 | | ns | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 40 | | ns | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | ns | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | ns | | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 100 | ns | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 60 | ns | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | t <sub>QLQH</sub> (2) | t <sub>RO</sub> | Output rise time | | 50 | ns | | | t <sub>QHQL</sub> (2) | t <sub>FO</sub> | Output fall time | | 50 | ns | | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | | 50 | ns | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 100 | ns | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}$ (max). <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 26. AC characteristics (M95160-R and M95080-R) | Test conditions specified in Table 13 and Table 11 | | | | | | |----------------------------------------------------|-------------------|----------------------------------------------|----------------------|------|------| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | $f_{C}$ | f <sub>SCK</sub> | Clock frequency | D.C. | 5 | MHz | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | active setup time 60 | | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 60 | | ns | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 90 | | ns | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 60 | | ns | | t <sub>CHSL</sub> | | S not active hold time | 60 | | ns | | t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub> | Clock high time | 80 | | ns | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 80 | | ns | | t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub> | Clock rise time | | 2 | μs | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 2 | μs | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 20 | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 20 | | ns | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 60 | | ns | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 60 | | ns | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | 0 | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | 0 | | t <sub>SHQZ</sub> (2) | t <sub>DIS</sub> | Output disable time | | 80 | ns | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 80 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | t <sub>QLQH</sub> <sup>(2)</sup> | t <sub>RO</sub> | Output rise time | | 80 | ns | | t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub> | Output fall time | | 80 | ns | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | | 80 | ns | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 80 | ns | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | <sup>1.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}(max)$ . <sup>2.</sup> Value guaranteed by characterization, not 100% tested in production. Table 27. AC characteristics (M95160-F)<sup>(1)</sup> | | Test conditions specified in Table 12 | | | | | | |----------------------------------|---------------------------------------|----------------------------------------------|----------------------|------|------|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | $f_{\mathbb{C}}$ | f <sub>SCK</sub> | Clock frequency | D.C. | 3.5 | MHz | | | t <sub>SLCH</sub> | t <sub>CSS1</sub> | S active setup time | active setup time 85 | | ns | | | t <sub>SHCH</sub> | t <sub>CSS2</sub> | S not active setup time | 85 | | ns | | | t <sub>SHSL</sub> | t <sub>CS</sub> | S deselect time | 120 | | ns | | | t <sub>CHSH</sub> | t <sub>CSH</sub> | S active hold time | 85 | | ns | | | t <sub>CHSL</sub> | | S not active hold time | 85 | | ns | | | t <sub>CH</sub> <sup>(2)</sup> | t <sub>CLH</sub> | Clock high time | 110 | | ns | | | t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub> | Clock low time | 110 | | ns | | | t <sub>CLCH</sub> <sup>(3)</sup> | t <sub>RC</sub> | Clock rise time | | 2 | μs | | | t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub> | Clock fall time | | 2 | μs | | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data in setup time | 30 | | ns | | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data in hold time | 30 | | ns | | | t <sub>HHCH</sub> | | Clock low hold time after HOLD not active | 85 | | ns | | | t <sub>HLCH</sub> | | Clock low hold time after HOLD active | 85 | | ns | | | t <sub>CLHL</sub> | | Clock low set-up time before HOLD active | 0 | | 0 | | | t <sub>CLHH</sub> | | Clock low set-up time before HOLD not active | 0 | | 0 | | | t <sub>SHQZ</sub> <sup>(2)</sup> | t <sub>DIS</sub> | Output disable time | | 120 | ns | | | t <sub>CLQV</sub> | t <sub>V</sub> | Clock low to output valid | | 120 | ns | | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output hold time | 0 | | ns | | | t <sub>QLQH</sub> <sup>(2)</sup> | t <sub>RO</sub> | Output rise time | | 100 | ns | | | t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub> | Output fall time | | 100 | ns | | | t <sub>HHQV</sub> | t <sub>LZ</sub> | HOLD high to output valid | | 110 | ns | | | t <sub>HLQZ</sub> (2) | t <sub>HZ</sub> | HOLD low to output high-Z | | 110 | ns | | | t <sub>W</sub> | t <sub>WC</sub> | Write time | | 5 | ms | | <sup>1.</sup> Preliminary data. <sup>2.</sup> $t_{CH}$ + $t_{CL}$ must never be lower than the shortest possible clock period, $1/f_{C}(max)$ . <sup>3.</sup> Value guaranteed by characterization, not 100% tested in production. Figure 15. Serial input timing Figure 16. Hold timing Figure 17. Serial output timing ## 10 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 18. SO8N - 8-lead plastic small outline, 150 mils body width, package outline Table 28. SO8N - 8-lead plastic small outline, 150 mils body width, mechanical data | Cymbal | | millimeters | | | inches <sup>(1)</sup> | | |--------|------|-------------|------|--------|-----------------------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.75 | | | 0.0689 | | A1 | | 0.1 | 0.25 | | 0.0039 | 0.0098 | | A2 | | 1.25 | | | 0.0492 | | | b | | 0.28 | 0.48 | | 0.011 | 0.0189 | | С | | 0.17 | 0.23 | | 0.0067 | 0.0091 | | ccc | | | 0.1 | | | 0.0039 | | D | 4.9 | 4.8 | 5 | 0.1929 | 0.189 | 0.1969 | | Е | 6 | 5.8 | 6.2 | 0.2362 | 0.2283 | 0.2441 | | E1 | 3.9 | 3.8 | 4 | 0.1535 | 0.1496 | 0.1575 | | е | 1.27 | - | - | 0.05 | - | - | | h | | 0.25 | 0.5 | | 0.0098 | 0.0197 | | k | | 0° | 8° | | 0° | 8° | | L | | 0.4 | 1.27 | | 0.0157 | 0.05 | | L1 | 1.04 | | | 0.0409 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. <sup>1.</sup> Drawing is not to scale. Figure 19. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, package outline - 1. Drawing is not to scale. - 2. The central pad (the area E2 by D2 in the above illustration) is internally pulled to $V_{SS}$ . It must not be connected to any other voltage or signal line on the PCB, for example during the soldering process. Table 29. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------------------|-------------|------|------|-----------------------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | 0.55 | 0.45 | 0.6 | 0.0217 | 0.0177 | 0.0236 | | A1 | 0.02 | 0 | 0.05 | 0.0008 | 0 | 0.002 | | b | 0.25 | 0.2 | 0.3 | 0.0098 | 0.0079 | 0.0118 | | D | 2 | 1.9 | 2.1 | 0.0787 | 0.0748 | 0.0827 | | D2 | 1.6 | 1.5 | 1.7 | 0.063 | 0.0591 | 0.0669 | | Е | 3 | 2.9 | 3.1 | 0.1181 | 0.1142 | 0.122 | | E2 | 0.2 | 0.1 | 0.3 | 0.0079 | 0.0039 | 0.0118 | | е | 0.5 | - | - | 0.0197 | - | - | | L | 0.45 | 0.4 | 0.5 | 0.0177 | 0.0157 | 0.0197 | | L1 | | | 0.15 | | | 0.0059 | | L3 | | 0.3 | | | 0.0118 | | | ddd <sup>(2)</sup> | | 0.08 | | | 0.08 | | - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring. Figure 20. WLCSP-R 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package outline - 1. Primary datum Z and seating plane are defined by the spherical crowns of the bump. - 2. Drawing is not to scale. - 3. Preliminary data. Table 30. WLCSP-R 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package mechanical data<sup>(1)</sup> | Cumbal | millimeters | | | inches <sup>(2)</sup> | | | | |-------------------------------|-------------|-------|--------|-----------------------|--------|--------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | А | 0.545 | 0.490 | 0.600 | 0.0193 | 0.0215 | 0.0236 | | | A1 | 0.190 | | | 0.0075 | | | | | A2 | 0.355 | | | 0.014 | | | | | b <sup>(3)</sup> | 0.270 | 0.240 | 0.300 | 0.0106 | 0.0094 | 0.0118 | | | D | 1.350 | | 1.475 | 0.0531 | | 0.0581 | | | E | 1.365 | | 1.490 | 0.0537 | | 0.0587 | | | е | 0.400 | | | 0.0157 | | | | | e1 | 0.800 | | | 0.0315 | | | | | F | 0.282 | | | 0.0111 | | | | | G | 0.275 | | | 0.0108 | | | | | N (total number of terminals) | | 8 | | | 8 | | | | aaa | 0.110 | | 0.0043 | | | | | | eee | | 0.060 | | 0.0024 | | | | - 1. Preliminary data. - 2. Values in inches are converted from mm and rounded to 4 decimal digits. - 3. Dimension is measured at the maximum bump diameter parallel to primary datum Z. B 5 CP A TSSOPBAM Figure 21. TSSOP8 - 8-lead thin shrink small outline, package outline 1. Drawing is not to scale. Table 31. TSSOP8 – 8-lead thin shrink small outline, package mechanical data | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |--------|------|-------------|------|--------|-----------------------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.2 | | | 0.0472 | | A1 | | 0.05 | 0.15 | | 0.002 | 0.0059 | | A2 | 1 | 0.8 | 1.05 | 0.0394 | 0.0315 | 0.0413 | | b | | 0.19 | 0.3 | | 0.0075 | 0.0118 | | С | | 0.09 | 0.2 | | 0.0035 | 0.0079 | | СР | | | 0.1 | | | 0.0039 | | D | 3 | 2.9 | 3.1 | 0.1181 | 0.1142 | 0.122 | | е | 0.65 | - | - | 0.0256 | - | - | | E | 6.4 | 6.2 | 6.6 | 0.252 | 0.2441 | 0.2598 | | E1 | 4.4 | 4.3 | 4.5 | 0.1732 | 0.1693 | 0.1772 | | L | 0.6 | 0.45 | 0.75 | 0.0236 | 0.0177 | 0.0295 | | L1 | 1 | | | 0.0394 | | | | α | | 0° | 8° | | 0° | 8° | | N | | 8 | | | 8 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. M95160-x, M95080-x Part numbering ## 11 Part numbering Table 32. Ordering information scheme /G or /S = F6SP36% - 1. Preliminary data. - ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment. The high reliability certified flow (HRCF) is described in the quality note QNEE9801. Please ask your nearest ST sales office for a copy. - 3. The Process letter (/G or /S) applies only to Range 3 devices. For Range 6 devices, the process letters do not appear in the Ordering Information but only appear on the device package (marking) and on the shipment box. Please contact your nearest ST Sales Office. For more information on how to identify products by the Process Identification Letter, please refer to AN2043: Serial EEPROM Device Marking. Part numbering M95160-x, M95080-x For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. Table 33. Available M95160 products (package, voltage range, temperature grade) | Package | M95160<br>4.5 V to 5.5 V | M95160-W<br>2.5 V to 5.5 V | M95160-R<br>1.8 V to 5.5 V | M95160-F<br>1.7 V to 5.5 V | |-------------------|--------------------------|----------------------------|----------------------------|----------------------------| | SO8 (MN) | Range 6<br>Range3 | Range 6<br>Range3 | Range 6 | NA <sup>(1)</sup> | | TSSOP (DW) | NA <sup>(1)</sup> | Range 6<br>Range3 | Range 6 | Range 6 | | MLP 2 x 3 mm (MB) | NA <sup>(1)</sup> | NA <sup>(1)</sup> | Range 6 | NA <sup>(1)</sup> | | WLCSP (CS) | NA <sup>(1)</sup> | NA <sup>(1)</sup> | Range 6 | Range 6 | <sup>1.</sup> NA = Not available Table 34. Available M95080 products (package, voltage range, temperature grade) | Package | M95080<br>4.5 V to 5.5 V | M95080-W<br>2.5 V to 5.5 V | M95080-R<br>1.8 V to 5.5 V | |------------------|--------------------------|----------------------------|----------------------------| | SO8 (MN) | Range 6<br>Range3 | Range 6<br>Range3 | Range 6 | | TSSOP (DW) | NA <sup>(1)</sup> | Range 6<br>Range3 | Range 6 | | MLP 2 x 3mm (MB) | NA <sup>(1)</sup> | Range 6 | Range 6 | <sup>1.</sup> NA = Not available M95160-x, M95080-x Revision history ## 12 Revision history Table 35. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Jul-2001 | 1.0 | Document written from previous M95640/320/160/080 datasheet | | 06-Feb-2002 | 1.1 | Announcement made of planned upgrade to 10MHz clock for the 5V, -40 to 85°C, range | | 18-Oct-2002 | 1.2 | TSSOP8 (3x3mm body size, MSOP8) package added | | 04-Nov-2002 | 1.3 | New products, identified by the process letter W, added | | 13-Nov-2002 | 1.4 | Correction to footnote in Ordering Information table | | 21-Nov-2003 | 2.0 | Table of contents, and Pb-free options added. V <sub>IL</sub> (min) improved to – 0.45V | | 08-Jun-2004 | 3.0 | MLP8 package added. Absolute Maximum Ratings for $V_{IO}(min)$ and $V_{CC}(min)$ improved. Soldering temperature information clarified for RoHS compliant devices. Device Grade 3 clarified, with reference to HRCF and automotive environments. Process identification letter "G" information added. SO8 narrow and TSSOP8 Package mechanical specifications updated. | | 07-Oct-2004 | 4.0 | Product List summary table added. AEC-Q100-002 compliance. tHHQX corrected to tHHQV. 10MHz, 5ms Write is now the present product. tCH+tCL<1/fC constraint clarified | | 21-Sep-2005 | 5.0 | Added 20MHz and -S product information. Removed DIP package. Info on Pull-up resistors, VCC lines and Note 2. added to Figure 4.: Bus master and memory devices on the SPI bus. Device internal reset paragraph clarified. Packages compliant with the JEDEC Std J-STD-020C. Process info updated in DC and AC parameters and Table 32.: Ordering information scheme. | Revision history M95160-x, M95080-x Table 35. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Document reformatted. Small text changes. | | | | TSSOP8 3 x 3 mm (DS) package removed, 1.65 V to 5.5 V operating voltage range removed (M95080-S and M95160-S removed). | | | | Figure 4: Bus master and memory devices on the SPI bus updated, note 2 removed and explanatory paragraph added (see Section 3: Connecting to the SPI bus). | | | | Section 2.7: VCC supply voltage and Section 2.8: VSS ground added. | | | | Power-up, Device Internal Reset and Power-down replaced by<br>Section 4.1: Supply voltage (VCC). | | | | Command termination specified in <i>Section 6.4: Write Status Register (WRSR)</i> . | | | | Blank process no longer available for M95160, M95080, M95160-W and M95080-W in the device grade 3 range. | | 24-May-2007 | 6 | L, GB and SB processes no longer available for M95160 and M95080, in the device grade 6 range. | | | | L process no longer available for M95160-W and M95080-W in the device grade 6 range. | | | | I <sub>CC1</sub> value and test conditions modified in <i>Table 19: DC characteristics</i> (M95160-R and M95080-R). | | | | End timing line of t <sub>SHQZ</sub> modified in <i>Figure 17: Serial output timing</i> . | | | | SO8N and UFDFPN8 package specifications updated. All packages are ECOPACK® compliant. | | | | Blank option removed below Plating technology and Note 2 modified in <i>Table 32: Ordering information scheme</i> . | | | | Table 33: Available M95160 products (package, voltage range, temperature grade) and Table 34: Available M95080 products (package, voltage range, temperature grade) added. | | | | Endurance modified <i>on page 1</i> . Small text changes. | | | | Section 4.1: Supply voltage (VCC) on page 12 modified. | | | | Section 6.6: Write to Memory Array (WRITE) on page 23 modified. | | | | Table 19: DC characteristics (M95160-R and M95080-R) updated. | | 06-Mar-2008 | 7 | Note removed below <i>Table 24: AC characteristics (M95160-W and M95080-W, device grade 6) on page 35.</i> | | | | Inch values are calculated from millimeters and rounded to 4 decimal digits and UFDFPN package specifications updated (see Section 10: Package mechanical data on page 41). | | | | WLCSP (CS) package added (see Figure 20 and Table 30: WLCSP-R 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package mechanical data). | | | | M95160-F part number added (delivered in WLCSP package and device grade 6 only). | | 26-Jan-2009 | 8 | Section 2.7: VCC supply voltage and Section 6.4: Write Status Register (WRSR) updated. | | | | Table 27: AC characteristics (M95160-F) added. | | | | Figure 15: Serial input timing, Figure 16: Hold timing and Figure 17: Serial output timing updated. | M95160-x, M95080-x Revision history Table 35. Document revision history (continued) | Date | Revision | Changes | |-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-May-09 | 8 | Section 4.1.2: Device reset updated. V <sub>RES</sub> added to DC characteristics tables 15, 16, 17, 18, 19 and 20. Note added to Section 6.6: Write to Memory Array (WRITE). Note 1 added to Table 19: DC characteristics (M95160-R and M95080-R). VIL and VOL modified in Table 20: DC characteristics (M95160-F). Table 24: AC characteristics (M95160-W and M95080-W, device grade 6) split into two tables: Table 24 for process GB or SB and Table 25 for process SA. M95160-F is now available in device grade 6 (Table 33: Available M95160 products (package, voltage range, temperature grade) updated. | ## Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 50/50 Doc ID 8028 Rev 9